# A Three-phase Digital Current Controller with Improved Performance Indices

Slobodan N. Vukosavić, Senior Member, IEEE, Ljiljana S. Perić, Emil Levi, Fellow, IEEE

Abstract—Performance of conventional digital current controllers is constrained by transport delays within the feedback acquisition chain, as well as by delays inherent to the pulse width modulation. In this paper, we introduce a novel current controller which provides a very high closed-loop bandwidth, improves the robustness and disturbance rejection, and eliminates the noise and sampling errors in the feedback path. In order to achieve these goals, we suppress the transport delays by introducing an improved execution schedule of the control interrupt and by inserting a cascaded multiplier of differential character. With the novel gain setting rule, the closed loop bandwidth reaches 17% of the sampling frequency, disturbance rejection capability is doubled, the step response has a negligible overshoot, and the robustness is characterized by the vector margin of 0.65. Experimental verification is performed using an experimental setup with a three-phase inverter, digital controller, and a permanent magnet synchronous motor.

*Index Terms*—Ac motor drives, High-performance control, Signal acquisition, Delay lines, Control design

## I. INTRODUCTION

**D**IGITAL current controllers are used in inner control loops of electrical drives [1] and grid-connected power converters, and their characteristics have considerable impact on the overall performance [2], [3]. Desirable features of current controllers [4] include a high closed loop bandwidth in tracking of the current references, and also the capability to suppress the impact of the voltage disturbances on the controlled current.

Most contemporary current controllers include proportional, integral and axis-decoupling actions, and they operate in the synchronous reference frame [4], [5], [6]. Well established parameter setting procedures [3], [5], [7] contribute to a fast step response with the closed loop bandwidth  $f_{BW}$  up to 10% of the sampling frequency  $f_s$ . By reducing the crossover frequency from 9.3% to 4% of the sampling frequency, the gain setting of [4] achieves the step response with no overshoot.

The closed loop bandwidth of high-performance current controllers is limited by transport delays [3], [6] which include computation delays, digital sampling delays and PWM-process delays. A number of important contributions [3], [4], [8] deal with the current controller in *s*-domain, where the

transport delays are modeled by Pade rational approximation, while the *s*-domain controllers and/or integrators are replaced by Tustin approximation. In the frequency range of the desired bandwidth, the *s*-domain models of discrete-time processes are less accurate, while Pade approximation introduces the right half-plane zeros and a false non-minimum phase modes. The PI controller of [5] applies the internal-model-control (IMC) concept in *z*-domain with exact model of transport delays and discrete-time phenomena, and it provides complete decoupling even at very high fundamental frequencies  $f_{e}$ . With the gain of  $k = 0.25 \cdot f_s$ , the closed loop bandwidth reaches  $f_{BW} = 0.1 \cdot f_s$  even at very large  $f_e/f_s$  ratios. Fast response is also available with dead-beat and predictive controllers [9], but their sensitivity to parameter changes reduces their practical use.

The sampling at the center of the voltage pulses [5] is widely used in an attempt to acquire the current feedback at instants when the PWM-related ripple crosses zero. The zerocrossing instants are shifted by the lockout time, by gating delays and also by the phase shift of the anti-aliasing filters, thus introducing the sampling errors [10], [11]. The errors are further increased by the switching-excited oscillations caused by the power cable parasitic inductances and capacitances [12]. An error-free measurement that overcomes the above listed problems can be obtained by using the oversampling technique and calculating the average of the output current over the past PWM period [11]. This averaging over one PWM period increases the transport delays from  $1.5/f_s$  up to  $2.5/f_s$  and further constrains the closed loop performance.

In this paper, we adopt the error-free feedback acquisition approach of [11], and we propose the control enhancements which reduce the impact of delays and result in the closed loop bandwidth that outperforms the similar contemporary solutions. The two essential modifications include a novel approach to scheduling of the control interrupt routines, suited to reduce the overall transport delays, and the introduction of a series connected differential multiplier. Operability of the novel interrupt scheduling is thoroughly examined by a series of experimental runs. We also develop a novel gain-setting procedure with an optimization criterion that considers the closed loop bandwidth and disturbance rejection, while maintaining the required robustness against the parameter variations.

In Section II, the conventional digital current controller is revisited first, including the standard interrupt scheduling and feedback averaging over one PWM period. The relevant pulse transfer functions are summarized next, both for the conventional controller and for the controller enhanced by the addition of a differential multiplier, on the basis of [11].

In Section III, the new interrupt schedule is introduced as

Manuscript received January 8, 2016; revised June 6, 2016; accepted August 1, 2016

Slobodan N. Vukosavić is with the Electrical Engineering Department, University of Belgrade, 11000 Belgrade, Serbia (e-mail: boban@etf.rs).

Ljiljana S. Perić is with Ariom d.o.o., Belgrade, Serbia (e-mail: office@ariom.rs).

Emil Levi is with the Faculty of Engineering and Technology, Liverpool John Moores University, Liverpool L3 3AF, UK (e-mail: e.levi@ljmu.ac.uk).

the means of reducing the overall transport delay within the system. The schedule proposed in subsection III.A arranges the data acquisition, pulse width modulation and calculation processes and reduces delays by  $T_S - \Delta t_{EXE}$ , where  $T_S$  is the sampling period while  $\Delta t_{EXE}$  is the calculation delay. It should be noted that the idea of this modified scheduling has been floated for the first time by the authors in [13]. However, the concept was applied only to the simplest PI current controller with no decoupling, with the load transfer function  $W_{OBJ}$ derived in the stationary reference frame, and with the experimental waveforms representing the stationary frame currents. The validity of the key hypothesis ( $\Delta t_{EXE}/T_S \ll 1$ ) was not tested at all. In contrast to [13], a synchronous reference frame current controller with IMC designed decoupling is considered here and the validity of the key hypothesis of the new scheduling is thoroughly verified later on in the paper by experiments. The change of the delay affects the pulse transfer function of the load, as well as the closed loop transfer and disturbance transfer functions. In subsection III.B, the relevant transfer functions are derived for the controller with the new schedule and without the differential compensator. In subsection III.C, the improved scheduling is used in conjunction with the enhanced controller, which uses the differential multiplier.

A novel parameter setting procedure is introduced in Section IV, suited to achieve a quick response, high disturbance rejection and an adequate robustness. Simulation comparison of the developed controllers is given in Section V, with experimental verification provided in Section VI. Conclusions are given in Section VII.

#### II. STANDARD INTERRUPT ROUTINE SCHEDULING AND TRANSFER FUNCTIONS

#### A. Classical Interrupt Routine Scheduling

The voltage actuator of digital current controllers is the three-phase inverter, which outputs the train of pulse-width-modulated (PWM) voltage pulses  $u_A$ ,  $u_B$ , and  $u_C$ . The position of commutation instants  $\mathbb{O}$ - $\mathbb{P}$  (Fig. 1) coincides with the intersection of the PWM carrier and the voltage commands  $u_{n-2} \dots u_{n+1}$ . There are two commutations in each PWM period ( $T_{PWM}$ ). Each commutation affects the average voltage within the ongoing sampling period  $T_S = T_{PWM}/2$ . The control interrupts are triggered both by the zero count and by the period count of the PWM carrier, and they execute twice in each PWM period.

In Fig. 1, the voltage reference  $u_{n+1}$  is calculated within the control interrupt triggered at  $(n+1) \cdot T_S$ . The value of  $u_{n+1}$  is loaded into the pulse-width registers of the PWM peripheral unit at  $(n+2) \cdot T_S$ , and it affects the commutation P and the average output voltage between  $(n+2) \cdot T_S$  and  $(n+3) \cdot T_S$ . The interrupt (n+1) uses the feedback sample  $i^F_{n+1}$ , obtained by the averaging over one PWM period [11], representing the average output current in the interval  $[(n-1) \cdot T_S \dots (n+1) \cdot T_S]$ . Thus, the consequential transport delay corresponds to  $2.5 \cdot T_S$ , and it restrains the closed loop bandwidth of the digital current controller. In order to reduce the impact of the delays, it is possible to reschedule the control interrupt, as discussed in Section III.



Fig. 1. The sequence of control actions in a conventional digital current controller. Computation is performed in control interrupts (EXE). Each  $T_{S}$ =  $T_{PWM}/2$ , the averaging over one PWM period provides the feedback sample  $(i_{r+1}^F)$ , used to calculate a new voltage command  $(u_{n+1})$ .

The closed loop transfer function  $W_{SS}(z)$  and the disturbance transfer function Y(z) are derived next for the conventional schedule of Fig. 1. The functions  $W_{SS}(z)$  and Y(z) are formulated first for the controller without the differential multiplier (subsection II.B), and then for the controller that includes the multiplier (subsection II.C). The subsequent developments are based on results published in [5] and [11]. Therefore, some considerations are shortened or omitted.

#### B. The Load and Closed Loop Transfer Functions

The PWM inverter voltages  $u_A$ ,  $u_B$ , and  $u_C$  are fed to the three phase load. The per-phase load can be represented by the series connection of a resistance R, inductance L, and the electromotive force e. The load currents  $i_A$ ,  $i_B$ , and  $i_C$  can be transformed into the stationary  $\alpha$ - $\beta$  frame, along with the voltages and electromotive forces. Adopting the complex vector notation [14]-[15], the current vector in  $\alpha$ - $\beta$  frame can be defined as  $i^s = i_{\alpha} + ji_{\beta}$ . Considering the schedule of Fig. 1, the load current is described by the difference equation

$$i_{n+3}^{s} = i_{n+2}^{s} \exp(-\beta) + \frac{1 - \exp(-\beta)}{R} \left( u_{n+1}^{s} - e_{n+2}^{s} \right), \tag{1}$$

where  $\beta = R \cdot T_S/L$ , *R* and *L* are the load parameters,  $i_{n+2}^s$  and  $i_{n+3}^s$  are the current samples, while  $e_{n+2}^s$  represents the average value of the electromotive force from  $(n+2) \cdot T_S$  to  $(n+3) \cdot T_S$ . Due to  $L/R >> T_S$ , the gain  $(1-\exp^{-\beta})/R$  is very close to  $T_S/L$ .

In the *d*-*q* frame, the complex vectors of currents and voltages are  $i^e = i_d + ji_q$  and  $u^e = u_d + ju_q$ . The vectors in  $\alpha$ - $\beta$  frame are obtained by multiplying the *d*-*q* frame vectors by  $\exp(j\theta)$ , where  $\theta$  is the position of the *d*-*q* frame  $(i^s_n = i^e_n \exp(j\theta_n))$ . The change of the *d*-*q* frame speed  $\omega$  within a single sampling period  $T_s$  is negligible. Therefore, the position  $\theta_{n+1}$  is close to  $\omega T_s + \theta_n$ . The *d*-*q* frame equivalent  $e^e_{n+2}$  of the electromotive force average over the interval  $[(n+2)T_s \dots (n+3)T_s]$  is obtained as  $e^s_{n+2} \exp(-j(\theta_{n+2}+\theta_{n+3})/2)$ . By transforming (1) into the *d*-*q* frame, by dividing the result by  $\exp(j\theta_{n+2})$ , and then transforming the difference equation into *z* 

domain, relation between the complex vectors  $i^e(z)$  and  $u^e(z)$  of currents and voltages becomes

$$i^{e}(z) \cdot z^{3} \cdot \exp(j\omega T_{s}) = i^{e}(z) \cdot z^{2} \cdot \exp(-\beta) +$$
(2)  
+ 
$$\frac{T_{s}}{L} (u^{e}(z) \cdot z \cdot \exp(-j\omega T_{s}) - e^{e}(z) \cdot z^{2} \cdot \exp(j\omega T_{s}/2)).$$

The pulse transfer of the load  $W^{\delta 1}_{OBJ}(z)$  is calculated from (2) as the ratio  $i^e(z)/u^e(z)$ , obtained with  $e^e(z) = 0$ ,

$$W_{OBJ}^{S1}(z) = \frac{T_s / L}{z \cdot \exp(j\omega T_s) [z \cdot \exp(j\omega T_s) - \exp(-\beta)]}.$$
 (3)

The block diagram of the digital current controller is shown in Fig. 2. The transfer function  $W_{FB}(z)$  represents the feedback subsystem with averaging over one PWM period, introduced in [11] and illustrated in Fig. 1. The feedback sample  $i^{F}_{n+1}$  can be approximated by  $(i_{n+1} + 2i_n + i_{n-1})/4$ . Thus, the transfer function in the feedback path becomes

$$W_{FB}(z) = i^{F}(z)/i^{e}(z) = (z^{2} + 2 \cdot z + 1)/(4z^{2}).$$
(4)

The current controller  $W_{REG}(z)$  in Fig. 2 is obtained by applying the IMC concept [5], where the inverse model of the load  $W_{OBJ}$  is multiplied by an integrator  $\alpha \cdot z/(z-1)$ . In order to obtain a causal controller for the schedule of Fig. 1, it is necessary to divide the result  $\alpha \cdot z/(z-1)/(W_{OBJ})$  by  $z^2$ ,

$$W_{REG}^{S1} = \frac{\alpha L \cdot \exp(j\omega_e T_s) [z \cdot \exp(j\omega_e T_s) - \exp(-\beta)]}{T_s (z-1)}.$$
 (5)

Corresponding closed loop transfer function  $W^{S1}_{SS}(z)$ , where  $f_1(z)$  is the characteristic polynomial, is given with:

$$W_{SS}^{S1} = \frac{i^{e}(z)}{i^{*}(z)}\Big|_{e^{e}=0} = \frac{4\alpha z^{2}}{4z^{4} - 4z^{3} + \alpha z^{2} + 2\alpha z + \alpha} = \frac{4\alpha z^{2}}{f_{1}(z)} .(6)$$

Disturbance transfer function  $Y^{S_1}(z)$  is obtained next as:

$$Y^{S1} = \frac{i^{e}(z)}{-e^{e}(z)}\Big|_{i^{*}=0} = \frac{4T_{s} \cdot z^{3}(z-1) \cdot \exp(j\omega T_{s}/2)/L}{\left[z \cdot \exp(j\omega T_{s}) - \exp(-\beta)\right] \cdot f_{1}(z)} .$$
(7)

#### C. Conventional Schedule with Differential Multiplier

The impact of transport delays can be reduced by introducing a series-connected differential multiplier  $W_{DIF}(z) = 1 + d \cdot (1-z^{-1})$  [11], thus resulting in an enhanced controller,

$$W_{REGD}^{S1}\left(z\right) = W_{REG}^{S1}\left(z\right) \cdot W_{DIF}\left(z\right).$$
(8)

The closed loop transfer function of the system in Fig. 2, obtained with the current controller schedule of Fig. 1 and with the controller transfer function of (8), is given with:

$$W_{SSD}^{S1} = \frac{W_{REGD}^{S1}(z) \cdot W_{OBJ}^{S1}(z)}{1 + W_{REGD}^{S1}(z) \cdot W_{OBJ}^{S1}(z) \cdot W_{FB}(z)} =$$
(9)  
= 
$$\frac{4\alpha (1+d) z^{3} - 4\alpha dz^{2}}{4z^{5} - 4z^{4} + \alpha (1+d) z^{3} + \alpha (2+d) z^{2} + \alpha (1-d) z - \alpha d}.$$

Corresponding disturbance transfer function  $Y_D^{S1}(z)$  is given with  $(f_2(z)$  represents denominator of (9)):

$$Y_D^{S1} = \frac{T_s}{L} \cdot \frac{4z^4 (z-1) \cdot \exp(j\omega T_s/2)}{\left[z \cdot \exp(j\omega T_s) - \exp(-\beta)\right]} \cdot \frac{1}{f_2(z)}.$$
 (10)



Fig. 2. The block diagram of the digital current controller in the d-q frame.

# III. IMPROVED INTERRUPT SCHEDULING AND CORRESPONDING TRANSFER FUNCTIONS

Rescheduling of [13], as mentioned already, applies to the PI controller with no decoupling and with the load transfer functions derived in the stationary reference frame. Experimental results were also obtained with current control located in the stationary frame. In contrast to this, in subsection III.A we describe the new interrupt schedule and then apply it to the synchronous frame IMC structure. The same transfer functions as in subsection II.B are derived next for the modified scheduling in subsection III.B. In subsection III.C, the improved scheduling is used in conjunction with the enhanced controller, which uses the differential multiplier. A parameter setting procedure for the rescheduled IMC structure, which considers both the disturbance rejection capability and the reference tracking, will be further developed in Section IV. The procedure also relies on the hypothesis that the execution time  $\Delta t_{EXE}$  is negligible when compared to the sampling time. With the gain settings of Section IV, the controller of III.C performs with unparalleled closed loop bandwidth and disturbance rejection, as will be proved by experiments in Section VI.

#### A. Improved Interrupt Routine Scheduling

In Fig. 3, the scheduling is improved by triggering the control interrupts  $\Delta t_{EXE}$  before the corresponding zero/period counts of the PWM carrier. In this way, the interrupt triggered at  $[(n+1)\cdot T_S - \Delta t_{EXE}]$  calculates the voltage command  $u_{n+1}$  which gets loaded into the PWM peripheral unit at  $(n+1)\cdot T_S$ . As a result,  $u_{n+1}$  controls the commutation ③ and sets the average voltage on the interval  $[(n+1)\cdot T_S \dots (n+2)\cdot T_S]$ , thus reducing the transport delay by  $T_S$ . The time shift  $\Delta t_{EXE}$  has to be sufficient for the control interrupt to complete before the loading instant  $(n+1)\cdot T_S$  of PWM registers. Thus, the value of  $\Delta t_{EXE}$  has to be slightly larger than the worst-case execution time of the current control tasks.

In Fig. 3, the same interrupt event uses the feedback  $i_{n+1}^{F}$ , obtained by oversampling and averaging consecutive current samples acquired on the interval that extends from  $[(n-1)\cdot T_S - \Delta t_{EXE}]$  to  $[(n+1)\cdot T_S - \Delta t_{EXE}]$ . Related train of samples is shown in the upper left part of Fig. 3. Compared to the corresponding feedback sample in Fig. 1, the feedback sample  $i_{n+1}^{F}$  in Fig. 3 gets delayed by  $\Delta t_{EXE}$ . Proposed reduction of the transport delay relies on the crucial assumption that the feedback delay  $\Delta t_{EXE}$  does not have any meaningful impact on the closed loop dynamics, and therefore can be neglected. This assumption is thoroughly tested in subsection VI.A for the range of time shifts  $\Delta t_{EXE}$  that include and exceed most typical execution times of current control tasks on typical DSP controllers.

The schedule proposed in Fig. 3 affects both the closed-loop transfer function  $W_{SS}(z)$  and the disturbance transfer function Y(z). The transfer functions obtained with the new schedule are derived next for the controller without the differential multiplier (subsection III.B), and for the controller that includes the multiplier (subsection III.C).

# B. The Load and Closed Loop Transfer Functions

In schedule of Fig. 3, the application of the voltage commands takes place one sampling period earlier than in Fig. 1. This affects the transfer function of the load, which becomes

$$W_{OBJ}^{S2}(z) = \frac{i^{e}(z)}{u^{e}(z)}\Big|_{e^{e}=0} = \frac{T_{s}/L}{z \cdot \exp(j\omega T_{s}) - \exp(-\beta)}.$$
 (11)

The current controller  $W^{S2}_{REG}$ , suitable for the load transfer function of (11), is obtained by applying the IMC concept [5]. The IMC design  $\alpha z/(z-1)/(W_{OBJ})$  is obtained with  $W_{OBJ}$  of (11), and it has to be divided by z in order to meet the causality requirement. The resulting current controller  $W^{S2}_{REG}$ is

$$W_{REG}^{S2} = \frac{\alpha}{(z-1)} W_{OBJ}^{S2} = \frac{\alpha L}{T_s} \frac{z \cdot \exp(j\omega T_s) - \exp(-\beta)}{z-1}.$$
 (12)

Corresponding closed loop transfer function  $W^{S2}_{SS}$  is

$$W_{SS}^{S2} = \frac{i^{e}(z)}{i^{*}(z)}\Big|_{e^{e}=0} = \frac{4\alpha z^{2}}{4z^{3} + (\alpha - 4)z^{2} + 2\alpha z + \alpha} = \frac{4\alpha z^{2}}{f_{3}(z)}, (13)$$

where  $f_3(z)$  is the characteristic polynomial. Disturbance transfer function  $Y^{S2}(z)$ , obtained with  $W^{S2}_{REG}$  (12) and with  $W^{S2}_{OBJ}$  of (11) is calculated from the block diagram of Fig. 2,

$$Y^{S2} = \frac{i^{e}(z)}{-e^{e}(z)}\Big|_{i^{*}=0} = \frac{4T_{s} \cdot z^{2}(z-1) \cdot \exp(j\omega T_{s}/2)/L}{\left[z \cdot \exp(j\omega T_{s}) - \exp(-\beta)\right] \cdot f_{3}(z)}.$$
 (14)

#### C. Improved Schedule with Differential Multiplier

The current controller of (12) can be enhanced by adding a series connected differential multiplier  $W_{DIF}(z) = 1 + d \cdot (1 - z^{-1})$  [11], thus resulting in an enhanced controller, obtained by multiplying the transfer function  $W^{S2}_{REG}$  of (12) by  $W_{DIF}$ ,

$$W_{REGD}^{S2} = \frac{\alpha L}{T_s} \frac{\left\lfloor (d+1)z - d \rfloor \left(z \cdot \exp(j\omega T_s) - \exp(-\beta)\right)}{z(z-1)}.$$
 (15)

The closed loop transfer function  $W^{S2}_{SSD}$  of the system in Fig. 2, obtained with the current controller schedule of Fig. 3, and with the controller transfer function of (15) is

$$W_{SSD}^{S2}(z) = \frac{W_{REGD}^{S2}(z) \cdot W_{OBJ}^{S2}(z)}{1 + W_{REGD}^{S2}(z) \cdot W_{OBJ}^{S2}(z) \cdot W_{FB}(z)} =$$
(16)  
= 
$$\frac{4\alpha (1+d) z^{3} - 4\alpha dz^{2}}{4z^{4} + [\alpha (1+d) - 4] z^{3} + \alpha (2+d) z^{2} + \alpha (1-d) z - \alpha d}.$$

Corresponding disturbance transfer function  $Y_D^{S2}(z)$  is obtained as  $-i^e(z)/e^e(z)$ , calculated under the assumption that the reference current  $i^*$  is equal to zero. It is given with ( $f_4(z)$  represents denominator of  $W^{S2}_{SSD}$  in (16)):

$$Y_D^{S2}(z) = \frac{4 \cdot T_s \cdot z^3(z-1) \cdot \exp(j\omega T_s/2) / L}{z \cdot \exp(j\omega T_s) - \exp(-\beta)} \frac{1}{f_4(z)}.$$
 (17)



Fig. 3. Modified schedule of control actions for digital current controllers. Control interrupts are triggered  $\Delta t_{EXE}$  before each zero-count and period-count of the PWM carrier. Compared to Fig. 1, delay in applying the new voltage command  $(u_{n+1})$  is reduced by  $T_S$ .

Four different controllers and four sets of relevant transfer functions ( $W_{SS}$ , Y) have been derived in subsections II.B, II.C, III.B, and III.C. It is of interest to find the optimum gains for each set, and to compare the resulting performances. The criteria for the optimum gain set include the closed loop bandwidth, the robustness and the disturbance rejection capability.

#### IV. THE OPTIMUM SETTING OF THE FEEDBACK GAINS

Digital current controller is expected to track the input reference  $i^*$  quickly with the least possible error, and to suppress the impact of the voltage disturbances on the output current. Digital current controllers designed in II.B and III.B have a single gain parameter  $\alpha$ , while the controllers designed in II.C and III.C have a pair of gains, d and  $\alpha$ . In all of the four closed loop transfer functions  $W_{SS}$ , both  $\alpha$  and d are relative numbers. Differential gain d appears in the compensator function  $W_{DIF}(z) = 1 + d \cdot (1 - z^{-1})$ , where its role is relative and unrelated to the application-specific parameters. The gain  $\alpha$ originates in the IMC concept, where the design goal is the open loop transfer function  $\alpha z/(z-1)$ . An IMC-designed controller cancels out dependence on the application-specific parameters and yields a single, generic parameter  $\alpha$ , unrelated to the application. Closed loop transfer functions - such as the one in (16) - are the same for any application, and depend on  $\alpha$  and d parameters only. Hence their optimum values do not change with the actual parameter values in an application (please note however, that the practical implementation of the controllers given with (5), (12), (15) of course does require the sampling period  $T_s$ , the load inductance L and the parameter  $\beta$ (i.e., the load resistance)). For each of the four controllers, it is necessary to find the optimum gain  $\alpha$  (or d and  $\alpha$ ) setting(s) which improve both the step response and the disturbance rejection.

## A. Criterion Function

The speed of the step response is characterized by the settling time  $t_{01}$  [4], defined by the instant when the output error subsides below 1%. The input-step response is obtained from the closed loop transfer functions in (6), (9), (13), and

(16). The settling time is expressed as a multiple of the sampling periods,  $t_{01} = N_{01} \cdot T_s$ .

Disturbance rejection capability can be characterized by  $IE_1$ , which is the integral of the current error  $|\Delta i^e|$  caused by the unit step change of the voltage disturbance  $e^e$  [4]. Response to the voltage disturbance is obtained from the admittances Y(z) in (7), (10), (14), and (17). In order to avoid impact of the application specific parameters on the optimum relative gains  $\alpha$  and d, the factors  $T_s/L$  are removed from Y(z) expressions, while the speed  $\omega$  is set to zero. Thus, the value of  $IE_1$  is obtained by (i) deriving the pulse-train of the unit-step-response for each transfer function  $(L/T_s) \cdot Y(z)$ , and then (ii) finding the sum of absolute values of the pulse-train samples. The criterion function Q is calculated by assigning the same weight to  $N_{01}$  and  $IE_1$  performance metrics, as

$$Q = N_{01} + \frac{IE_1}{100} \ . \tag{18}$$

Selection of the same weights for two components of (18) is justified because the two terms in (18) are always of the same order of magnitude and of similar values for any well-tuned controller response.

Finding the optimum gains by analytical means would be difficult, since the relevant transfer functions include up to five closed loop poles (9), while the calculation of the criterion Q includes some nonlinear operations. Instead, the optimum gains  $\alpha$  for the controllers of II.B and III.B are found by performing a numerical search for the optimum along the axis  $\alpha$ . For the controllers of II.C and III.C, the optimum pair of gains ( $\alpha$ , d) is found by searching the  $\alpha$ -d plane.

#### **B.** Optimisation Constraints

In addition to meeting the performance requirements of (18), the current controller is also required to be robust against the parameter changes, and to perform without any significant overshoot. The robustness of the controller (which here relates to the capability of the system to maintain the response quality and/or stability in the presence of parameter changes, i.e. variations in R and L) can be quantified by the vector margin VM [5]. The values of VM lower than 0.5 are usually associated with elevated sensitivity to parameter changes and with consequential oscillatory response. Therefore, the parameter search excludes any solution where the vector margin falls below 0.6, and it also excludes solutions where the overshoot exceeds 2%.

#### C. The Search Results

The search for the optimum gains is performed for the four controller structures described in II.B, II.C, III.B, and III.C. In the first two cases (Case 1 and Case 2 further on), the current controller uses conventional schedule of Fig. 1. The latter two cases (Case 3 and Case 4) have the novel schedule of Fig. 3. In cases 2 and 4, the controller structure is enhanced by adding the series differential multiplier  $W_{DIF}$ . The search results are summarized in Table I. They include the optimum gain settings which meet the constraints of IV.B while minimizing the criterion (18). The Table also includes the corresponding closed loop bandwidth, the vector margin, the overshoot, and the integral of the current error ( $IE_1$ ) caused by the unit-step

For the four optimum gain settings of Table I, the ratio between the factor  $N_{01}$  and the factor ( $IE_1/100$ ) in (18) is equal to 1.34, 1.04, 1.377 and 1.08, respectively. The difference in values stems from the fact that the optimum gains are found by searching for the best value of Q in (18), rather than considering the individual terms of (18). This proves that the proposed composition of the criterion function attributes a similar weight to the input step response and to the disturbance rejection. The optimum gains ( $\alpha$ , d) are generic, and they do not change with the application parameters, as already explained in the beginning of Section IV. Thus, there is no need to repeat the search in other applications.

The following conclusions are drawn from Table I:

- By adding the multiplier W<sub>DIF</sub>, the bandwidth f<sub>BW</sub>(-3dB) is increased more than twice, and the factor IE<sub>1</sub> is reduced by 30% (Case 2 vs. Case 1, Case 4 vs. Case 3);
- By introducing the new interrupt schedule, the bandwidth *f*<sub>BW</sub>(-3dB) is increased 1.5 times, and the factor *IE*<sub>1</sub> decreased by 36% (Case 3 vs. Case 1, Case 4 vs. Case 2);
- Introduction of the new schedule increases the vector margin by 3% in Case 3, and by 7% in Case 4;
- When both the new schedule and the multiplier  $W_{DIF}$  are used, the bandwidth  $f_{BW}(-3dB)$  is increased 3.14 times and the factor  $IE_1$  reduced 2.2 times (Case 4 vs. Case 1).

The best results are obtained in Case 4, where the bandwidth  $f_{BW}(-3dB)$  reaches 17.6% of the sampling frequency (35.2% of the switching frequency), keeping at the same time the vector margin at VM = 0.655, and maintaining stability even with the inductance *L* enlarged or reduced 3.5 times.

#### V. SIMULATION RESULTS

The closed loop step response and the disturbance rejection of the four digital current controllers are tested by means of computer simulation. The simulation is based on the assumption that  $\Delta t_{EXE}$  in Fig. 3 is considerably smaller than the sampling interval  $T_S$ , and it is therefore negligible ( $\Delta t_{EXE} = 0$ ).

Simulated step responses of the four current controllers are given in Fig. 4. The responses are mutually shifted for an easy comparison. The responses obtained with conventional schedule (Fig. 1) have the rise time some 50% larger than the responses obtained with the new schedule (Fig. 3). The rise time is nearly halved when using the multiplier  $W_{DIF}$ .

Disturbance rejection capability of the four current controllers is explored by simulating the unit-step response of the pulse-transfer-functions  $(L/T_S) \cdot Y(z)$ , given in (7), (10), (14), and (17). Corresponding traces are given in Fig. 5. They represent the response of the scaled current error to the step change of the electromotive force by 1 V. In order to obtain the actual peak of the current error, the reading from Fig. 5 has to be multiplied by  $(T_S/L)$  and by the amplitude of the voltage disturbance. The response obtained with the Case 4 has the current peaks reduced more than two times.

These performance improvements come as the result of the new scheduling, the use of  $W_{DIF}$  multiplier, and the improved parameter setting procedure. It is of interest to compare the bandwidth  $f_{BW}$ (-3dB) obtained with Case 2 of Table I with the corresponding bandwidth obtained in [11] (please see Table

VI). The latter uses the same controller structure, but with a different gain setting. With the gain setting proposed here, the ratio between the bandwidth  $f_{BW}(-3dB)$  and the sampling frequency  $f_s$  is increased by 11%.

## VI. EXPERIMENTAL VERIFICATION

The experimental verification is performed with the setup comprising a three-phase permanent magnet (PM) synchronous motor, an industrial PWM-controlled IGBT inverter [16], and a DSP controlled platform. The experimental rig is illustrated in Fig. 6 and full setup data are given in [11]. The switching frequency used in the experiments is set to 10 kHz. The current controller with conventional schedule has been thoroughly tested in [11], both in its original form [5] and with the multiplier  $W_{DIF}$ . Therefore, the experimental runs described in this section are focused on the two current controllers with the new schedule, described in III.B and III.C, and denoted as Case 3 and Case 4 in Table I.

The experimental verification has the following goals:

- To explore the impact of  $\Delta t_{EXE}$  on the dynamic performances of the controllers with the new schedule, and to establish viable limit for the ratio  $\Delta t_{EXE}/T_S$ ;
- To compare simulated and experimental step responses;
- To compare simulated and experimental responses to the voltage disturbance; and
- To check the performance of the current controller in operation with elevated fundamental frequencies.
- To verify the robustness to parameter uncertainties.

The subsequent experimental waveforms comprise the current response in the *d-q* frame, and they represent the feedback signal  $i^F$  in Fig. 2. The samples of  $i^F$  are logged into the internal RAM, written off-line on an SD card (Fig. 6, (c)), and plotted in the subsequent figures. The samples of  $i^F$  are spaced by  $T_S = 50\mu$ s. The signal  $i^F$  is obtained by averaging the actual current  $i^e$  over one PWM period. The process is modeled in (4). Therefore,  $i^F$  waveforms are slightly different from the actual *d-q* current  $i^e$ . The actual noise-free samples  $i_n$ , taken at instants  $n \cdot T_S$ , are not available. The feedback transfer function  $W_{FB}$  of (4) is taken into account when generating the reference Trace 1 in Figs. 7 and 8, as well as in simulated traces of Fig. 10.

# A. The Impact of The Time Shift $\Delta t_{EXE}$

The crucial hypothesis introduced with the new scheduling is that delay  $\Delta t_{EXE}$  of the feedback signal  $i_{n+1}^F$  in Fig. 3 does not have any meaningful effect on the dynamic behavior. This hypothesis is experimentally tested and verified by performing the step response test and varying  $\Delta t_{EXE}$  over a wide range. With conventional controllers such as the DSC TMS320F28335, the current control tasks complete in less than 4 µs. During the test runs,  $\Delta t_{EXE}$  is varied from 2.4 µs up to 12 µs.

Corresponding step responses of the *q*-axis current are given in Fig. 7 for the controller of III.B (Case 3), and in Fig. 8 for the controller of III.C (Case 4). The measurements were repeated for  $\Delta t_{EXE}$  set to 2.4µs, 4µs, 8µs, and 12µs. In Figs. 7 and 8, the reference Trace 1 is obtained by simulation, and it corresponds to  $\Delta t_{EXE} = 0$  (i.e. it is obtained with the simulation

 TABLE I

 THE OPTIMUM GAINS AND CORRESPONDING CLOSED LOOP PERFORMANCES

| Case | Gain<br>α | Gain<br>d | $f_{BW}(-45^{\circ})$ | $f_{BW}(-3dB)$ | VM    | Over-<br>shoot | $IE_1$ |
|------|-----------|-----------|-----------------------|----------------|-------|----------------|--------|
| 1    | 0.172     | ×         | $0.026 f_s$           | $0.056 f_s$    | 0.686 | .0098          | 817    |
| 2    | 0.244     | 0.735     | $0.041 f_s$           | $0.116 f_s$    | 0.612 | .0081          | 577    |
| 3    | 0.277     | ×         | $0.048 f_s$           | $0.087 f_s$    | 0.711 | .0096          | 508    |
| 4    | 0.380     | 0.444     | $0.080 f_s$           | $0.176 f_s$    | 0.655 | .0067          | 370    |



Fig. 4. Simulated step responses of the four digital current controllers. Conventional schedule is used in cases 1 and 2, while the new schedule is used in cases 3 and 4. In cases 2 and 4, the controller is enhanced by the differential action.



Fig. 5. The step response of the admittance transfer function  $(L/T_S) \cdot Y(z)$  obtained at zero speed and with the unit voltage disturbance (1 V).



Fig. 6. Experimental setup with two permanent magnet synchronous motors: (a) Main power supply unit providing the dc-bus voltage  $E_{DC}$ ; (b) Two 3-phase IGBT inverters with control circuits [16]; (c) SD-card slot used for data logging; (d) The motor under the test; (e) The motor used as the load; (f) PC-based GUI connected over the EtherCat link.

code which includes the crucial hypothesis). The remaining traces are obtained from the experimental setup. Trace 2 with  $\Delta t_{EXE} = 2.4 \mu s$  was obtained with time-optimized code that includes some assembler sequences and excludes the unnecessary routines. Trace 3 is obtained with  $\Delta t_{EXE} = 4 \mu s$ , and with the full-featured interrupt routine. In traces 4 and 5, the

value of  $\Delta t_{EXE}$  is deliberately increased first to 8µs, and then to 12µs.

Compared to the reference Trace 1, traces 2 and 3 in Figs. 7 and 8 are practically unaffected by  $\Delta t_{EXE}$ . The step response is noticeably changed in Trace 5 of Fig. 7, where  $\Delta t_{EXE}$  exceeds  $0.2 \cdot T_S$ . Similarly, the response significantly deteriorates in Fig. 8 for Traces 4 and 5, where  $\Delta t_{EXE}$  equals 8µs and 12µs, respectively. With only a minor difference between reference Trace 1 and experimental Trace 3, we conclude that the time shift  $\Delta t_{EXE}$  of  $0.08 \cdot T_S$  does not have any meaningful impact on the closed loop dynamics. This corroborates the assumption introduced in III.A and Fig. 3.

#### B. The Step Response at the Rated Speed

The step response of the *q*-axis current is tested at the rotor speed of 628 rad/s, with  $f_e$ = 300Hz, and with the backelectromotive force close to the rated voltage. The traces 1 and 2 of Fig. 9 correspond to the controller of III.B (Case 3), while the traces 3 and 4 correspond to the controller of III.C (Case 4). Time axis covers  $400T_s = 20$ ms. At instants of *q*-axis current transients, *d*-axis currents remain unchanged, thus proving the decoupling capability of both controllers. The  $i_q$ traces of Fig. 9 are redrawn in Fig. 10, focusing on the rise time of the step response. Along with the experimental traces, Fig. 10 also includes the simulation traces used as a reference. Similarity between the traces obtained by simulation, with  $\Delta t_{EXE} = 0$ , and the experimental traces obtained with  $\Delta t_{EXE}$ =4µs confirms the hypothesis  $\Delta t_{EXE} \ll T_s$ , introduced in III.A and tested in VI.A.



Fig. 7. Step responses of the *q*-axis current obtained with the current controller of III.B (Case 3 in Table I). Trace 1 is the result of simulation, and it serves for the reference. For the experimental traces 2-5, the time shift  $\Delta t_{EXE}$  of the execution of the control interrupt is set to 2.4 $\mu$ s, 4 $\mu$ s, 8 $\mu$ s, and 12 $\mu$ s.



Fig. 8. Step responses of the *q*-axis current obtained with the current controller of III.C (Case 4 in Table I). Trace 1 is the result of simulation, and it serves for the reference. For the experimental traces 2-5, the time shift  $\Delta t_{EXE}$  of the execution of the control interrupt is set to 2.4 $\mu$ s, 4 $\mu$ s, 8 $\mu$ s, and 12 $\mu$ s.



Fig. 9. Step response of the  $i_q$  at the fundamental frequency of  $f_e = 300$ Hz. The traces 1 and 2 correspond to the controller of III.B (Case 3) while the traces 3 and 4 correspond to the controller of III.C (Case 4).



Fig. 10. Comparison of the simulated traces 2 and 4 and the experimental step responses given with traces 1 and 3. The experimental traces 1 and 3 are obtained by scaling and redrawing the traces 2 and 3 of Fig. 9.

### C. Disturbance Rejection Capability

The capability to suppress the voltage disturbance  $e^e$  of Fig. 2 is tested in the operating conditions that correspond to simulations given in Fig. 5. The actual change of the backelectromotive force  $e^e$  could not be initiated. It is therefore emulated by the abrupt change of the q-axis voltage command [4] by  $E_{DC}/4$ . Corresponding experimental traces are shown in Fig. 11, along with the traces predicted by simulation. The difference between the experimental results and simulated traces is lower than 2%. This confirms the conclusions drawn in IV.C from Table I, which claim that the controllers with the multiplier W<sub>DIF</sub> have an improvement of 30% in disturbance rejection, while the new schedule contributes to a further improvement of 36%. Compared to the performances obtained with Case 1, simultaneous use of both  $W_{DIF}$  and the new schedule (Case 4) improves disturbance rejection by approximately two times.



Fig. 11. Simulated and experimental traces that illustrate disturbance rejection. Traces 1 and 2 are obtained with the current controller of III.B, while the traces 3 and 4 correspond to the current controller of III.C.

#### D. Operation with Very High Fundamental Frequencies

The capability to maintain decoupled operation with very high fundamental frequencies  $f_e$  is proved in Figs. 12 and 13. Comparable current controllers maintain their performance even with  $f_e/f_s = 0.083$  [5]. Therefore, the step response is tested with  $f_e/f_s = 0.071$  in Fig. 12, and with  $f_e/f_s = 0.1$  in Fig. 13. Corresponding motor speeds were not achievable and the inverter is therefore connected to a suitable passive load with three chokes. The step response of the *q*-axis current in Figs. 12 and 13 demonstrates the capability of the proposed controllers to provide decoupled operation even at very high  $f_e/f_s$  ratios.



Fig. 12. Step response of the  $i_q$  at the fundamental frequency of  $f_{e}=0.071$  fs. The three phase inverter is loaded with three star-connected inductances. Traces 1 and 2 are obtained with the controller of III.B. Traces 3 and 4 are obtained with the controller of III.C.



Fig. 13. Step response of the current controller at the fundamental frequency of  $f_e = 0.1 \cdot f_S$ . The three phase inverter is loaded with the three star-connected inductances. The two uppermost traces are obtained with the current controller of III.B. The bottom two traces correspond to the current controller of III.C.

#### E. Robustness to Parameter Uncertainties

With the gain settings of Table I, the vector margin VM exceeds 0.6. For Case 3 and Case 4, stability limit is reached with the parameter mismatch of 4.8 and 3.4 times, respectively. The step responses obtained with a large mismatch are poorly damped and of little use. Therefore, we performed an experimental investigation of the step response changes obtained with parameter changes that could be encountered in a practical application.

The load resistance affects the pulse transfer functions by altering the factor  $\exp(-\beta) = \exp(-R \cdot T_S/L)$ . The factor remains close to 1 for all the reasonable fluctuations of the load resistance. Significant changes of the step response are observed only in cases where the load resistance changes by more than 10 times. The impact of the load inductance is considerably more emphasized, as it changes the closed loop

gain. In electrical drives, the load inductance varies due to magnetic saturation within the stator and rotor magnetic circuits, and these variations can exceed 20%.

In Figs. 14 and 15 we studied the impact of the load inductance changes from 60% up to 150% of the nominal value. The step responses are given for the Case 3 (Fig. 14) and for the Case 4 (Fig. 15). The experimental results demonstrate the robustness of the proposed control structure and the parameter setting procedure with respect to the parameter variation effects.



Fig. 14. Step response of the  $i_q$  at the fundamental frequency of  $f_e = 300$ Hz. The test is carried out for the Case 3. The ratio between the actual motor inductance and the design parameter  $L_{nom}$  is varied from 0.6 up to 1.5.



Fig. 15. Step response of the  $i_q$  at the fundamental frequency of  $f_e = 300$ Hz. The test is carried out for the Case 4. The ratio between the actual motor inductance and the design parameter  $L_{nom}$  is varied from 0.6 up to 1.5.

#### VII. CONCLUSION

In this paper, we considered a digital current controller with the PWM inverter as the voltage actuator, and with the ripple and noise suppression of the feedback signal obtained by introducing the 'averaging over one PWM period technique' into the feedback chain. The closed loop performance is limited by the PWM process delays, computation delays and the feedback acquisition delays. In order to suppress the impact of transport delays, we introduced an improved scheduling of the control interrupt, along with the insertion of a series differential compensator.

The crucial hypothesis of the improved interrupt scheduling has been verified by a series of experimental runs, proving that the use of conventional digital signal controllers with the novel scheduling reduces the transport delays by one sampling period.

A novel gain setting procedure is proposed, suited to provide an optimum step response, disturbance rejection and robustness. The optimum gains are generic in nature, and they do not change with the application-specific parameters. With the optimum setting, digital current controller performs with the closed loop bandwidth exceeding 17% of the sampling frequency (34% of the switching frequency). Disturbance rejection is doubled, the step response has a negligible overshoot, while the vector margin of 0.65 ensures stability even with the load inductance reduced or enlarged 3.5 times.

The current controller has been verified on an experimental setup with a three-phase inverter, digital controller, and a synchronous permanent magnet motor. The experimental results confirm the analytical findings and simulation results. Decoupling of *d*-axis and *q*-axis transients is maintained even with very large fundamental frequencies, up to 10 % of the sampling frequency. The paper comprises analytical considerations, implementation details, an optimum parameter setting procedure, and a comprehensive description of experimental results.

#### REFERENCES

- D. G.Holmes, B. P. McGrath, and S. G. Parker, "Current regulation strategies for vector-controlled induction motor drives," *IEEE Trans. Ind. Electron.*, vol. 59, no. 10, pp. 3680–3689, Oct. 2012.
- [2] J.-S. Yim, S.-K. Sul, B.-H. Bae, N. Patel, and S. Hiti, "Modified current control schemes for high-performance permanent-magnet AC drives with low sampling to operating frequency ratio," *IEEE Trans. Ind. Appl.*, vol. 45, no. 2, pp. 763–771, Mar./Apr. 2009.
- [3] D. G. Holmes, T. A. Lipo, B. McGrath, and W. Kong, "Optimized design of stationary frame three phase AC current regulators," *IEEE Trans. Power Electron.*, vol. 24, no. 11, pp. 2417–2426, Nov. 2009.
- [4] A. G. Yepes, A. Vidal, J. Malvar, O. Lopez, J. D. Gandoy, "Tuning method aimed at optimized settling time and overshoot for synchronous proportional-integral current control in electric machines," *IEEE Trans. Power Electron.*, vol. 29, no. 6, pp. 3041–3054, Jun. 2014.
- [5] H. Kim, M. Degner, J. Guerrero, F. Briz, and R. Lorenz, "Discrete-time current regulator design for AC machine drives," *IEEE Trans. Ind. Appl.*,vol. 46, no. 4, pp. 1425–1435, Jul./Aug. 2010.
- [6] B.-H. Bae and S.-K. Sul, "A compensation method for time delay of full digital synchronous frame current regulator of PWM AC drives," *IEEE Trans. Ind. Appl.*, vol. 39, no. 3, pp. 802–810, May/Jun. 2003.
- [7] L. Harnefors and H. P. Nee, "Model-based current control of AC machines using the internal model control method," *IEEE Trans. Ind. Appl.*, vol. 34, no. 1, pp. 133–141, Jan./Feb. 1998.
- [8] F. D. Freijedo, A.Vidal, A. G. Yepes, J. M. Guerrero, O. Lopez, J. Malvar, and J. Dovai-Gandoy, "Tuning of synchronous-frame PI current controllers in grid-connected converters operating at a low sampling rate by MIMO root locus," *IEEE Trans. Ind. Electron.*, vol. 62, no. 8, pp. 5006-5017, Aug. 2015.
- [9] H.-T. Moon, H.-S. Kim, and M.-J. Youn, "A discrete-time predictive current control for PMSM," *IEEE Trans. Power Electron.*, vol. 18, no. 1, pp. 464–472, Jan. 2003.
- [10] S. H. Song, J. W. Choi, S. K. Sul, "Current measurements in digitally controlled ac drives," *IEEE Ind. Appl. Magazine*, vol. 6, no. 4, pp. 51-62, Jul./Aug. 2000.
- [11] S. N. Vukosavic, S. L. Peric, and E. Levi, "AC current controller with error-free feedback acquisition system," *IEEE Trans. Energy Convers.*, vol. 31, no. 1, pp. 381-391, Jan. 2016.

- [12] S. Amarir and K. Al-Haddad, "A modeling technique to analyze the impact of inverter supply voltage and cable length on industrial motordrives," *IEEE Trans. Power Electron.*, vol. 23, no. 2, pp. 753–762, Mar. 2008.
- [13] S. N. Vukosavic and L. S. Peric, "High performance digital current control in three-phase electrical drives," *Facta Univ. Ser.: Elec. Energ.*, vol. 29, no. 4, pp. 653-674, 2016.
- [14] J. Holtz, J. Quan, J. Pontt, J. Rodriguez, P. Newman, and H. Miranda, "Design of fast and robust current regulators for high-power drives based on complex state variables," *IEEE Trans. Ind. Appl.*, vol. 40, no. 5, pp. 1388–1397, Sep./Oct. 2004.
- [15] F. Briz, M. Degner, and R. Lorenz, "Analysis and design of current regulators using complex vectors," *IEEE Trans. Ind. Appl.*, vol. 36, no. 3, pp. 817–825, May/Jun. 2000.
- [16] DM2020 Data manual, MOOG Italiana S.r.l., Casella, Italy, 2011.



**Slobodan N. Vukosavic** (M'93, SM'12) was born in Sarajevo, Yugoslavia, in 1962. He received the B.S., M.S., and Ph.D. degrees from the University of Belgrade, Belgrade, Yugoslavia, in 1985, 1987, and 1989, respectively, all in Electrical Engineering. He was with the Nikola Tesla Institute, Belgrade, Yugoslavia, until 1988, when he joined the ESCD Laboratory of Emerson Electric, St. Louis, MO. Since 1991, he has been a consultant with Vickers Electric Company/MOOG Electric. He is currently Professor at the University of Belgrade. His interests include digital

control, power conversion in renewable energy sources and power quality. He has published over 70 papers, 3 textbooks and 7 monographs and has completed over 40 large R/D and industrial projects.



Ljiljana S. Perić received B.S. degree in Electrical Engineering in 1989, from the Electro-technical Faculty, University of Belgrade, Yugoslavia, and immediately joined the El industry in Belgrade. Since 1996, she was with FSU-EI, Belgrade, involved in design and manufacturing of signal and power electronics equipment for the railway safety and control. She is currently the owner and R/D manager of Ariom Ltd., providing design and consultancy services in power electronics and digital control. She has published eight papers and completed 12

industrial R&D projects.



**Emil Levi** (S'89–M'92–SM'99–F'09) received the M.Sc. and Ph.D. degrees in electrical engineering from the University of Belgrade, Belgrade, Serbia, in 1986 and 1990, respectively.

From 1982 to 1992, he was with the Department of Electrical Engineering, University of Novi Sad, Novi Sad, Yugoslavia. He joined Liverpool John Moores University, Liverpool, U.K., in May 1992, and since September 2000, he has been a Professor of Electric Machines and Drives.

Dr. Levi was the Co-Editor-in-Chief of the IEEE

TRANSACTIONS ON INDUSTRIAL ELECTRONICS from 2009 until 2013 and is an Editor of the IEEE TRANSACTIONS ON ENERGY CONVERSION. He is the Editor-in-Chief of *IET Electric Power Applications*. He is the recipient of the Cyril Veinott Award of the IEEE Power and Energy Society for 2009. In 2014, he received the Outstanding Achievement Award from the European Power Electronics Association.