# DESIGN OF MULTI-VALUED LOGIC CELLS USING SINGLE-ELECTRON DEVICES 

Lin Li<br>University of Windsor

Follow this and additional works at: http://scholar.uwindsor.ca/etd

## Recommended Citation

Li, Lin, "DESIGN OF MULTI-VALUED LOGIC CELLS USING SINGLE-ELECTRON DEVICES" (2016). Electronic Theses and Dissertations. Paper 5743.

# DESIGN OF MULTI-VALUED LOGIC CELLS USING SINGLE-ELECTRON DEVICES 

By

Lin Li

A Thesis<br>Submitted to the Faculty of Graduate Studies through Electrical and Computer Engineering in Partial Fulfillment of the Requirements for the Degree of Master of Applied Science at the University of Windsor<br>Windsor, Ontario, Canada

© 2016 Lin Li

# DESIGN OF MULTI-VALUED LOGIC CELLS USING SINGLE-ELECTRON DEVICES 

By<br>Lin Li

## APPROVED BY:

Dr. Y. Wang,<br>Department of Economics

Dr. E. Abdel-Raheem,<br>Department of Electrical and Computer Engineering

Dr. Chunhong Chen, Advisor
Department of Electrical and Computer Engineering

# Author's Declaration of Originality/Previous Publication 

## I. Co-Authorship Declaration

I hereby declare that this thesis incorporates material that is result of joint research, as follows:

In all cases, the primary contributions, derivations, experimental setup, data analysis and interpretation were performed by the author through the supervision of Dr. C. Chen. In addition to supervision, Dr. C. Chen provided the author with the project idea, guidance, and financial support.

I am aware of the University of Windsor Senate Policy on Authorship and I certify that I have properly acknowledged the contribution of other researchers to my thesis, and have obtained written permission from each of the co-author(s) to include the above material(s) in my thesis.

I certify that, with the above qualification, this thesis, and the research to which it refers, is the product of my own work.

## II. Declaration of Previous Publication

This thesis includes 3 original papers that have been previously published/ submitted for publication in peer reviewed journals, as follows:

| Thesis | Publication title/full citation | Publication status* |
| :--- | :--- | :--- |


| Chapter |  |  |
| :---: | :---: | :---: |
| Chapter 3 | L. Li and C. Chen, "An analytical model for NDC blocks with single-electron tunneling," in Proceedings of the IEEE International Conference on Nanotechnology, July 2015, pp. 448-451. | "published" |
| Chapter 4 | L. Li and C. Chen," Modeling and Application for <br> Negative-Differential-Conductance <br> Devices with Single-Electron <br> Technology" | "Submitted" |
| Chapter 5 | L. Li and C. Chen, " An Area-Efficient Ternary Full Adder Using Hybrid SET-MOS Technology" | "Submitted" |

I certify that I have obtained a written permission from the copyright owner(s) to include the above published material(s) in my thesis. I certify that the above material describes work completed during my registration as graduate student at the University of Windsor.

I declare that, to the best of my knowledge, my thesis does not infringe upon
anyone's copyright nor violate any proprietary rights and that any ideas, techniques, quotations, or any other material from the work of other people included in my thesis, published or otherwise, are fully acknowledged in accordance with the standard referencing practices. Furthermore, to the extent that I have included copyrighted material that surpasses the bounds of fair dealing within the meaning of the Canada Copyright Act, I certify that I have obtained a written permission from the copyright owner(s) to include such material(s) in my thesis.

I declare that this is a true copy of my thesis, including any final revisions, as approved by my thesis committee and the Graduate Studies office, and that this thesis has not been submitted for a higher degree to any other University or Institution.


#### Abstract

This thesis proposes a new single-electron tunneling based NDC block and develops an analytical model which can be used for related circuit designs and/or their performance optimization. A piece-wise model is used to describe the I-V characteristics of the proposed NDC block. Four applications based on this NDC block are proposed: (1) Multiple-valued logic static memory cell (2) Schmitt trigger (3) Three-stage ring oscillator (4) ternary full adder using hybrid single-electron transistor and MOS technology. Simulation was done using Cadence Spectre simulator with 180nnm CMOS model and SET MIB macro mode to estimate the performance.


## A Sincere Dedication

To my parents, supervisor and friends

## Acknowledgements

I would like to express my gratitude to my supervisor Dr. Chunhong Chen for his useful comments, remarks and engagement through the learning process of this Master thesis. I have learned many thing since I became Dr. Chunhong Chen's student. He spends very much time instructing me how to write a paper, how to search literature and how to collect data. My thanks also go to Dr. E. Abdel-Raheem and Dr Y Wang for their constructive comments. Furthermore I would like to thank Ran Xiao for introducing me to the topic as well for the support on the way. Special thanks are given to Department of Electrical and Computer Engineering. Most of my theoretical foundations are built in here. Also, I like to thank the participants in my survey, who have willingly shared their precious time during the process of interviewing. I would like to thank my loved ones, including my parents and brother, who have supported me throughout entire process, both by keeping me harmonious and helping me put pieces together. I will be grateful forever for your love. Without their support, it would have been impossible for me to finish my Master degree.

## Table of Contents

Author‘s Declaration of Originality/Previous Publication ..... iii
Abstract ..... vi
A Sincere Dedication ..... vii
Acknowledgements ..... viii
List of Tables ..... xii
List of Figures ..... xiii
List of Abbreviations ..... XV
CHAPTER
I. Introduction
1.1 Background and Motivation .....  .1
1.2 Thesis organization ..... 5
II. Background of nano electronic Design
2.1 CMOS Scaling Limits ..... 7
2.2 Coulomb blockade effect ..... 8
2.3 Orthodox Theory ..... 9
2.4 Monte Carlo Simulation ..... 10
2.5 SIMON—A Simulator for Single-Electron Tunnel Devices and Circuits ..... 11
III. An Analytical Model for NDC Blocks with Single-Electron Tunneling
3.1 Previous Works ..... 14
3.1.1 Three-Junction NDC Block ..... 14
3.1.2five-Junction NDC Block ..... 15
3.2 The Proposed Model ..... 15
3.2.1 Four-Junction NDC Block ..... 15
3.2.2 Piece-Wise Model ..... 16
3.3 Impacts of Circuit Parameters and Temperature ..... 21
3.4 Simulation Results and Discussion ..... 25
IV. Modeling and Application for Negative-Differential-Conductance Devices with Single-Electron Technology
4.1 Previous Works ..... 27
4.1.1 $\mathrm{G}^{4}$-FET Voltage-Controlled NDR Device ..... 27
4.1.2 LC Oscillator ..... 28
4.1.3 Schmitt Trigger. ..... 29
4.2 Multiple-Valued Logic Memory Cells ..... 30
4.2.1 Schematic Circuit ..... 30
4.2.2 Write Operation for Memory Cell ..... 32
4.2.3 Impacts of Circuit Parameters ..... 32
4.2.4Temperature Effects ..... 34
4.3 Schmitt trigger ..... 36
4.4 Oscillator Using NDC Inverter ..... 40
V. An Area-Efficient Ternary Full Adder Using Hybrid SET-MOS Technology
5.1 Previous works ..... 42
5.1.1 TFA based on CNTFET ..... 42
5.1.2 TFA using the Ternary Adiabatic Logic (TAL) ..... 43
5.2 SET-MOS Literal Gate ..... 43
5.3 T-Gate ..... 44
5.4 Proposed TFA ..... 47
5.5 Simulation Results with Discussions. ..... 49
VI. Conclusion and Future Work
6.1 Conclusion ..... 55
6.2 Future work ..... 55
References ..... 57
Appendix A: Code of NDC Model ..... 60
Permission to Use Previously Published /Submitted Papers ..... 76
Vita Auctoris ..... 77

## List of Tables

5.1 Examples of ternary functions using T-gate ..... 49
5.2 Comparison of transistor counts required for TFA ..... 56

## List of Figures

1.1 A plot of CPU transistor counts ..... 2
1.2 A plot of new technology generation introductions (1975-2005) ..... 3
1.3 Negative Differential resistance characteristic curve ..... 5
2.1 Coulomb blockade in a single tunnel junction .....  8
2.2 Interface of SIMON ..... 12
3.1 The three junctions SET-based NDC block ..... 14
3.2 The five junctions SET-based NDC block ..... 15
3.3 The proposed multiple-peak SET-based NDC block ..... 16
3.4 The state transition diagram for Fig 3.3 ..... 17
3.5 Simulation results of Fig 3.3 ..... 21
3.6 Curves of tunnel rate when $T=0$ and $T>0$ ..... 22
3.7 Simulation results of Fig $3.3(T=0)$ ..... 23
3.8 Simulation results of Fig $3.3(T>0)$ ..... 25
3.9 Simulation results of $\operatorname{Fig} 3.3\left(T>0\right.$ and $\left.C_{g 2}=35 C_{j}\right)$ ..... 26
4.1 Conventional 2-terminal JFET NDR device and 4-terminal $G^{4}-\mathrm{NDR}$ ..... 28
4.2 Schematic of LC oscillator ..... 29
4.3 Schematic of Schmitt Trigger ..... 30
4.4 Schematic for the memory cell and simulation results ..... 31
4.5 Logic voltages for the memory cell using two-peak NDC elements ..... 33
4.6 Impacts of parameters on the memory's I-V characteristics ..... 34
4.7 Simulation results of memory cells ..... 35
4.8 Schematic circuit of Schmitt trigger and its voltage transfer characteristic ..... 37
4.9 Simulation results of the proposed Schmitt trigger ..... 39
4.10 Schematic circuit of ring oscillator with feedback and Output waveform ..... 40
5.1 A SET-MOS literal gate and its circuit symbol ..... 44
5.2 The proposed multiple-peak SET-based NDC block ..... 46
5.3 Schematic of the proposed ternary full adder ..... 48
5.4 Simulation results of the proposed TFA ..... 51
5.5 The average power vs frequency ..... 52
5.6 Delay vs temperature and power vs temperature for the proposed TFA ..... 53

# List of Abbreviations 

CMOS - Complementary Metal Oxide Semiconductor MOSFET - Metal Oxide Semiconductor Field Effect Transistor

MVL - Multiple-Valued Logic
NDC - Negative Differential Conductance
PVCR - Peak to Valley Current Ratio
CB- Coulomb blockade

RTD -- Resonant Tunneling Diode
SED - Single Electron Device
SET -- Single Electron Transistor
TAL- ternary adiabatic logic
TFA-ternary full adder
CNTFETs- carbon nanotube field effect transistors

## Chapter 1

## Introduction

### 1.1 Motivation and background

Complementary metal-oxide-semiconductor (CMOS) technology is predicted to confront significant technology limitations, which can slow the development of the integrate circuits, and the CMOS technology will reach to the crisis by the year 2020. Due to these limits, it is probable that CMOS will share its domination on the future integrated circuits (ICs) with the fundamentally new devices that use a few electrons, such as single electron transistors (SETs). In the past few decades, reducing power consumption used to be the primary task in chip designs to meet Moore's law. Figure.1.1 shows a plot of CPU transistor counts against dates of introduction. To deal with this issue, many ultralow-power devices have been explored. The power dissipation of single-electron transistors is ultralow; since it works with only one or a few electrons during switching operations. The drain current of SET is approximately three to four orders of magnitude lower than the traditional CMOS technology, which gets further reduction because of energy quantization effects. Hence, the practical implementation of SETs in modern very large scale integration (VLSI) technology necessitates hybrid CMOS-SET circuit logic. Therefore, we cannot use only single electron transistor with semiconductor technique as in PMOS and NMOS transistors in new technologies [1].


Fig 1.1 a plot of CPU transistor counts [17]

On the other hand, rapid progress in the fabrication technology of Silicon nano devices has pushed the device dimension toward 1-100nm length scale, which renders the basic working principles of the CMOS devices more dependent upon quantum effects and doping fluctuations. When device dimensions are scaled down to a few nanometers, quantum effects such as single electron tunneling and energy quantization lead to interesting new device characteristics that can be exploited to create extremely compact circuits. Figure 1.2 shows the shrinking feature size with every decade.


Fig 1.2 a plot of new technology generation introductions (1975-2005) [17]

The SET is one type of nanoscale electronic devices based on quantum tunneling and coulomb blockade effect, where one or more coulomb islands are sandwiched between two tunnel junctions which connect respectively with the drain electrode and the source electrode, and capacitive coupled with one or more gate electrodes.

Coulomb blockade of SETs is based on the controllable transfer of single electrons through small conducting, which called "islands". By taking advantage of the Coulomb blockade effect in controlling the transfer of individual electrons, the SET could lead to single-electron logic devices. Most single electron devices, such as Single-electron transistor models, are based on the orthodox theory of the single-electronics.

From the discussions of above, we can find that the SET has attracted attention as a candidate for future VLSI mainly due to these three reasons: nanoscale size, ultralow power dissipation, and unique Coulomb blockade oscillation characteristics. Although the

SET is a promising candidate device to substitute the CMOS, it also has its disadvantages, such as a poor driving capability, poor threshold control due to the involvement of only one or a few electrons in the switching process. Therefore, the conduction mechanism of the conventional CMOS-based logic is not applicable to SETs [1].

Negative differential conductance (NDC) block is a subcircuit that shows both positive and negative differential conductance in its I-V characteristics (Fig.1.3) [2, 3]. NDC blocks have been widely used for applications that essentially require signal amplification, hysteresis and/or memory (such as Schmitt triggers, amplifiers, oscillators, and logic memory circuits) [4]. NDC blocks can be implemented using traditional CMOS technology, emerging nano-scale devices such as SET, or hybrid CMOS-SET framework. However, research shows that SET-based implementations are desirable due to their high integration density and/or low power consumption. This is especially true for applications that require multiple-peak NDC characteristics (such as multiple-valued memory cells) as SET devices demonstrate their unique Coulomb blockade oscillations. Indeed, recent work reported NDC implementations using three tunnel junctions for binary logic or five junctions for multiple-valued logic [5, 6].


Fig 1.3 Negative Differential resistance characteristic curve

### 1.2 Organisation of this thesis

This thesis is organized as follows. Chapter 2 provides a background on the Nano electronic design and discusses the key concerns of SET technology. Later some basic information is presented for the Monte Carlo simulator for SET.

Chapter 3 presents a new single-electron tunneling based NDC block, and develops an analytical model which can be used for related circuit designs and/or their performance optimization. Simulation results are provided to show the effectiveness of the model with considerations of temperature effects.

Chapter 4 deals with different applications for SET-based NDC devices. A piece-wise model is used to describe the I-V characteristics of the device for efficient performance analysis and optimization with application circuits. Simulation results are
shown to verify the effectiveness of the proposed approach with considerations of temperature effects. In chapter 5, we propose a novel design of ternary full adder (TFA) using hybrid SET and MOS technology. The proposed circuit is evaluated using the Cadence Spectre simulator with 180nm CMOS technology and SET macro models under various test conditions. Results show that the proposed TFA dramatically reduces the number of transistors required with little or no loss in energy efficiency.

Chapter 6 concludes the thesis along with some future research works. The appendix includes the important code for our NDC model using MATLAB and VERILOG.

## Chapter 2

## Background of Nano electronic Design

### 2.1 CMOS Scaling Limits

The continuous shrinking of MOSFET device dimensions has been the main catalyst for the stunning growth of the modern microelectronic industry. The minimum feature size is fast approaching 100 nm in the next decade with switching charges containing 1000 or less electrons. Moore's law is expected to break down for conventional microelectronics for a variety of reasons [8].

Physical limit:

1) Thermal limit: $E \gg k_{B} T$ or $E \sim 100 k_{B} T$

Where $E$ is Energy necessary to write a bit, $k_{B} T$ is thermal energy.
2) Quantum limit: $\Delta E \Delta t \gg h$ or $E / f \sim 100 h(h-$ Planck's constant $=6.6 \times 10-34 \mathrm{~J} \cdot \mathrm{~S}, \mathrm{f}-$ circuit frequency).

Technological limit:

1) Power dissipation limit: $E \cdot f \cdot n \sim 100 \mathrm{~W} / \mathrm{cm} 2$ (maximum tolerable $\Delta E \Delta t \gg h$ ) where $n$ - device density.
2) Process variations, second-order effects and design complexity.

Economic limit:
The increasing costs of new semiconductor fabrication is making questionable the future of silicon CMOS.

### 2.2 Coulomb blockade effect

The Coulomb blockade effect is a phenomenon in which electrons cannot tunnel into the junction when the charging energy of a single electron is much larger than the thermal energy. Figure 2.1 shows the coulomb blockade in a single tunnel junction [9].


Fig 2.1 coulomb blockade in a single tunnel junction

The electron addition energy ( $E_{A}$ - the amount of work that has to be done in order to add one extra electron $e$ into it) is measured as

$$
\begin{equation*}
E_{A}=E_{c}+E_{K} \approx E_{c} \approx \frac{e^{2}}{C} \tag{2.1}
\end{equation*}
$$

Where C is a small spherical electro neutral conductor of capacitance $E_{C}$ is the charging energy ( $e^{2} / C$ for a spherical conductor) and $E_{K}$ is the quantum kinetic energy (usually neglected if the feature size is more than 1 nm ).

Therefore, in a single-electron system, the electrons need a minimum energy for tunneling through the barrier. If the applied external biases less than this energy, no
electron can tunnel through the junction, which means the device enters into off state; such a situation is the Coulomb blockade.

### 2.3 Orthodox Theory

Throughout the history of single electronics, a unique guiding role has been played by a simple but very effective "orthodox" theory. For a particular case, this theory was developed by Kulik and Shekhter. The theory makes the following major assumptions.

First of all, the electron energy quantization inside the conductors is ignored. It means that this assumption is valid when $E_{k} \gg k_{B} T$ or $E_{c} \gg E_{k}$.

Then, the time $\tau_{t}$ of electron tunneling through the barrier also can be ignored comparing with other time scales (including the interval between neighboring tunneling events).

Coherent quantum processes consisting of several simultaneous tunneling events are ignored. This assumption is valid if the resistance of all the tunnel barriers of the system is much higher than the quantum unit of resistance $R_{Q}$

$$
\begin{equation*}
R_{Q}=h / 4 e 2 \approx 6.5 \mathrm{~K} \Omega \tag{2.2}
\end{equation*}
$$

### 2.4 Monte Carlo Simulation

The orthodox single-electron theory yields a tunnel rate equation for any junction in a large circuit [11]:

$$
\begin{equation*}
\Gamma_{n}(\mathrm{~V})=\frac{\Delta F}{e^{2} R_{j}\left(1-e^{-\frac{\Delta F}{k_{B} T}}\right)} \tag{2.3}
\end{equation*}
$$

Where $k_{B} T$ is the thermal energy, $e$ is the electron charge, and $\Delta F$ is the change in free energy when an electron tunnels through the junction, which can be written as $\Delta F=e\left(V_{j}\right.$ $-V_{c}$ ), where $V_{j}$ is the junction voltage and $V_{c}$ is the critical voltage given by $V_{c}=e /$ (2C $\left.C_{\text {total }}\right)$ with $C_{\text {total }}$ being the total capacitance seen from the tunnel junction [9].

If this tunnel rate is coupled into a Poisson process the fundamental building blocks for a Monte Carlo based simulation are assembled. The Poisson distribution can be rearranged to yield

$$
\begin{equation*}
\tau=-\ln (r) / \Gamma \tag{2.4}
\end{equation*}
$$

Where $r$ is an evenly distributed random number from the interval $[0,1]$ and $t$ is the time at which an electron tunnels through the junction.

The Monte Carlo procedure is as follows. Step one, all possible tunnel events with their particular tunnel rates concreting random tunnel times $\tau_{i}$ are computed for all events. Then, the event with the smallest $t$ will happen first and is taken as the winner of the Monte Carlo step. At same time, charges and voltages are updated on all circuit nodes. New tunnel rates are calculated and a new winner is determined through stochastic sampling. If this procedure is done many times, the macroscopic behavior of the circuit
can be calculated.
Monte Carlo method is superior to other approaches due to it gives better transient and dynamic characteristics of SET circuits. The master equation deals with average probabilities and transition rates, which paint a more macroscopic picture [8]. In that method, it is not required to find the relevant states before one can start with the actual simulation as in the case of a master equation. Monte Carlo method is easy to trade accuracy with simulation time, and therefore, one can quickly achieve approximate results of very large circuits.

Nevertheless, there is one major disadvantage of the Monte Carlo method. When it comes to simulating tunneling, a plain Monte Carlo approach has its limitations. Tunneling is a very rare process which is difficult to resolve by a Monte Carlo method. It demands very long simulation times. We tackled this problem by implementing a new algorithm that combines the Monte Carlo and master equation methods.

### 2.5 SIMON—A Simulator for Single-Electron Tunnel Devices and Circuits

SIMON is a single-electron tunnel device and circuit simulator that is based on a Monte Carlo method. Transient and stationary simulation is offered by SIMON for arbitrary circuits consisting of tunnel junctions, capacitors, and voltage sources of three kinds: constant, piecewise linearly time dependent, and voltage controlled. Tunneling can be simulated either with a plain Monte Carlo method or with a combination of the Monte Carlo and master equation approach. Furthermore, as an example of the usage of SIMON,
we discuss the essential problem of random background charge and present possible solutions [8].


Fig 2.2 Interface of SIMON

## Chapter 3

# An Analytical Model for NDC Blocks with SingleElectron Tunneling 

Negative differential conductance block is a subcircuit that shows both positive and negative differential conductance in its I-V characteristics. NDC blocks have been widely used for applications that essentially require signal amplification, hysteresis and/or memory (such as Schmitt triggers, amplifiers, oscillators, and logic memory circuits). NDC blocks can be implemented using traditional CMOS technology, emerging nano-scale devices such as single-electron tunneling, or hybrid CMOS-SET framework. However, research shows that SET based implementations are desirable due to their high integration density and/or low power consumption. This is especially true for applications that require multiple-peak NDC characteristics (such as multiple-valued memory cells) as SET devices demonstrate their unique Coulomb blockade oscillations. Indeed, recent work reported NDC implementations using three tunnel junctions for binary logic or five junctions for multiple-valued logic. However, there is a lack of analytical models for NDC blocks so far, making it very difficult to perform circuit analysis and/or optimization.

### 3.1 Previous Works

### 3.1.1 Three-junction NDC block

The schematic circuit diagram of the NDC device based on a SET is shown in Fig 3.1. The right island forms a SET, allowing a current to flow between voltage source and ground through the left island, which acts as an electron box. The capacitors $C_{G}$ are capacitances coupled with islands and $C_{D}, C_{N}$ and $C_{S}$ are the capacitances of tunnel junctions [5].


Fig 3.1 the three junctions SET-based NDC block

### 3.1.2 Three-junction NDC block

Fig 3.2 shows the proposed multiple-peak NDC structure, which consists of four islands. The islands 1 and 3 form two cross-coupled single-electron transistors (SET 1 and SET 2). The capacitors $C_{g}$ and $C_{o}$ are capacitances coupled with the islands, and $C_{d}$, $C_{a}, C_{m}, C_{b}$ and $C_{s}$ are the tunnel capacitors [6].


Fig 3.2 the five junctions SET-based NDC block

### 3.2 The Proposed Model

### 3.2.1Four-Junction NDC Block

Fig 3.3 shows a four-junction NDC block with symmetric structure, where $C_{j}$ and $R_{j}$ are the capacitance and resistance of each tunnel junction, and $C_{g 1}$ and $C_{g 2}$ can be adjusted to obtain a different number of peaks in the NDC I-V characteristic.


Fig 3.3 The proposed multiple-peak SET-based NDC block

### 3.2.2 Piece-Wise Model

To calculate the island voltages in Fig 3.3, we first define an island capacitance matrix as follows:

$$
C=\left[\begin{array}{cccc}
c_{j}+c_{g 1} & -c_{j} & 0 & -c_{g 1}  \tag{3.1}\\
-c_{j j} & 2 c_{j}+c_{g 2} & -c_{j} & 0 \\
0 & -c_{j} & 2 c_{j} & -c_{j} \\
-c_{p 1} & 0 & -c_{j} & 2 c_{j}+c_{p 1}
\end{array}\right]
$$

where the diagonal element $c_{i i}(i=1 \sim 4)$ represents the total capacitance of island $i$, while the $c_{i j}(i, j=1 \sim 4$ and $i \neq j$ ) represents the negative value of capacitance between islands $i$ and $j$. Assume the charges on islands 1 through 4 are $q_{1}, q_{2}, q_{3}$ and $q_{4}$, respectively.

For a given input voltage $V_{1}$ at island 1, the voltages on other islands (i.e., $V_{2}, V_{3}$ and $V_{4}$ ) are determined by

$$
\begin{equation*}
Q=C V \tag{3.2}
\end{equation*}
$$

Where $\boldsymbol{Q}=\left[\begin{array}{llll}q_{1} & q 2 & q 3 & q 4\end{array}\right]^{\mathrm{T}}$ and $\boldsymbol{V}=\left[\begin{array}{lll}V_{1} V 2 V 3 V 4\end{array}\right]^{\mathrm{T}}$.
If we further define a specific charge distribution on islands 2,3 and 4 (i.e., $\begin{cases}q_{2} & q_{3}\end{cases}$ $\left.\left.q_{4}\right\}\right)$ as a state $\{n\}$, then the tunnel rate for the tunneling that causes the state transition from state $n$ to the next state is given by [7]

$$
\begin{equation*}
\Gamma_{n}(\mathbf{V})=\frac{\Delta F}{e^{2} R_{j}\left(1-e^{-\frac{\Delta F}{k_{B} T}}\right)} \tag{3.3}
\end{equation*}
$$

where $R_{j}$ is the tunnel junction resistance, $k_{B} T$ is the thermal energy, $e$ is the electron charge, and $\Delta F$ is the change in free energy when an electron has tunneled through the tunnel junction, and can be written as $\Delta F=e\left(V_{j u n}-V_{c r}\right)$, where $V_{j u n}$ is the junction voltage and $V_{c r}$ is the critical voltage given by $V_{c r}=e /\left(2 C_{\text {total }}\right)$ with $C_{\text {total }}$ being the total capacitance seen from the tunnel junction.


Fig 3.4 the state transition diagram

If a certain voltage $V_{l}$ causes a continuous state transition, there will be a static current flowing through the NDC block. Otherwise, the block will enter a Coulomb blockade (CB) with no current. It is found that when the continuous state transition occurs, the following state transition cycles will occur: $\{7 e, 0,-3 e\} \rightarrow\{8 e, 0,-3 e\} \rightarrow\{7 e, e$, $-3 e\} \rightarrow\{7 e, 0,-2 e\} \rightarrow\{7 e, 0,-3 e\}$, or $\{7 e, 0,-3 e\} \rightarrow\{8 e, 0,-3 e\} \rightarrow\{7 e, e,-3 e\} \rightarrow$ $\{7 e, 0,-2 e\} \rightarrow\{8 e, 0,-2 e\} \rightarrow\{8 e, 0,-3 e\} \rightarrow\{7 e, 0,-3 e\}$. This process is described by the state transition diagram shown in Fig 3.4. Using Markov chain analysis on Fig 3.4 [11], the state probabilities (denoted by $P_{1} \sim P_{5}$ ) can be found using the following equations:

$$
\begin{aligned}
& P_{1} * \Gamma_{1}=P_{4} * \Gamma_{4 \_1} \\
& P_{2} * \Gamma_{2}=P_{1} * \Gamma_{1}+P_{5} * \Gamma_{5} \\
& P_{3} * \Gamma_{3}=P_{2} * \Gamma_{2} \\
& P_{3} * \Gamma_{3}=P_{4} *\left(\Gamma_{4 \_1}+\Gamma_{4 \_2}\right) \\
& \sum_{i=1}^{5} P_{i}=1
\end{aligned}
$$

Then the islands' state probabilities are derived by using Markov chain analysis [8].

$$
\begin{gather*}
P_{l}=\frac{1}{\left.\Gamma_{1} * \& \frac{1}{\Gamma_{1}}+\frac{\Gamma_{42}+\Gamma_{4,1}}{\Gamma_{2}+\Gamma_{4-1}}+\frac{\Gamma_{4,2}+\Gamma_{4,1}}{\Gamma_{4} * \Gamma_{\mathrm{s}}}+\frac{1}{\Gamma_{4}}+\frac{\Gamma_{4,1}}{\Gamma_{5}+\Gamma_{4-1}}\right]}  \tag{3.5}\\
P_{3}=\frac{\left(\Gamma_{42}+\Gamma_{41}\right) * \Gamma_{1}}{\Gamma_{\mathrm{s}} * \Gamma_{4,1} * P 1}  \tag{3.6}\\
P_{5}=\frac{\Gamma_{42} * \Gamma_{1}}{\Gamma_{5} * \Gamma_{4-1} * P 1}  \tag{3.7}\\
P_{4}=\frac{\Gamma_{1}}{\Gamma_{4-1} * P 1}  \tag{3.8}\\
P_{2}=1-\left(P_{1}+P_{3}+P_{4}+P_{5}\right) \tag{3.9}
\end{gather*}
$$

The static current can be calculated at any tunnel junction (say, the first junction between islands 1 and 2) by combining the tunnel rate(s) with state probabilities as:

$$
\begin{equation*}
I=I=\left(P_{1}^{*} \Gamma_{1}+P_{4}^{*} \Gamma_{4}\right)_{2} * e \tag{3.10}
\end{equation*}
$$

As $V_{1}$ increases, the NDC may go through a number of $C B$ areas. The edges of all CB areas are denoted by threshold voltages $V_{t h 1}, V_{\text {th2 }}$, and can be estimated using (3.12 and 3.14) with a specific state and tunnel condition. According to the orthodox theory, threshold voltages will be divided into $V_{t h i}$ and $V_{t h j}$ which represent odd and even number of threshold voltages due to different tunnel conditions. Equations using to find the $V_{t h i}$ are given as follows:

$$
\begin{gather*}
\left\{\begin{array}{c}
Q=C V \\
V c 1=V j 1 \\
V c 2=V j 2
\end{array}\right.  \tag{3.11}\\
V_{t h i}=\frac{q 2+(c j+\operatorname{cg} 2) * V c 1-c j * V c 2}{c g 2} \tag{3.12}
\end{gather*}
$$

Where $q_{2}=[7+(i-1) / 2] * e$, and $i$ is an odd integer. Similarly, if $i$ is an even integer, the tunneling conditions are: $V_{c 2}=V_{j 2}$ and $V_{c 3}=V_{j 3}$, and $V_{t h, i}$ can be expressed as:

$$
\begin{gather*}
\left\{\begin{array}{c}
Q=C V \\
V c 3=V j 3 \\
V c 2=V j 2
\end{array}\right.  \tag{3.13}\\
V_{t h j=} \frac{[q 4+(3 * C j+2 * c g 1) * V \subset 2] *(C j+\operatorname{cg} 2)-(q 2-c j * V c 2) *(C j+\operatorname{cg} 1)}{C j *(C j+c g 1)-\operatorname{cg} 1 *(C j+c g 2)} \tag{3.14}
\end{gather*}
$$

Where $q_{2}=(7+i / 2) * e, q_{4}=-3 e$, and $i$ is an even integer. Our simulations show that the static current during either positive or negative conductance portion of the block is almost linearly proportional to the input voltage. This suggests that the current can be expressed as a piece-wise linear function in terms of the peak currents and threshold voltages:

$$
I=\left\{\begin{array}{lc}
0, & \text { if } V<V_{t h 1}  \tag{3.15}\\
k_{1}\left(V-V_{t h 1}\right), & \text { if } V_{t h 1} \leq V<\left(V_{t h 1}+V_{t h 2}\right) / 2 \\
k_{1}\left(V_{t h 2}-V\right), & \text { if }\left(V_{t h 1}+V_{t h 2}\right) / 2 \leq V<V_{t h 2} \\
0, & \text { if } V_{t h 2} \leq V<V_{t h 3} \\
k_{2}\left(V-V_{t h 3}\right), & \text { if } V_{t h 3} \leq V<\left(V_{t h 3}+V_{t h 4}\right) / 2 \\
k_{2}\left(V_{t h 4}-V\right), & \text { if }\left(V_{t h 3}+V_{t h 4}\right) / 2 \leq V<V_{t h 4} \\
\quad \vdots & \vdots
\end{array}\right.
$$

where $V=V_{l}, k_{l}=2 I_{\text {peakl }} /\left(V_{\text {th } 2}-V_{\text {thl }}\right), k_{2}=2 I_{\text {peak } 2} /\left(V_{\text {th }}-V_{\text {th3 }}\right), \ldots$, and $I_{\text {peak }, j}(j=1,2, \ldots)$ is the $j$-th peak current in the NDC I-V characteristic, which is the static current when $V=$ $\left(V_{t h, 2 j-l}+V_{t h, 2 j}\right) / 2$.

With $R_{j}=1 \mathrm{M} \Omega, C j=0.1 \mathrm{aF}$ and $T=0 \mathrm{~K}$, simulation results using SIMON, MATLAB, and the above piece-wise model are shown in Fig 3.5 for comparison, where the MATLAB results are obtained with input voltage increments of 1 mV . It can be seen from the figure 3.5 that there is a good agreement among these results.


Fig 3.5 Simulation results of Fig $3.3(T=0 \mathrm{~K})$ where the stars (blue), circles (purple), and solid line (red) correspond to SIMON, piece-wise model and MATLAB, respectively.

### 3.3 Impacts of Circuit Parameters and Temperature

The previous discussions are based on the parameters $\left(C_{g l}=5 \mathrm{C}_{j}\right.$ and $\left.C_{g 2}=15 \mathrm{C}_{j}\right)$. If the NDC block is operated with different parameters, its I-V characteristic will change as well. First of all, both threshold voltages and the static current will decrease as the value of $C_{j}$ increases. For instance, simulation results with $C_{j}=0.2 \mathrm{aF}$ vs. 0.1 aF are shown in Fig 3.7 (a). Secondly, if $C_{g 2}$ rises, more peaks can be expected. An example with $C_{g 2}=$ $25 C_{j}$ is shown in Fig 3.7 (b). Third, reducing $C_{g 1}$ will lead to a remarkable growth of even-number threshold voltages while keeping the odd-number threshold voltages almost unchanged. Fig 3.7 (c) shows the results with $C_{g l}=4.9 C_{j}$. In general, the specific changes in the static current and threshold voltages under different parameters can be found. However, it should be mentioned that the parameter changes are limited by a relatively small range. Otherwise, the negative slopes of the NDC device may disappear.

The above discussions assume the ideal temperature $T=0 K$. As $T$ increases, both the static current and threshold voltages in the device's I-V characteristic will be shifted. As shown in Fig 3.6, with a high temperature, the tunnel rate will not reduce to zero when $\Delta F$ is zero. Since $\mathrm{P}_{1}$ is almost 1 when $V_{l}$ equal to $V_{t h i}$, the equation of current can be expressed as:

$$
\begin{equation*}
I=\frac{V_{\text {jun }}-V_{c r}}{V_{\text {jum }}-V_{\text {cr }}} V_{i t} * \frac{1}{R_{j}} \tag{3.16}
\end{equation*}
$$

Where $V_{T}$ is equal to $\frac{K_{b} * T}{e}, k_{B} T$ is the thermal energy, $e$ is the electron charge.


Fig 3.6 curves of tunnel rate when $\mathrm{T}=0$ and $\mathrm{T}>0$
The new threshold voltages $V t h, i$ ' under the temperature $T$ can be derived in the same way as is for $V t h, i$, except with new tunneling conditions: $V_{j 1}=V_{c 1}-V_{T} \cdot \ln (\beta T)$ and $V_{j 2}=$ $V_{c 2}$ for $i$ odd, or $V_{j 2}=V_{c 2}-V_{T} \cdot \ln (\beta T)$ and $V_{j 3}=V_{c 3}-V_{T} \cdot \ln (\beta T)$ for $i$ even, where $V_{T}=$ $k_{B} T / e$, and $\beta$ is a constant depending on circuit parameters (for the original parameters, $\beta$ $\approx 4$ ). Thus, the piece-wise model considering temperature effects is expressed as (when $V_{t h, i^{\prime}} \leq V_{t h, i+l^{\prime}}$ for $\left.i \geq 2\right)$ :

$$
\left\{\begin{array}{cl}
0, & \text { if } V<V t h 1^{\prime}  \tag{3.17}\\
K_{0} *\left(V-V t h 1^{\prime}\right), & \text { if } V t h 1^{\prime}<V<\frac{V t h 1+V t h 2}{2} \\
K_{1} *\left(V-V t h 2^{\prime}\right), & \text { if } \frac{V t h 1+V t h 2}{2}<V<V t h 2^{\prime} \\
0, & \text { if } V t h 2^{\prime}<V d<V t h 3^{\prime} \\
K_{2} *\left(V-V t h 3^{\prime}\right), & \text { if } V t h 3^{\prime}<V<\frac{V t h 3+V t h 4}{2} \\
K_{3} *\left(V-V t h 4^{\prime}\right), & \text { if } \frac{V t h 3+V t h 4}{2}<V<V t h 4^{\prime} \\
& \vdots \\
\frac{V}{4 * R_{4}}, & \text { if } V>V c 1+V c 2+V c 3+V c 4
\end{array}\right.
$$

Where $\quad V_{\text {peak }, i}=\left(V_{t h, 2 i-1}+V_{t h, 2 i}\right) / 2$ for $i=1,2, \ldots, k_{0},=I_{\text {peakl }} /\left(V_{\text {peak } 1}-V_{\text {th } 1}\right)$, $k_{1}=I_{\text {peak } 1} /\left(V_{\text {peakl }}-V_{\text {th2 }}{ }^{\prime}\right), k 2^{\prime}=I_{\text {peak } 2} /\left(V_{\text {peak } 2-}-V_{\text {th3 }}{ }^{\prime}\right), k 3^{\prime}=I_{\text {peak } 2} /\left(V_{\text {peak } 2}-V_{\text {th4 }}{ }^{\prime}\right), \ldots$, and $I_{\text {peak }} i$ is given by (5) with $V=V_{p e a k, i}$.

(a)

(b)

(c)

Fig 3.7 Simulation results of Fig 3.3 with (a) $C j=0.2 \mathrm{aF}, C g 1=5 C j$ and $C g 2=15 C j$, (b) $C j=0.1 \mathrm{aF}, C g 1=$ $5 C j$ and $C g 2=25 C j$, and (c) $C j=0.1 \mathrm{aF}, C g 1=4.9 C j$ and $C g 2=15 C j$, where the circles (purple) and stars (blue) correspond to original parameters (i.e., $C j=0.1 \mathrm{aF}, C g 1=5 C j$ and $C g 2=15 C j$ ) and new parameters, respectively.

As $T$ keeps increasing, the even-number and odd-number threshold voltages may overlap, resulting in $V_{t h, i}{ }^{\prime}>V_{t h, i+1}$, for $i \geq 2$. In this case, (3.17) shall be modified as:

$$
\left\{\begin{array}{c}
0, V d<\text { Vth } 1^{\prime}  \tag{3.18}\\
K_{0} *(V-V \text { th1 }), \text { Vth1 }<V<V \text { peak1 } \\
K_{1} *(V-V \text { Valley1 })+I_{\text {valley1 }}, V \text { Veak } 1<V<V \text { valley } 1 \\
K_{2} *(V-V \text { valley1 })+I_{\text {valley1 }}, V \text { valley } 1<V<\text { Vpeak2 } \\
K_{3} *(V-\text { Vvalley2 })+I_{\text {valley } 2}, V p e a k 2<V<\text { Vvalley2 } 2 \\
\vdots \\
\vdots \\
\frac{V}{4 * R_{t}}, V>V c 1+V c 2+V c 3+V c 4
\end{array}\right.
$$

where

$$
k_{0^{\prime}}=I_{\text {peakl }} l\left(V_{\text {peakl }}-V_{\text {thl }} \cdot\right),
$$

$$
k l^{\prime \prime}=\left(I_{\text {peakl }}-I_{\text {valleyl }}\right) /\left(V_{\text {peakl }}-V_{\text {valleyl } 1}\right),
$$ $k_{2},=\left(I_{\left.\text {peak } 2-I_{\text {valley } 1}\right)}\right) /\left(V_{\text {peak } 2}-V_{\text {valley } 1}\right), k 3^{\prime \prime}=\left(I_{\text {peak } 2}-I_{\text {valley } 2}\right) /\left(V_{\text {peak } 2-} V_{\text {valley } 2}\right), \ldots$, and $I_{\text {valley }, i}$ is the $i$-th valley current in the NDC's I-V characteristic, which is the static current when $V=$ $V_{\text {valley }, i \text {, while }} V_{\text {valley }, i}(i \geq 1)$ is determined by

$$
\begin{equation*}
K_{i} *\left(V_{\text {Vallely }}-V_{\text {th }, i+1}^{\prime}\right)=K_{i+1} *\left(V_{\text {Vallely }}-V_{\text {th }, i+2}^{\prime}\right) \tag{3.19}
\end{equation*}
$$

Or

$$
\begin{equation*}
V_{\text {valley, } i}=\frac{K_{i}^{\prime \prime} * V_{\text {thiti+1 }}^{\prime}-K_{i+1}^{\prime \prime} * V_{\text {thi+2 }}^{\prime}}{\left(K_{i+1}^{\prime \prime}-K_{i}^{\prime \prime}\right)} \tag{3.20}
\end{equation*}
$$

### 3.4 Simulation Results and Discussion

Fig 3.8 shows the simulation results of Fig 3.3 under different temperatures. To further verify the impacts of circuit parameters on its I-V characteristic under different temperatures, we also conducted simulations for Fig 3.3 with different parameters and temperatures. Fig 3.9 shows the results when $C_{j}=0.1 \mathrm{aF}, C_{g I}=5 C j, C_{g 2}=35 C_{j}$ with $T=$ 50 K . It can be seen from the figures that the results from the proposed piecewise model match those from SIMON simulations very well.

(a)

(b)

Fig 3.8 Simulation results of Fig 3.3 with $C j=0.1 \mathrm{aF}$ under (a) $T=25 \mathrm{~K}$ and (b) $T=77 \mathrm{~K}$, where the stars (blue) and circles (purple) correspond to SIMON and piece-wise model, respectively.


Fig 3.9 Simulation results for Fig $3.3(C j=0.1 \mathrm{aF}, C g 1=5 C j, C g 2=35 C j$, and $T=50 \mathrm{~K})$, where the stars (blue) and circles (purple) correspond to SIMON and piece-wise model (i.e., (10)), respectively.

## Chapter 4

# Modeling and Application for 

## Negative-Differential-Conductance Devices with Single-Electron Technology

NDC elements find many applications in both digital and analog circuits, such as memory cells and Schmitt triggers. Research shows that single-electron tunneling technology is especially suitable for NDC block implementations due to the unique Coulomb oscillations with SET devices.

### 4.1 Previous Works

### 4.1.1 G ${ }^{4}$-FET Voltage-Controlled NDR Device

The schematic of the conventional, 2-terminal NDR device is shown in Fig 4.1 (a). The $\mathrm{G}^{4}-\mathrm{NDR}$ is obtained by replacing the JFETs in Fig 4.1 (a) with complementary $\mathrm{G}^{4}$-FETs (Fig 4.1 (b)). The resulting structure is a 4-terminal device, the extra 2 terminals being the front-gate (GI) of the $n$-channel and p-channel $\mathrm{G}^{4}$-FETs, driven by the voltages $V_{N}$ and $V_{p}$, respectively [4].


Fig 4.1 (a) Conventional 2-terminal JFET NDR device (b) Symbol of the 4-terminal G ${ }^{4}$-NDR

### 4.1.2 LC Oscillator

As an application example, the $\mathrm{G}^{4}-\mathrm{NDR}$ loaded with an LC tank constitutes an LC oscillator (Fig 4.2). The circuit operation is based on the cancellation of the LC circuit resistive losses by the $\mathrm{G}^{4}-\mathrm{NDR}$ [4].


Fig 4.2 schematic of LC oscillator

### 4.1.3 Schmitt Trigger

The Schmitt Trigger circuit is obtained by loading the $\mathrm{G}^{4}$-NDR with a regular inversion-mode PMOS load and connecting the gate of the PMOSFET to the n-type MOS gate input of the $\mathrm{G}^{4}-\mathrm{NDR}$ as shown in Fig 4.3.


Fig 4.3 schematic of Schmitt Trigger

### 4.2 Multiple-Valued Logic Memory Cells

### 4.2.1 Schematic Circuit

Multiple-valued logic static memory cell can be designed using two NDCs, as shown in Fig 4.4 (a) where an extra NMOS switch is used for cell access. The parameters for both NDCs are: $R_{j}=1 \mathrm{M} \Omega, C_{j 1 \sim j 4}=C_{j}=0.176 \mathrm{aF}, C_{g 1}=0.86 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$. The power supply voltage is biased at 1 V . The parameters for the NMOS transistor are: $W / L=$ $0.5 \mu \mathrm{~m} / 0.18 \mu \mathrm{~m}, V_{g s}=0.9 \mathrm{~V}$ (for ON state) or 0.2 V (for OFF state). The memory cell
operates with three logic states: logic " 0 ", " 1 " or " 2 ". For the supply voltage of 1 V , these three logic voltages are approximately $0.44 \mathrm{~V}, 0.5 \mathrm{~V}$ and 0.56 V .


Fig 4.4 (a) Schematic for the memory cell, (b) bit-line waveform, word-line waveform, and output
waveform at memory node $S$

### 4.2.2 Write Operation for Memory Cell

In Fig 4.4 (a), when both bit line and word line are activated, the input data is written to the memory node. Once the NMOS switch is OFF, the memory node latches to one of three logic voltage levels, depending on the written input. Fig 4.4 (b) shows the simulation results for the write operation. By adjusting parameters and/or supply voltage, each logic state can be designed to take place near the valley of the NDC's I-V characteristics in order to minimize the current required to hold the states. Fig 4.5 shows three logic states when NDC parameters are: $C_{j l \sim j 4}=C_{j}=0.176 \mathrm{aF}, C_{g l}=0.86 \mathrm{aF}$, and $C_{g 2}=$ 2.64 aF . It should be mentioned that the two extra intersection points (i.e., $A$ and $B$ ) in Fig 4.5 are unstable, and thus do not correspond to any logic state. This is due to the fact that if the voltage $(V)$ at node $S$ increases unexpectedly from $V_{A}$ or $V_{B}$, the current in $\mathrm{NDC}_{2}$ would be greater than that in $\mathrm{NDC}_{1}$. As a result, the load capacitance $C_{L}$ would be charged, causing the $V_{A}$ or $V_{B}$ to further increase until it reaches a stable logic state (" 1 " or " 2 "). Similarly, the operating point would leave the point $A$ or $B$ as well if there is a voltage reduction/disturbance happening at the node $S$. Therefore, there are only three stable points in the figure.

### 4.2.3 Impacts of Circuit Parameters

If NDC blocks are operated with different parameters, their I-V characteristics will change and the above NDC-based memory cell can operate with different performance (including the peak-to-valley current ratio, power consumption and noise margin). In Fig 4.5, for example, the average logic margin is approximately 60 mV . In order to increase
the logic margin of this memory cell, an alternative set of parameters can be used. For instance, with $C_{j 1}=C_{j 2}=C_{j 4}=C_{j}=0.05 \mathrm{aF}, C_{j 3}=0.35 \mathrm{aF}, C_{g 1}=5.6 C_{j}$ and $C_{g 2}=15.5 C_{j}$, the operating points of the memory are shown in Fig 4.6, where stars/circles and solid curves represent the I-V characteristics before and after parameter changes, respectively. It can be seen from this figure that the logic margins are improved significantly to around 200 mV , on average, at a cost of more static power.


Fig 4.5 Logic voltages for the memory cell using two-peak NDC elements with $C_{j 1 \sim j 4}=C_{j}=0.176 \mathrm{aF}, C_{g 1}=$ $0.86 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$ at $T=0 \mathrm{~K}$, where the circles (blue) and stars (red) correspond to NDC1 and NDC2, respectively.


Fig 4.6 Impacts of parameters on the memory's I-V characteristics, where stars/circles correspond to the parameters of $C_{j l \sim j 4}=C_{j}=0.176 \mathrm{aF}, C_{g l}=0.86 \mathrm{aF}$ and $C_{g 2}=2.64 \mathrm{aF}$, and solid curves (with improved logic margins) correspond to the parameters of $C_{j 1}=C_{j 2}=C_{j 4}=C_{j}=0.05 \mathrm{aF}, C_{j 3}=0.35 \mathrm{aF}, C_{g 1}=5.6 C_{j}$ and $C_{g 2}=$ $15.5 C_{j}$.

### 4.2.4Temperature Effects

The above discussions assume an ideal temperature $T=0 \mathrm{~K}$. As $T$ increases, both the static current and threshold voltages in the device's I-V characteristics will be shifted as well. Both simulations and analytical model show that increasing $C_{j}$ will reduce both threshold voltages and the static current. This property can be used for coarse tuning at high temperatures for a reduced static current. For example, for the parameters in Fig 4.7 (a), there is only one stable point. As $C_{j}$ increases, two more stable points can be obtained, as is seen in Fig 4.7 (b). On the other hand, changing $C_{g 1}$, which only shifts the curves, will be suitable for fine adjustment, as shown in Fig 4.7 (c) and (d). In addition, for the multiple-valued memory cell, increasing the value of $C_{g 2}$ would allow for more stable
logic points.
With an alternative set of parameters, the circuit can also have an improved tolerance to a higher temperature. For instance, by choosing $C_{j 1}=C_{j 2}=C_{j 4}=C_{j}=0.05 \mathrm{aF}, C_{j 3}=$ $0.35 \mathrm{aF}, C_{g l}=5.6 C_{j}$, and $C_{g 2}=15.5 C_{j}$, the memory cell demonstrates three stable points at 77 K , as shown in Fig 4.7 (e). This group parameter $\left(C_{j 1}=C_{j 2}=C_{j 4}=0.05 \mathrm{aF}, C_{j 3}=0.28 \mathrm{aF}\right)$ can actually work even at a temperature of up to 220 K , as shown in Fig 4.7 (f).



Fig 4.7 Simulation results of memory cells with (a) $C_{i l-j 4}=C_{i}=0.176 \mathrm{aF}, C_{81}=0.86 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$ at $T=$ 77 K , (b) $C_{j}=0.16 \mathrm{aF}, C_{g l}=0.86 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$ at $T=77 \mathrm{~K}$, (c) $C_{j}=0.176 \mathrm{aF}, C_{g 1}=0.86 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$ at $T=40 \mathrm{~K}$, (d) $C_{j}=0.176 \mathrm{aF}, C_{g l}=0.9 \mathrm{aF}, C_{g 2}=2.64 \mathrm{aF}$ at $T=40 \mathrm{~K}$, (e) $C_{j l}=C_{j 2}=C_{j 4}=C_{j}=0.05 \mathrm{aF}, C_{j 3}=$ $0.35 \mathrm{aF}, C_{g l}=5.6 C_{j}$, and $C_{g 2}=15.5 C_{j}$ at $T=77 \mathrm{~K}$, and (f) $C_{j 1}=C_{j 2}=C_{j 4}=C_{j}=0.03 \mathrm{aF}, C_{j 3}=0.28 \mathrm{aF}, C_{g l}=$ $5.6 C_{j}$ and $C_{g 2}=15.5 C_{j}$ at $T=220 \mathrm{~K}$.

### 4.3 Schmitt trigger

The Schmitt trigger circuit is designed by loading a regular PMOS transistor with an NDC, as shown in Fig 4.8 (a). The parameters for the transistor are: $W / L=0.6 \mu \mathrm{~m} / 0.2 \mu \mathrm{~m}$ with $V_{D D}=1 V$. Fig 4.8(b) shows its typical voltage transfer characteristic. An important feature with this NDC-based Schmitt trigger is that its hysteresis window can be adjusted by using different circuit parameters. Fig 4.9 (a) and (b) show two specific cases where the window shifts horizontally and vertically, respectively.

In terms of temperature effect, our analytical analysis shows that an ascending temperature will increase the static current and decrease the Coulomb blockade area, which makes the hysteresis window smaller and eventually disappear for much higher temperature. Fig 4.9 (c) shows that the hysteresis window is shrunk almost by half as the temperature increases from 40 K to 50 K , and shows the results with another set of
parameters with temperatures of 50 K and 100 K .


Fig.4.8 (a) Schematic circuit of Schmitt trigger, (b) its voltage transfer characteristic

(b)


Fig 4.9 Simulation results of the proposed Schmitt trigger with (a) $C_{j 1}=C_{j 2}=C_{j 4}=0.1 \mathrm{aF}, C_{j 3}=0.7 \mathrm{aF}, C_{g 2}=$ $0.9 \mathrm{aF}, C_{g 1}=0.5 \mathrm{aF}$ (solid red curve) or 0.9 aF (dotted blue curve), (b) $C_{j 1}=C_{j 2}=C_{j 4}=0.1 \mathrm{aF}, C_{j 3}=0.7 \mathrm{aF}, C_{g 1}$ $=0.55 \mathrm{aF}$ and $\mathrm{C}_{\mathrm{g} 2}=0.9 \mathrm{aF}$ (solid red curve) or $C_{j 3}=0.2 \mathrm{aF}, C_{g 1}=1.1 \mathrm{aF}$ and $C_{g 2}=1.8 \mathrm{aF}$ (dotted blue curve), (c) $C_{j 1 \sim j 4}=0.2 \mathrm{aF}, C_{g 1}=1.0 \mathrm{aF}, C_{g 2}=1.8 \mathrm{aF}$ at $\mathrm{T}=40 \mathrm{~K}$ (solid blue curve) and 50 K (dotted red one), and (d) $C_{j 1}=C_{j 2}=C_{j 4}=0.1 \mathrm{aF}, C_{j 3}=0.7 \mathrm{aF} C_{g 1}=0.55 \mathrm{aF} C_{g 2}=0.9 \mathrm{aF}$ at $\mathrm{T}=50 \mathrm{~K}$ (solid red curve) and 100 K (dotted blue one)

### 4.4 Oscillator Using NDC Inverter

As a high frequency application, the NDC loaded with a P-MOS constructs a three-stage ring oscillator. The circuit operation is based on the Schmitt trigger circuit by the four-junction NDC as an inverter (Fig 4. 10(a)). The parameters for the PMOS are: width $=960 \mathrm{~nm}$, length $=240 \mathrm{~nm}$. The supply voltage and load capacitance of each stage are 2 V and 1 fF , respectively. The output waveform of the ring oscillator shown in Fig 4.10 (b), where the oscillation frequency is given by

$$
\begin{equation*}
f=\frac{1}{2 N T_{d}} \tag{4.1}
\end{equation*}
$$

Where $N$ - Number of stages, $T_{d}$ - Delay of the design circuit in seconds

Shifting parameters and increasing temperature will cause change of output waveform's phase showed in Fig 4.10 (c).These changes are not obviously due to the static current of NDC block is operated by various parameters in a narrow range.

(a)


Fig 4.10 (a) Schematic circuit of ring oscillator with feedback (b) Output waveform of the proposed oscillator, where the red (solid), blue (circles)and black (stars) correspond to output voltage of first stage, second stage and third stage, respectively (c) phase shifting when temperature is changed.

## Chapter 5

## An Area-Efficient Ternary Full Adder Using Hybrid SET-MOS Technology

Full adder is one of the most important arithmetic units for many digital applications. A highly efficient and effective design for full adder is crucial for high-performance operation of digital systems. With the single-threshold nature, traditional CMOS devices have been shown to be less area or power-efficient for designing an MVL full adder or ternary full adder in this particular case. With ultra-low power consumption and nanometer size, single-electron transistors with their unique multi-threshold characteristics are instead a promising alternative. The main problems with SET devices are the low current drivability and reliability. Thus, an appropriate and natural solution is to use a hybrid SET-MOS circuit design, having the best of both worlds.

### 5.1 PREVIOUS WORKS

### 5.1.1 TFA based on CNTFET

In recent literature, Carbon nanotube field effect transistors (CNTFET) are utilized for the new design methodology which is highly appropriate for MVL logic. Its various properties, such as low-off current, unique 1-D band structure, are the attractive features for circuit designers. And P and N type CNTFET have same size and mobility, different from CMOS, which can simplify the structure for integrated circuit. The
main drawback of this circuit is that it utilizes a larger number of transistors [2] [12]
[13] [14]. Figure 5.1 shows schematic diagram of Proposed CNTFET-based TFA cell.

### 5.1.2 TFA using the Ternary Adiabatic Logic (TAL)

Another logic which can be used for full adder circuit is Adiabatic Logic that attempts to reduce the power consumption of a circuit by operating it both slowly and reversibly. A number of Adiabatic Logic families have been proposed. They are including 2N2P, PAL, CAL, TSEL, and SCAL. The binary logic has been dominated majority of adiabatic logic families, but Ternary Adiabatic Logic can be considered to be the ternary derivative for binary Adiabatic Logic [12].

### 5.2 SET-MOS Literal Gate

Research shows that literal gates are a fundamental block to build an MVL system. Conventional literal gates are complex and hard to design. However, when implemented using SET-MOS technology, a literal gate can be constructed in a compact structure using an NMOS transistor and a SET transistor. Fig 5.2 shows the basic architecture of a SET-MOS literal gate, where a periodic oscillating of output voltage is realized by applying a drain voltage of the SET transistor to the gate terminal of a current-biased MOSFET. The width and height of the output voltage waveform can be adjusted by the current source, voltage on second gate and its oscillation frequency. By selecting circuit
parameters of Fig 5.2, one can implement some basic ternary logic functions. In particular, a literal gate that produces logic " 1 " at the output if and only if the input is logic " $i$ " $(i=0$, 1 or 2 ) is denoted by $X^{i}$ (refer to Fig 5.2 (b)).


Fig 5.1 (a) A SET-MOS literal gate, and (b) its circuit symbol where $V_{o u t}=$ " 1 " if and only if $V_{\text {in }}=$ " $i$ " $(i=0$, 1 , or 2 ).

### 5.3 T-Gate

Similar to multiplexors in binary logic, transmission gate (or T-gate) is another
important building block for MVL design since it can be utilized to implement a variety of logic functions. The schematic of a SET-MOS based T-gate and its circuit symbol are shown in Fig 5.2, where $X^{i}(i=0,1$, or 2$)$ is a literal gate, $X$ is the input signal, and $V_{x i}$ is a specific ternary logic value depending on the required logic function. Examples of ternary functions that can be implemented by the T-gate are shown in Table 5.1 For instance, the successor function $\overrightarrow{\mathbb{X}}$ is implemented by choosing $V_{x 0}=" 1$ ', $V_{x 1}=" 2 "$, and $V_{x 2}=" 0$ " in Fig 5.3.

(a)

(b)

Fig 5.2 (a) Schematic of a SET-MOS ternary T-gate, and (b) its circuit symbol, where $V_{\text {out }}=V_{x i}$ if $X=$ " $i$ " $(i$ $=0,1$, or 2 )

| Function name | Notation | Function output for <br> $\mathbf{X = ( 0 , 1 , 2 )}$ |
| :---: | :---: | :---: |
| identity | $X$ | $(0,1,2)$ |
| complement | $\bar{X}$ | $(2,1,0)$ |
| successor | $\stackrel{\vec{X}}{ }$ |  |
| predecessor | $\stackrel{\overleftarrow{X}}{ }$ | $(1,2,0)$ |

Table 5.1 Examples of ternary functions using T-gate

### 5.4 Proposed TFA

The proposed TFA is shown in Fig 5.3, which takes two ternary inputs $A$ and $B$ as well as a carry-in signal $C_{i n}$, and generates the sum output $S U M$ and carry-out $C_{\text {out }}$. The $S U M$ generator contains T-gates that are controlled by $A, B$ and $C_{\text {in }}$, while the $C_{\text {out }}$ generator includes three literal gates plus a binary two-input binary NAND gate and inverter (note: For this ternary logic, both $C_{\text {in }}$ and $C_{\text {out }}$ have only two possible logic values of 0 and 1 ). In this work, the supply voltage $\left(V_{d d}\right)$ is biased at 0.7 V (unless otherwise specified), and the ternary logic has three voltage levels of 0 V (logic "0"), $V_{d d} / 2$ (logic " 1 "), and $V_{d d}$ (logic " 2 "). The total number of transistors in Fig 5.3 is 57 only.


Fig 5.3 Schematic of the proposed ternary full adder

### 5.5 Simulation Results with Discussions

Simulation was done using Cadence Spectre simulator with 180nnm CMOS model and SET MIB macro mode to estimate the performance of the proposed TFA under various conditions. The results of recently published CNTFET-based TFA cells were also taken for performance comparison. The power supply voltage of 0.7 V was used (unless otherwise stated) throughout our simulations which consider different temperatures and operating frequencies.

A complete set of input signals (including all 18 possible input combinations) was applied to the proposed TFA. The performance evaluations were focused on its power, delay and power-delay product (PDP). The average power consumption is measured as

$$
\begin{equation*}
P_{\text {average }}=\int_{0}^{T} V(t) * I(t) d t \tag{5.1}
\end{equation*}
$$

Where $V$ is the power supply, $I(\mathrm{t})$ is the total current drawn from the power supply, and $T$ is the simulation time interval.

The PDP is calculated as

$$
\begin{equation*}
P D P=\operatorname{Max}(\text { Delay }) \times P_{\text {average }} \tag{5.2}
\end{equation*}
$$

Fig 5.4 shows the simulated results of the proposed TFA, which verifies its correct operation. Our simulation results also show that the proposed TFA has a lower PDP than most CNTFET-based TFA especially when operated at higher frequency, but may still
consume more power than other implementations. Fig 5.5 shows part of these results in comparison with [14] and [16].

The proposed TFA takes advantage of the unique oscillation characteristics of SET transistors, which contribute to an area-efficient design. This can be seen from Table 5.2 where the transistor counts in different TFA are listed. The proposed TFA needs only 57 transistors, a number much less than all those reported in literature so far.

Simulation results on the temperature effect for the proposed TFA are shown in Fig5.6. As expected, the power consumption decreases with the rising temperature due to the performance degradation of MOS transistors. It can also be seen that the delay of TFA improves as the temperature increases. This is mainly due to the fact that the static current of SET transistors goes up with the temperature.


Fig 5.4 Simulation results of the proposed TFA.


Fig 5.5 the average power vs frequency of (a) the proposed TFA (solid curve with $V_{d d}=0.7 \mathrm{~V}$ ) in comparison with [14] and (b) the proposed TFA (solid curve with $V_{d d}=0.9 \mathrm{~V}$ ) in comparison with [16].

| TFA | Type of transistors | \# transistors |
| :---: | :---: | :---: |
| The proposed | SET and CMOS | 57 |
| $[18]$ | CNTFET | 106 |
| $[19]$ | CNTFET | 142 |
| $[20]$ | CNTFET | 214 |

Table 5.2 Comparison of transistor counts required for TFA

(a)

(b)

Fig 5.6 (a) Delay vs. temperature, (b) power vs. temperature for the proposed TFA

## Chapter 6

## Conclusion and Future Work

### 6.1 Conclusion

We have presented a piece-wise model for multiple-peak SET-based NDC blocks with considerations of temperature effects. The model describes the NDC's I-V characteristic in terms of input voltage and circuit parameters, making it very useful for optimization design of NDC application circuits. After the new four-junction NDC block has been modeled, we applied it to implement multiple-valued memory cell and Schmitt trigger. With the analytical model, circuit parameters can be adjusted to analyze their impacts on circuit performance for potential optimization design with different applications of NDC blocks. Finally, we have proposed a novel design of ternary full adder based on hybrid SET-MOS technology. By taking advantage of unique Coulomb oscillations with SET transistors, the proposed circuit structure promises to be more areaand/or power-efficient than most existing TFA cells. This has been fully supported by extensive simulations with Cadence tools.

### 6.2 Future work

The background charge and temperature effect on SET circuit should be solved in the future. We try to address the reliability issues with the lowest power consumption and delay.

In chapter 5, we present a novel design of ternary full adder using hybrid single-electron transistor and MOS technology. More work should be done in reducing transistor number and optimizing the structure. And a ternary multiplier can be design using this TFA.

## References

[1] H. Inokawa, A. Fujiwara, and Y. Takahashi, "A Multiple-Valued Logic and Memory with Combined Single-Electron and Metal-OxideSemiconductor Transistors," IEEE Trans. Electron Devices, vol. 50, February 2003.
[2] C. P. Heij, et al., "Negative differential resistance due to single-electronswitching," Appl. Phys. Lett., vol. 74, pp. 1042-1044, 1999.
[3] S. Mahapatra and A. M. Ionescu, "A novel single electron SRAM architecture," Proc. of IEEE-Nano 2004, vol. 3, pp. 287-289.
[4] K. Akarvardar, et al., "Four-gate transistor voltage-controlled negative differential resistance device and related circuit applications," 2006 IEEE International SOI Conference, pp. 87-88.
[5] B. H. Lee and Y. H. Jeong, "A novel SET/MOSFET hybrid static memory cell design," IEEE Trans. Nanotechnology, pp. 377-382, 2004.
[6] N. Syed and C. Chen, "Low-power multiple-valued SRAM logic cells using single-electron devices," IEEE International Conference on Nanotechnology, pp. 1174-1177, 2012.
[7] C. Wasshuber, H. Kosina, and S. Selberherr, "SIMON—A simulator for single-electron tunnel devices and circuits," IEEE Trans. Computer- Aided Design, vol. 16, pp. 937-944, Sept. 1997.
[8] M. T. Bohr, "Nanotechnology goals and challenges for electronic applications," IEEE Trans. On Nanotechnology, vol. 1, no. 1, March 2002, pp. 56-62.
[9] K. Likharev, "Single-electron devices and their applications", Proceedings of the IEEE, vol. 87, no. 4, April 1999, pp. 606-632.
[10]S. M. Goodnick and J. Bird, "Quantum-effect and single-electron devices," IEEE Trans. on Nanotechnology, vol. 2, no. 4, December 2003, pp. 368-385.
[11]H. Suwa. "Geometrically Constructed Markov Chain Monte Carlo Study of Quantum Spin-Phonon Complex Systems". 2014, Springer, pp. 11-42.
[12]D. J. Willingham and I. Kale, "A ternary adiabatic logic (TAL) implementation of a four-bit full adder," NORCHIP, pp.1-4, 2011.
[13]S. Mahapatra and A. M. Ionescu. Hybrid CMOS single-electron-transistor device and circuit design. Artech House, 2006.
[14]K. Navi, M. H. Moaiyeri, R. F. Mirzaee, O. Hashemipour, and B. M. Nezhad, "Two new low-power full adders based on majority-not gates," Microelectronics Journal of Elsevier, vol. 40, no. 1, pp.126-130, January 2009.
[15]S. L. Murotiya and A. Gupta, "Design of CNTFET based 2-bit ternary ALU for nanoelectronics," International Journal of Electronics, vol. 101, no. 9, pp. 1244-1257, 2014.
[16]S. A. Ebrahimi, P. Keshavarzian, S. Sorouri, and M. Shahsavari, "Low power CNTFET-based ternary full adder cell for nanoelectronics," International Journal of Soft Computing and Engineering, vol. 2, no. 2, pp. 291-295, May 2012.
[17]Moore, Gordon (2006). "Chapter 7: Moore's law at 40". In Brock, David. Understanding Moore's Law: Four Decades of Innovation (PDF). Chemical

Heritage Foundation. pp. 67-84. ISBN 0-941901-41-6. Retrieved March 15, 2015.
[18]S. A. Ebrahimi, P. Keshavarzian, S. Sorouri, and M. Shahsavari, "Low power CNTFET-based ternary full adder cell for nanoelectronics," International Journal of Soft Computing and Engineering, vol. 2, no. 2, pp. 291-295, May 2012.
[19]K. Sridharan, S. Gurindagunta, and V. Pudi, "Efficient multiternary digit adder design in CNTFET technology," IEEE Trans. on Nanotechnology, vol. 12, no. 3, pp. 283-287,May 2013.
[20]S. L. Murotiya and A. Gupta, "Design of CNTFET based 2-bit ternary ALU for nanoelectronics," International Journal of Electronics, vol. 101, no. 9, pp. 1244-1257, 2014.

## Appendix A:

Code of four junctions NDC:

MATLAB:

M-file main:

VDS=0:0.01:1;
\%VJ=0;0.01;1;

ID1=zeros(1,101);

ID2=zeros(1,101);
for $\mathrm{j}=1$ :101

V1=VDS(j);

Icalculate;

ID1(j)=I;
\%ID2(102-j)=I
$\% \mathrm{VJ}(\mathrm{j})=\mathrm{Vj} 2$;
end
\%plot(VJ,ID,'g')
\%hold on
plot(VDS,ID1,'r')
hold on
axis([0.3 $1101.5 \mathrm{e}-8])$
xlabel('V(Volt)')
ylabel('I(A)')
hold on

M-file Icalculate:
$\mathrm{e}=1.6 \mathrm{e}-19$;
$c j=1 \mathrm{e}-19$;

ср=7e-19;
$\operatorname{cg} 1=5 * \mathrm{cj} ;$
$\operatorname{cg} 2=15^{*} \mathrm{cj} ;$
$c=[c j+c g 1-c j 0-c g 10-c j 2 * c j+c g 2-c j 0-c g 20-c j c p+c j-c p 0-c g 10-c p c j+c p+c g 1-c j 0$
-cg2 $0-\mathrm{cj} \mathrm{cj}+\mathrm{cg} 2]$;

C1=reshape(c,5,5);
$\mathrm{Ce} 1=\mathrm{cg} 2+[(\mathrm{cp} * \mathrm{cj}) /(\mathrm{cp}+\mathrm{cj})]^{*}(\mathrm{cj}+\mathrm{cg} 1) /(\mathrm{cg} 1+[(\mathrm{cp} * \mathrm{cj}) /(\mathrm{cp}+\mathrm{cj})]+\mathrm{cj}) ;$
$\mathrm{Ce} 2=(\mathrm{cg} 1+\mathrm{cj}) * \mathrm{cp} /(\mathrm{cg} 1+\mathrm{cj}+\mathrm{cp})+(\mathrm{cg} 2+\mathrm{cj}) * \mathrm{cj} /(\mathrm{cg} 2+\mathrm{cj}+\mathrm{cj}) ;$

Ce3=Ce2;

Ce4 $=\mathrm{cg} 1+[(\mathrm{cp} * \mathrm{cj}) /(\mathrm{cp}+\mathrm{cj})] *(\mathrm{cj}+\mathrm{cg} 2) /(\mathrm{cg} 2+[(\mathrm{cp} * \mathrm{cj}) /(\mathrm{cp}+\mathrm{cj})]+\mathrm{cj}) ;$

Vc1=e/2/(cj+Ce1);

Vc2=e/2/(Ce2);

Vc3=e/2/(Ce3);

Vc4=e/2/(cj+Ce4);

Vc=[Vc1 Vc2 Vc3 Vc4];
$\mathrm{T}=0$;
$\mathrm{kb}=1.38 \mathrm{e}-23$;
$\mathrm{VT}=\mathrm{kb} * \mathrm{~T} / \mathrm{e}$;

Rt=1e6;
rate $1=0$;
rate $2=0$;
rate3=0;
rate4=0;
rate $1 \mathrm{p}=0$;
rate $4 \mathrm{p}=0$;
q3=0;
$\mathrm{q} 2=\operatorname{ceil}((-\mathrm{cj} * \mathrm{~V} 1+(2 * \mathrm{cj}+\mathrm{cg} 2) *(\mathrm{~V} 1-\mathrm{Vc} 1)-\mathrm{cj} *[(\mathrm{~V} 1-\mathrm{Vc} 1)-\mathrm{Vc} 2]) / \mathrm{e}) ;$
$\% \mathrm{q} 2=\operatorname{ceil}\left(\left((2 *[4 * \mathrm{cj} \wedge 2+3 * \mathrm{cj} *(\operatorname{cg} 1+\mathrm{cg} 2)+2 * \operatorname{cg} 1 * \operatorname{cg} 2]-6 * \mathrm{cj} *(\mathrm{cj}+\mathrm{cg} 1)) * \mathrm{~V} 1-\mathrm{Vc} 1 * 2 *\left[4 * \mathrm{cj}{ }^{\wedge} 2\right.\right.\right.$
$+3 * \operatorname{cj} *(\operatorname{cg} 1+\operatorname{cg} 2)+2 * \operatorname{cg} 1 * \operatorname{cg} 2]) / 2 /(3 * \operatorname{cj}+2 * \operatorname{cg} 1) / e)$
$\mathrm{q} 2=\mathrm{q} 2 * \mathrm{e} ;$
$\mathrm{V} 2=\mathrm{V} 1-\mathrm{Vc} 1$;
$\% \mathrm{~V} 2=\left[6^{*} \mathrm{cj}{ }^{*}(\mathrm{cj}+\mathrm{cg} 1)^{*} \mathrm{~V} 1+\left(3^{*} \mathrm{cj}+2^{*} \mathrm{cg} 1\right)^{*}(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{cj} *(\mathrm{q} 3)\right] / 2 /\left[4^{*} \mathrm{cj}{ }^{\wedge} 2+3^{*} \mathrm{cj} *(\mathrm{cg} 1+\mathrm{cg} 2)\right.$
$+2 * \operatorname{cg} 1 * \operatorname{cg} 2] ;$

V3=[(V1-Vc1)-Vc2];

```
%q3=(-cj*(V1-Vc1)+2*cj*[(V1-Vc1)-Vc2]-cj*(V3-Vc3))
V4=V3-Vc3;
q4=floor((-cg1*V1-cp*V3+(cj+cp+cg1)*V4)/e);
%q4=floor((Vc4*(3*cj+2*cg1)-2*cg1*V1-cj*V2)/2/e)
q4=q4*e;
q=[q2 q3 q4];
i=5;
while(i>0)
[Vj1,Vj2,Vj3,Vj4]=Vcalculate(V1,q2,q3,q4);
VJ=[Vj1,Vj2,Vj3,Vj4]
E=VJ-Vc;
[ma,W]=max(E);
if(T~=0&W==3)
    W=2;
end
if(T==0)
if (ma<=0)
```

```
I=0;
else;
E=VJ-Vc;
MT=find(E>0);
W=MT(1,1);
end
end
if(W==1)
rate1=(Vj1-Vc1)/(e*Rt*(1-exp(-(Vj1-Vc1)/VT)))
    q2=q2+e;
[Vj1,Vj2,Vj3,Vj4]=Vcalculate(V1,q2,q3,q4);
VJ =[Vj1,Vj2,Vj3,Vj4]
E=VJ-Vc;
[ma,W]=max(E);
if (ma>=0)
E=VJ-Vc;
MT=find(E>0);
W=MT(1,1);
end
q=[q2/e q3/e q4/e];
end
```

```
if(W==2)
rate2=(Vj2-Vc2)/(e*Rt*(1-exp(-(Vj2-Vc2)/VT)))
q2=q2-e;
q3=q3+e;
[Vj1,Vj2,Vj3,Vj4]=Vcalculate(V1,q2,q3,q4);
VJ =[Vj1,Vj2,Vj3,Vj4]
E=VJ-Vc;
[ma,W]=max(E);
MT=find(E>=ma);
W=MT(1,1);
q=[q2/e q3/e q4/e];
end
    if(W==3)
rate3=(Vj3-Vc3)/(e*Rt*(1-exp(-(Vj3-Vc3)/VT)))
q3=q3-e;
q4=q4+e;
[Vj1,Vj2,Vj3,Vj4]=Vcalculate(V1,q2,q3,q4);
VJ =[Vj1,Vj2,Vj3,Vj4]
E=VJ-Vc;
    [ma,W]=max(E);
    MT=find(E>=ma);
```

```
W=MT(1,1);
q=[q2/e q3/e q4/e];
end
if(W==4)
rate4p=(Vj4-Vc4)/(e*Rt*(1-exp(-(Vj4-Vc4)/VT)))
q3=q3-e;
q4=q4+e;
[Vj1,Vj2,Vj3,Vj4]=Vcalculate(V1,q2,q3,q4);
VJ=[Vj1,Vj2,Vj3,Vj4];
E=VJ-Vc;
[ma,W]=max(E);
```

$\mathrm{q}=[\mathrm{q} 2 / \mathrm{e} \mathrm{q} 3 / \mathrm{eq} \mathrm{q} / \mathrm{e}] ;$
end
$\mathrm{i}=\mathrm{i}-1$;
end

```
%rate2=rate2*2;
if(rate4p~=0)
w1=1/rate1/(1/rate1+(rate1p+rate4)/rate2/rate4+(rate1p+rate4)/rate3/rate4+1/rate4+rate1p
/rate4p/rate4);
w1=1/rate1/(1/rate1+(rate1p+rate4)/rate2/rate4+(rate1p+rate4)/rate3/rate4+1/rate4+rate1p
/rate4p/rate4);
else
    w1=1/rate 1/(1/rate1+(rate1p+rate4)/rate2/rate4+(rate1p+rate4)/rate3/rate4+1/rate4);
end
w3=(rate1p+rate4)*rate1/rate3/rate4*w1;
w5=rate1p*rate1/rate4p/rate4*w1;
w4=rate1/rate4*w1;
w2=1-(w1+w3+w4+w5);
I2=rate2*w2*e;
I4=(w5*rate4p+w4*rate4)*e;
I3=rate3*w3*e;
```

$\mathrm{I} 1=(\mathrm{w} 1 *$ rate $1+\mathrm{w} 4 *$ rate 1 p$) *$ e;
$\mathrm{I}=\mathrm{I} 2$
if $(\operatorname{prod}([$ rate 1, rate 2, rate 3, rate 4$])==0)$
$\mathrm{I}=0$;
end
if(V1>sum([Vc1,Vc2,Vc3,Vc4]))
$\mathrm{I}=\mathrm{V} 1 / 4 / \mathrm{Rt}$;
end

M-file Vcalculate:
function [Vj1,Vj2,Vj3,Vj4]=Vcaluate(V1,Cj,Cg1,Cg2,q2,q3,q4)

```
V2=[6*Cj*(Cj+Cg1)*V1+(3*Cj+2*Cg1)*(2*q2+q3)+Cj*(q3+2*q4)]/2/[4*Cj^2+3*Cj*(
Cg1+Cg2)+2*Cg1*Cg2];
V3=-V1+(2*Cj+Cg2)/Cj*V2-q2/Cj;
V4=(2*Cg1*V1+Cj*V2+q3+2*q4)/(3*Cj+2*Cg1);
Vj1=V1-V2;
Vj2=V2-V3;
Vj3=V3-V4;
Vj4=V4;
End
```

Verilog:
// VerilogA model for NDC cell
`include "discipline.h" `include "constants.h"
module NDC(drain,source);
inout drain,source;
electrical drain,source;
///I///////////////////////////////////////
analog function real Vj 1 Cal ;
input V1,Cj,Cg1,Cg2,q2,q3,q4;
real V1,Cj,Cg1,Cg2,q2,q3,q4,V2;
begin
$\mathrm{V} 2=\left(6^{*} \mathrm{Cj}{ }^{*}(\mathrm{Cj}+\mathrm{Cg} 1) * \mathrm{~V} 1+(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) *(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{Cj}(\mathrm{q} 3+2 * \mathrm{q} 4)\right) / 2 /\left(4 * \mathrm{Cj} * \mathrm{Cj}+3^{*}\right.$

```
Cj*(Cg1+Cg2)+2*Cg1*Cg2);
```

Vj1Cal=V1-V2;
end
endfunction

## ///////////////////////////////////////////

analog function real Vj 2 Cal ;
input V1,Cj,Cg1,Cg2,q2,q3,q4;
real V1,Cj,Cg1,Cg2,q2,q3,q4,V2,V3;
begin
$\mathrm{V} 2=(6 * \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 1) * \mathrm{~V} 1+(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) *(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{Cj} *(\mathrm{q} 3+2 * \mathrm{q} 4)) / 2 /\left(4 * \mathrm{Cj} * \mathrm{Cj}+3^{*}\right.$ $\mathrm{Cj} *(\mathrm{Cg} 1+\mathrm{Cg} 2)+2 * \mathrm{Cg} 1 * \mathrm{Cg} 2) ;$

$$
\mathrm{V} 3=-\mathrm{V} 1+(2 * \mathrm{Cj}+\mathrm{Cg} 2) / \mathrm{Cj} * \mathrm{~V} 2-\mathrm{q} 2 / \mathrm{Cj} ;
$$

Vj2Cal=V2-V3;
end

```
endfunction
```


analog function real Vj 3 Cal ;
input V1,Cj,Cg1,Cg2,q2,q3,q4;
real V1,Cj,Cg1,Cg2,q2,q3,q4,V2,V3,V4;
begin
$\mathrm{V} 2=(6 * \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 1) * \mathrm{~V} 1+(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) *(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{Cj} *(\mathrm{q} 3+2 * \mathrm{q} 4)) / 2 /\left(4 * \mathrm{Cj} * \mathrm{Cj}+3^{*}\right.$ $\mathrm{Cj} *(\mathrm{Cg} 1+\mathrm{Cg} 2)+2 * \mathrm{Cg} 1 * \mathrm{Cg} 2) ;$
$\mathrm{V} 3=-\mathrm{V} 1+(2 * \mathrm{Cj}+\mathrm{Cg} 2) / \mathrm{Cj} * \mathrm{~V} 2-\mathrm{q} 2 / \mathrm{Cj} ;$
$\mathrm{V} 4=(2 * \mathrm{Cg} 1 * \mathrm{~V} 1+\mathrm{Cj} * \mathrm{~V} 2+\mathrm{q} 3+2 * \mathrm{q} 4) /(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1)$;
$\mathrm{Vj} 3 \mathrm{Cal}=\mathrm{V} 3-\mathrm{V} 4 ;$
end
endfunction
analog function real Vj 4 Cal ;
input V1,Cj,Cg1,Cg2,q2,q3,q4;
real V1,Cj,Cg1,Cg2,q2,q3,q4,V2,V3,V4;
begin
$\mathrm{V} 2=\left(6 * \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 1) * \mathrm{~V} 1+(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) *(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{Cj}^{*}(\mathrm{q} 3+2 * \mathrm{q} 4)\right) / 2 /(4 * \mathrm{Cj} * \mathrm{Cj}+3 *$ $\mathrm{Cj} *(\mathrm{Cg} 1+\mathrm{Cg} 2)+2 * \mathrm{Cg} 1 * \mathrm{Cg} 2) ;$
$\mathrm{V} 3=-\mathrm{V} 1+(2 * \mathrm{Cj}+\mathrm{Cg} 2) / \mathrm{Cj} * \mathrm{~V} 2-\mathrm{q} 2 / \mathrm{Cj} ;$
$\mathrm{Vj} 4 \mathrm{Cal}=(2 * \mathrm{Cg} 1 * \mathrm{~V} 1+\mathrm{Cj} * \mathrm{~V} 2+\mathrm{q} 3+2 * \mathrm{q} 4) /(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) ;$
end
endfunction
///I///////////////////////////////////////
///////////////////////////////////////////
parameter real $\mathrm{Cj}=1 \mathrm{e}-19$;
parameter real $\mathrm{Cg} 1=5 \mathrm{e}-18$;
parameter real $\mathrm{Cg} 2=15 \mathrm{e}-19$;
parameter real $\mathrm{Rt}=1 \mathrm{e} 6$;
parameter real $\mathrm{T}=0$;

```
real VT,Vj1,Vj2,Vj3,Vj4,V1,V2;
real e,q2,q3,q4;
real rate1,rate1p,rate2,rate3,rate4,rate4p;
real Vc1,Vc2,Vc3,Vc4;
real w1,w2,w3,w4,w5;
real Ids;
```


analog
begin
e=`P_Q; VT = T*`P_K/e;
V1 = V(drain,source);
q3=0;
Vc1=e/2/(Cj+Cg2+0.5* Cj*(Cj+Cg1)/(Cg1+1.5*Cj));
Vc2=e/2/(Cj+(Cg1+Cj)*(Cg2+Cj)/(Cg1+Cj+Cg2+Cj)*Cj/(Cj+(Cg1+Cj)*(Cg2+Cj)/(Cg1

```
+Cj+Cg2+Cj)));
```

$$
\mathrm{Vc} 3=\mathrm{Vc} 2
$$

$$
\mathrm{Vc} 4=\mathrm{e} / 2 /\left(\mathrm{Cj}+\mathrm{Cg} 1+0.5^{*} \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 2) /(\mathrm{Cg} 2+1.5 * \mathrm{Cj})\right) ;
$$

$\mathrm{q} 2=\operatorname{ceil}(((2 *\{4 * \mathrm{Cj} * \mathrm{Cj}+3 * \mathrm{Cj} *(\mathrm{Cg} 1+\mathrm{Cg} 2)+2 * \mathrm{Cg} 1 * \mathrm{Cg} 2\}-6 * \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 1)) * \mathrm{~V} 1-\mathrm{Vc} 1 * 2 *\{4 *$ $\left.\left.\left.\mathrm{Cj} * \mathrm{Cj}+3 *{ }^{*}{ }^{*}(\mathrm{Cg} 1+\mathrm{Cg} 2)+2 * \mathrm{Cg} 1 * \mathrm{Cg} 2\right\}\right) / 2 /(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1) / \mathrm{e}\right) ;$ $\mathrm{q} 2=\mathrm{q} 2 * \mathrm{e}$;
$\mathrm{V} 2=\left\{6^{*} \mathrm{Cj} *(\mathrm{Cj}+\mathrm{Cg} 1)^{*} \mathrm{~V} 1+(3 * \mathrm{Cj}+2 * \mathrm{Cg} 1)^{*}(2 * \mathrm{q} 2+\mathrm{q} 3)+\mathrm{Cj} *(\mathrm{q} 3)\right\} / 2 /\left\{4^{*} \mathrm{Cj}{ }^{*} \mathrm{Cj}+3^{*} \mathrm{Cj} *(\mathrm{Cg} 1+\right.$ $\mathrm{Cg} 2)+2 * \operatorname{Cg} 1 * \operatorname{Cg} 2\} ;$
$\mathrm{q} 4=$ floor((Vc4*(3*Cj+2*Cg1)-2*Cg1*V1-Cj*V2)/2/e); $\mathrm{q} 4=\mathrm{q} 4 * e ;$
///////////////////////////////////////////
rate $1=0$;
rate2=0;
rate3=0;

```
rate4=0;
rate 1p=0;
rate4p=0;
```

/////////\{1st \}
Vj1=Vj1Cal(V1,Cj,Cg1,Cg2,q2,q3,q4);
$\mathrm{Vj} 2=\mathrm{Vj} 2 \mathrm{Cal}(\mathrm{V} 1, \mathrm{Cj}, \mathrm{Cg} 1, \mathrm{Cg} 2, \mathrm{q} 2, \mathrm{q} 3, \mathrm{q} 4)$;
$\mathrm{Vj} 3=\mathrm{Vj} 3 \mathrm{Cal}(\mathrm{V} 1, \mathrm{Cj}, \mathrm{Cg} 1, \mathrm{Cg} 2, \mathrm{q} 2, \mathrm{q} 3, \mathrm{q} 4) ;$
$\mathrm{Vj} 4=\mathrm{Vj} 4 \mathrm{Cal}(\mathrm{V} 1, \mathrm{Cj}, \mathrm{Cg} 1, \mathrm{Cg} 2, \mathrm{q} 2, \mathrm{q} 3, \mathrm{q} 4) ;$
if(Vj1-Vc1<0\&\&Vj2-Vc2<0\&\&Vj3-Vc3<0\&\&Vj4-Vc4<0)
Ids=0;
if(Vj1-Vc1>0\&\&Vj2-Vc2<0\&\&Vj3-Vc3<0\&\&Vj4-Vc4<0)
begin
rate $1=(\mathrm{Vj} 1-\mathrm{Vc} 1) /\left(\mathrm{e}^{* R t}{ }^{*}(1-\exp (-(\mathrm{Vj} 1-\mathrm{Vc} 1) / \mathrm{VT}))\right)$;
$\mathrm{q} 2=\mathrm{q} 2+\mathrm{e}$;
if(Vj1-Vc1<0\&\&Vj2-Vc2<0\&\&Vj3-Vc3<0\&\&Vj4-Vc4>0)

# Permission to Use Previously Published /Submitted Papers 

Dr. Chunhong Chen gives permission to Lin Li to include the following papers into his Master's thesis.

1) Paper accepted in oral session for -Proceedings of 2015 IEEE International Conference on Nanotechnology (IEEE-Nano'15), July 2015, Roma, Italy Entitled:
L. Li and C. Chen, "An analytical model for NDC blocks with single-electron tunneling," in Proceedings of the IEEE International Conference on Nanotechnology, July 2015, pp. 448-451.
2) Paper to be submitted for publication

Entitled:
L. Li and C. Chen," Modeling and Application for Negative-Differential-Conductance Devices with Single-Electron Technology"
L. Li and C. Chen, " An Area-Efficient Ternary Full Adder Using Hybrid SET-MOS Technology"

Sincerely,
Dr. Chunhong Chen

## Vita Auctoris

Lin Li was born in 1988 in Beijing, China. He completed him Bachelors of Science degree from the Century College, Beijing University of Posts and Telecommunications in 2011. His research interests include multiple-valued cells using single-electron devices. He is currently a candidate for the Master's degree in Electrical and Computer Engineering at the University of Windsor and hopes to graduate in winter 2016.

