

*Citation for published version:* Robinson, F 1994, Maximising device current utilisation in inverter drives. in *Fifth International Conference on Power Electronics and Variable-Speed Drives.* IET, London, UK, pp. 580-585, Fifth International Conference on Power Electronics and Variable-Speed Drives, London, UK United Kingdom, 26/10/94. https://doi.org/10.1049/cp:19941029

DOI: 10.1049/cp:19941029

Publication date: 1994

Document Version Peer reviewed version

Link to publication

This paper is a preprint of a paper accepted by the IET and is subject to Institution of Engineering and Technology copyright. The copy of record is available at IET Digital Library.

**University of Bath** 

# **Alternative formats**

If you require this document in an alternative format, please contact: openaccess@bath.ac.uk

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

Take down policy If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.

### MAXIMISING DEVICE CURRENT UTILISATION IN INVERTER DRIVES

F.V.P. Robinson

University of Bath, United Kingdom.

#### ABSTRACT

A considerable improvement in power-semiconductordevice utilisation seems possible if the output current of power-stages is actively limited by thermal feedback from the power-converter. To illustrate the potential utilisation benefit in main switching devices, the variation in usable current with operating conditions is examined for several devices used in a constantfrequency-PWM VVVF inverter, and operated under conditions to keep their junction-temperature constant.

#### INTRODUCTION

Despite the high volume contributed to overall power converter size by the heatsink, fans and air circulation space, power electronics specialists have been much less attracted to optimising heatsink configuration and use, and getting the best use out of devices, than, say. optimising the type or configuration of semiconductors. magnetic components, connection hardware and control systems.

The typical error that exists in heatsink design calculations is often not precisely known or empirically tested. The likely reasons for this include: the difficulty in accurately predicting or even bracketing device power-loss, given the existence of production-spread and temperature variation in conduction and switching characteristics; the complexity of practical power-loss waveforms; the imprecision in estimated thermal impedance and resistance seen by power devices distributed on a heatsink; and the difficulty in measuring the chip-area-averaged junction-temperature of switched power-devices. As a result, the safety margins built into power-stage and heatsink designs must often be far from optimum.

Some improvement in verifying the operating junctiontemperature of devices and achieving tighter designs will inevitably result from better loss prediction and thermal-design verification as simulation tools become more widely tested and developed. However, a greater improvement seems possible using more sophisticated active current-limiting, which limits the maximum output current or power of systems to maintain the junction-temperature (or power dissipation) of the main devices below a pre-set level, say 125°C, on a pulse-bypulse basis. The effects of changes in device heating and cooling characteristics due to dynamic load changes, variation in operating conditions etc. would, thus, be directly measured and safeguarded against.

There would be significant practical difficulties to overcome in implementing temperature-regulated active-current-limiting. But prior to tackling these, it is necessary to consider the potential increase in device utilisation. This has been investigated by notionally applying a range of medium-power devices in a constant-frequency PWM three-phase inverter application and estimating the maximum usable current that gives a specific junction temperature for a range of modulating and switching frequencies.

#### **ESTIMATING INVERTER POWER-LOSS**



Fig.1 Equivalent circuit for loss estimation. PWM voltage, its fundamental component and lagging output current.

In inverters, device current and duty-cycle vary sinusoidally, and the variation in all loss components with current level must be determined and averaged over an output-frequency, fo, period. This becomes relatively simple with high carrier-frequency ratio, p, [i.e. p or  $fsw/fo \ge 10$ ], provided conduction power-loss and switching energy-loss equations can be expressed as continuous functions of current, as discrete-equation averages may then be approximated by closed-form continuous-equation averages.

The power-loss in each bridge-leg of a 3-phase inverter is about the same, assuming balanced steady-state machine operation, and it is only necessary to examine the equivalent circuit for one bridge-leg and load-phase (Fig.1). Also, the inductive load, i.e. the machinewinding, is assumed to draw a pure sinusoidal current since inverter switching period is usually chosen to be far less than the winding time-constant for low ripple. The calculation of average bridge-leg power-loss in asynchronous regular-sampled-PWM inverters has been the subject of previous investigations. Generally, these either involve the numerical solution of discrete loss equations, or the use of approximate closed-form solutions to discrete equations [1-4]. The latter method of solution, although inherently less flexible and accurate, avoids the need to generate such complex algorithms for numerical solution by computer, and has been shown [3] to give surprisingly low error for regular-sampled-PWM, provided p is at least 10.

#### **CONDUCTION POWER-LOSS**

Switch and diode on-state voltages are approximated using conventional piece-wise linear models [ Eqs.(1a) and (1b) ], but may be specified as a more precise function of current if greater accuracy is desired.

$$v_{o}(i) = V_{oo} + i r_{o}$$
 (1a)  $v_{b}(i) = V_{bo} + i r_{b}$  (1b)

Bridge-leg current at any instant,  $\ell_0$ , of the fundamental output-period is given by Eq.(2), where  $\ell_0 = \omega t$  and  $\phi$  is the phase difference between the load-current and PWM voltage-waveform fundamental [see Fig.1].

$$i(\theta) = \hat{I}_{0} \sin(\theta - \phi) \tag{2}$$

Transistor and diode normalised conduction periods at any b are given by Eqs.(3a) and (3b), where M is the modulation index and  $\Delta b$  is  $2\pi/p$ .

$$\Delta \theta_{o} = \frac{1}{2} [1 + M \sin \theta] \Delta \theta \quad (3a) \qquad \Delta \theta_{o} = \frac{1}{2} [1 - M \sin \theta] \Delta \theta \quad (3b)$$

Therefore, net average conduction power-loss over  $2\pi$  is given by Eqs.(4a) and (4b).

$$P_{\text{(NTW)}} = \frac{1}{2\pi} \sum_{s=\phi \wedge \theta}^{(s) \in \theta^{1/\Delta \theta}} \left[ V_{(s)} i(s \wedge \theta) + r_{\phi} i^{2}(s \wedge \theta) \right] \wedge \theta_{\phi}$$
(4a)

$$P_{PCOW} = \frac{1}{2\pi} \sum_{n=\theta \Delta \theta}^{(n+\theta) \Delta \theta} \left[ V_{DO} i(s \Delta \theta) + r_D i^2 (s \Delta \theta) \right] \Delta \theta_D$$
(4b)

Approximate closed-form solutions are obtained by assuming  $\Delta b$  tends to zero and using continuous system averages given by Eqs.(5a) and (5b).

$$P_{QCORV} \approx \frac{1}{2\pi} \int_{\theta}^{\pi+\theta} \left[ V_{QC} i(\theta) + r_{Q} i(\theta)^{2} \right] \frac{\left[1 + M \sin \theta\right]}{2} d\theta$$
 (5a)

$$P_{DCOM} \approx \frac{1}{2\pi} \int_{0}^{\pi/2} \left[ V_{DO} i(\theta) + r_{D} i(\theta)^{2} \right] \frac{\left[1 - M \sin \theta\right]}{2} d\theta$$
 (5b)

These, when solved, give the following diode and switch average conduction power-loss equations.

$$P_{QCDW} \approx \frac{\hat{L}_{o}V_{QQ}}{2} \left(\frac{1}{\pi} + \frac{M}{4}\cos\phi\right) + \hat{L}_{o}^{2}r_{Q}\left(\frac{1}{8} + \frac{M}{3\pi}\cos\phi\right)$$
(6a)

$$P_{DODN} \approx \frac{\hat{L}_{C} V_{DO}}{2} \left( \frac{1}{\pi} - \frac{M}{4} \cos \phi \right) + \hat{L}_{O}^{2} r_{D} \left( \frac{1}{8} - \frac{M}{3\pi} \cos \phi \right)$$
(6b)

These equations do not incorporate the effects of thirdharmonic addition but the difference in loss is small.

#### SWITCHING POWER-LOSS



Fig.2 Switching waveforms with power and energy.

Switching loss arising from crossover in device voltage and current waveforms. The heat energy added at each switching interval is now readily measurable with highbandwidth digital oscilloscopes, which perform waveform multiplication and integration to give instantaneous power and energy change [see Fig.2]. Wherever possible, manufacturers' direct loss measurements are used. For those devices for which loss data is unavailable, switching energy is estimated.

#### **Turn-Off Switching Energy**

Turn-off switching loss is often estimated from current fall, *tr1.* However, experimental waveforms generally show that 50% or more of the turn-off loss occurs during the voltage rise. Therefore Eq.(7) is used.

$$W_{CSW(cf)}(\theta) = V_S I(\theta) \frac{I_{C}}{0.8} \qquad (7) \qquad W_{CSW(cf)}(\theta) = \left(\frac{I(\theta)}{I_{OR}}\right)^n W_{OR} \qquad (8)$$

Where switching energy-loss measurements do exist, the relationship between  $W_{QSW(off)}$  and switched current may be approximated by Eq.(8), where  $W_{QR}$  is the turnoff energy-loss at a reference current,  $I_{QR}$ , and n is the gradient of the loss graph plotted on logarithmic axes. Curve fits to published loss graphs for the devices considered later are plotted in Fig.3.



Fig.3 Turn-off energy-loss versus switched-current graphs for various devices after parabolic curve fit

$$W_{\text{QSW-togf}}(\theta) \approx \left(\frac{\hat{I}_{O}}{I_{QR}}\sin\theta\right)^{3} W_{QR}$$
(9)

$$P_{\psi SW(\partial f_1)}(\theta) = \frac{f_{SW}}{2\pi} \left( \frac{\hat{L}_{\phi}}{I_{\phi h}} \sin \theta \right)^n W_{QR} \int_0^{\pi} \sin^n \theta \, d\theta$$
(10)

With sinusoidally modulated current,  $W_{QSW(off)}$  is given by Eq.(9); and Eq.(10) gives the total average loss. The remaining integration in Eq.(10) cannot be solved explicitly and must be approximated by numerical solution. The evaluation of average power-loss relies on specifying switching energy-loss as a continuous function of current which is then easily integrated.

# **Turn-On Switching Energy**

The variation in turn-on energy-loss with current may also be approximated by Eq.(8), or  $W_{QSW(on)}$  may be estimated using QRR data and Eq.(11).

$$W_{\text{CSW}(m)}(\theta) = \int_{0}^{t_{N}} v_{\mathcal{C}} i_{\mathcal{C}} dt = V_{\mathcal{S}} \left( Q_{RR} + I(\theta) \sqrt{\frac{2Q_{RR}}{dt' dt} + \frac{I(\theta)^{2}}{2di / dt}} \right)$$
(11)

$$Q_{\scriptscriptstyle RR}(\theta) = \frac{I(\theta)}{I_{\scriptscriptstyle DR}} Q_{\scriptscriptstyle BRR} \qquad (12a) \qquad Q_{\scriptscriptstyle RR}(\theta) = \frac{\hat{I}_{\scriptscriptstyle QL}}{\hat{I}_{\scriptscriptstyle DR}} Q_{\scriptscriptstyle RRR} \sin \theta \qquad (12b)$$

With modulated current  $W_{QSW(on)}(b)$  must be averaged over an output frequency period. Recovery di/dt is assumed sufficiently high (>400 A/µs), such that QRRapproaches the total stored charge in the diode, and is approximately proportional to forward current. QRR is then given at any current by Eq.(12a), where QRRR is the recovered charge at a reference current *IDR*, and, for sine-weighted PWM, Eq.(12b) gives QRR at each switching instant, 6.

With sinusoidal load-current,  $P_{QSW(on)}$  at any switching instant is given by Eq.(13), which gives Eq.(14) when averaged over  $2\pi$ .

$$\mathcal{R}_{SWrow}(\theta) = f_{SW} \mathcal{I}_{S} \left( \frac{\hat{f}_{\sigma}}{I_{DW}} Q_{SW} \sin \theta + \hat{I}_{\sigma} \sin^{\frac{3}{2}} \theta \sqrt{\frac{2\hat{f}_{\sigma} + 1_{TW}}{di^{\frac{3}{2}} dt} + \frac{\hat{f}_{\sigma}}{2di/dt}} \sin \theta} \right)$$
(13)

$$P_{\text{(SW}(\sigma)} \approx \frac{f_{\text{SW}} V_S}{2\pi} \left( 2 \frac{\hat{I}_{\odot}}{I_{DR}} Q_{RRR} + 2.472 \hat{I}_{\odot} \sqrt{\frac{Q_{RRR} \hat{I}_{\odot} / I_{DR}}{di / dt}} + \frac{\pi \hat{I}_{\odot}^2}{4di / dt} \right)$$
(14)

When a graph of  $W_QSW(on)$  measurements is available,  $P_QSW(on)$  is obtained by averaging Eq.(15) over  $2\pi$  to give Eq.(16), as previously performed for  $P_QSW(off)$ .

$$W_{\text{QSW(on1)}}(\theta) = \left(\frac{\hat{I}_{\theta}}{I_{DR}}\sin\theta\right)^m W_{DR}$$
(15)

$$P_{\text{(XSW(on))}} \approx \frac{f_{\text{SW}}V_{\text{S}}}{2\pi} \left(\frac{\hat{I}_{\text{O}}}{I_{\text{DR}}}\right)^{m} W_{\text{DR}} \int_{0}^{\pi} \sin^{m} \theta \, d\theta \tag{16}$$

### **Total Power-Loss**

The total conduction and switching loss in a bridge-leg switch-diode pair, PQD, is now given by Eq.(17). Note, that diode switching loss is assumed negligible. Where parabolic switching-loss equations are appropriate, PQ and PD are given by Eqs.(18a) and (18b).

$$P_{\rho D} = P_{\rho} + P_{D} = \left(P_{\rho CON} + P_{\rho SW(off)} + P_{\rho SW(off)}\right) + P_{DCON}$$
(17)

$$P_{Q2} \approx \frac{\hat{l}_{Q} P_{QQ}}{2} \left( \frac{1}{\pi} + \frac{M}{4} \cos \phi \right) + \hat{l}_{Q}^{2} P_{Q} \left( \frac{1}{8} + \frac{M}{3\pi} \cos \phi \right) +$$
(18a)  
$$\frac{f_{SW}}{2\pi} \left\{ \left( \frac{\hat{l}_{Q}}{l_{QR}} \right)^{n} W_{QR} \int_{0}^{\pi} \sin^{n} \theta \, d\theta + \left( \frac{\hat{l}_{Q}}{l_{DR}} \right)^{m} W_{DR} \int_{0}^{\pi} \sin^{m} \theta \, d\theta \right\}$$

$$P_{o\Sigma} \approx \frac{\hat{t}_{c} V_{gO}}{2} \left( \frac{1}{\pi} - \frac{M}{4} \cos \phi \right) + \hat{t}_{o}^{-2} r_{b} \left( \frac{1}{8} - \frac{M}{3\pi} \cos \phi \right)$$
(18b)

Net inverter power-stage efficiency,  $\eta iNV$  is then given by Eq.(19), where  $S_{C1}$  is inverter apparent output power.

$$\eta_{INV} \approx \frac{S_o \cos\phi}{S_o \cos\phi + 6 P_{OD}}$$
(19)

#### **DERATING POWER DEVICES**

Power devices must be operated below their absolute maximum ratings in most applications for an acceptable service life [13,14]. Current, voltage and power, or junction-temperature, derating must also be performed to allow for production spread in device characteristics, tolerance in design calculations, line-voltage surges, and cost effective heatsink design.

#### **Current Derating**

The most significant current derating arises from the impracticality of maintaining device case temperature, TC, at 25°C, i.e. the case temperature for which rated device-current is often specified [i.e. TCS]. Power devices are normally operated with TC(max) at 70-80°C at maximum ambient temperature with practical heatsinks. For case temperatures above 25°C, power-loss must be linearly derated from the maximum allowable value at TCS, PQS, according to Eq.(24), to keep junction temperature, TJ, at or below TJ(max).

$$P_{o}(T_{c}) = \begin{pmatrix} T_{J} - T_{c} \\ T_{J(MAT)} - T_{cs} \end{pmatrix} P_{o}(T_{cs})$$
(24)

A stress-ratio derating is then applied by reducing operating TJ below 150°C to give reasonable equipment service life. A value of 110°C will be used as the maximum working junction temperature, TJ(wmx), based on recommendations for non hermetically sealed packages [12].

### TRANSIENT THERMAL IMPEDANCE ASPECTS

From the maximum permissible average device powerloss at  $TJ_{(wmx)}$ , PQ ( $TJ_{(wmx)}$ ), the maximum permissible switch current is readily obtained for rectangular current pulses of width tP and duty-cycle ratio D from

Eq.(25) by solving for  $\hat{I}_O$ .

$$\frac{P_{\mathcal{O}}(\hat{L}_{\mathcal{O}})}{D} = \frac{\left(T_{\mathcal{O}(max)} - T_{\mathcal{O}(max)}\right)}{Z(t_{\mathcal{O}}, D)R_{d\mathcal{O}}}$$
(25)

Modifying Eq.(25) to include diode loss and *RecH*. thus rendering it usable with bridge-leg modules, gives

Eq.(26). This is now used to determine maximum  $\hat{I}_o$  by assuming heatsink surface, *TH* rather than case, *TC*, temperature is limited to 70°C.

$$\frac{P_{O}(\hat{I}_{O})}{D} = \frac{T_{J(\text{water})} - \left\{ \left[ P_{O}(\hat{I}_{O}) + P_{D}(\hat{I}_{O}) \right] R_{\text{dec}H} + T_{H(\text{max})} \right\}}{Z(I_{O}, D) R_{\text{dec}}}$$
(26)



Fig.4 Darlington BJT (a) single-pulse and repetitive transient thermal-impedance characteristics and (b) quasi-instantaneous conduction and switching loss components for  $f_{SW}$  5kHz,  $f_O$  50Hz and  $T_J$ -110°C

In sine-weighted PWM inverters, device quasiinstantaneous power pulses, obtained by averaging instantaneous power-loss over each  $f_{SW}$  period, approximate to sine pulses [Figs.4 and 5], and an equivalent rectangular power-pulse with the same amplitude and area may be used to give a conservative estimate of heating effect [14,15]. Solving for  $\hat{I}_O$  that gives  $TJ=110^{\circ}$ C, or any other  $T_J$  for given  $f_{SW}$  and  $f_O$ values, therefore, proceeds by putting total average transistor and diode loss, PQ and PD, expressed in terms of  $\hat{I}_O$ , in Eq.(26), and solving for  $\hat{I}_O$ , assuming PQ originates in a rectangular pulse of amplitude  $\pi PQ$ and width and duty-cycle  $tP = 1/\pi fo$  and  $D = 1/\pi$ ,



Fig.5 (a) High-speed IGBT, (b) IGBT, and (c) MOSFET, quasi-instantaneous conduction and switching loss components for  $f_{SW}=20kHz$ ,  $f_O=50Hz$  and  $T_I=110$  °C operation at peak output current.

# **EVALUATION OF USABLE DEVICE CURRENT**

The evaluation of usable current is most simply determined by calculating device loss and TJ for each *fsw* or *fo* value over a range of operating conditions as inverter *IO* is increased, [Fig.6], and collecting all the

#### $I_{O(max)}$ values giving the required $T_{J(wmx)}$ .



Fig.6 Darlington (a) bridge-leg transistor and diode loss components and (b) junction temperature and inverter efficiency versus peak inverter output current

This is exemplified for the Darlington BJT module in Fig.7 where  $\hat{I}_{O(max)}$  variation with  $f_O$  and  $f_{SW}$  are given. The corresponding net inverter efficiency values may be similarly collected and plotted. The increase in  $\hat{I}_{O(max)}$  with  $f_O$ , seen in Fig.7a, results from the improved filtering effect of package thermal inertia and reduced  $T_J$  ripple. Usable  $\hat{I}_{O(max)}$  is at least 50%

higher at fo =50Hz than fo=0.5Hz, making adaptable current limiting of considerable benefit in VVVF applications to enable full device utilisation.

The rapid decrease in  $\hat{I}_{O(max)}$  with *fsw*, seen in Fig 7b, results from increasing switching-loss. A simple relationship between  $\hat{I}_{O(max)}$  and *fsw* is not specifiable because conduction and switching loss vary faster than proportionately with current. Hence  $\hat{I}_{O(max)}$  decreases more slowly than in inverse proportion to *fsw*.



Fig.7 Darlington BJT peak usable inverter output current  $I_{O(\max)}$  versus (a) inverter  $f_O$  with  $f_{SW}$   $\sim$  5kHz and (b) inverter  $f_{SW}$  with  $f_O$  = 50Hz for  $T_J \leq 110^{\circ}C$ 

From Fig.7 it is seen that, for operation at fsw=5kHz

and fo=50Hz,  $\hat{I}_{O(max)}$  is limited to 71A for the Darlington BJT. This is confirmed by practical experience because the device is recommended for and applied in 33kVA, 415V AC inverters [8,11] with a maximum continuous r.m.s. output-current capability of 49.5A [i.e. with 110% continuous current overload because the nominal rated output is 45A r.m.s.], which

corresponds to an  $\hat{I}_{O(max)}$  of 70A.

Maximum on-state voltage and typical switching parameters are often specified and were used, whenever available, in determining the presented device usable current values [5-12]. Generally, 125°C conduction and switching loss data is used for utilisation prediction and comparison at 110°C. Similarly, 125°C freewheel-diode conduction and reverse-recovery data is used.

## VARIATION IN DEVICE UTILISATION

Maximum usable peak inverter current,  $\hat{I}_{O(max)}$ , is evaluated for a range of 1000-1200V, 150A devices, when operated with TJ at 110°C in a 415V inverter. Power loss graphs are given in Fig.8 for the devices when operated in an inverter at the same,  $\hat{I}_O$ , and illustrates differences in conduction and switching power-loss and their temperature sensitivity.



Fig.8 Half bridge-leg conduction and switching loss versus fSW for several 1000V, 150.4 devices at 20kHz



Fig.9 Peak usable current  $\hat{I}_{O}$  versus  $f_{O}$  for devices with  $T_{J} = 110$  °C and  $f_{SW^{2}} = 20kHz$  (a) if only conduction loss existed (b) with conduction and switching loss



Fig. 10 (a) Peak usable current  $\hat{I}_{O}$  versus  $f_{SW}$  for devices with  $T_J = 110$  °C and with  $f_{O} = 50$ Hz (b) corresponding inverter efficiency  $\eta_{INV}$  versus  $f_{SW}$ 

#### **Usable Switch Current at High Frequency**

The variation in usable  $\hat{I}_{O(max)}$  and inverter powerstage efficiency,  $\eta_{INV}$ , with fo and fSW is shown in Figs.9 and 10. The low  $R_{\delta IC}$  of the cascode-switch, 150A, single-BJT, compression-capsule package allows its use at about twice the  $\hat{I}_{O(max)}$  of all other devices except the MOSFET switch, as seen in Figs.9b and 10a.

High MOSFET  $\hat{I}_{O(max)}$  arises because a 1000V. 150A rating is achievable using five parallel 1000V, 28A modules which give very low  $R\omega c$  and  $R\omega t$  values.

The higher  $\hat{I}_{O(max)}$  of the Siemens IGBT, [Fig.10a] over the high-speed IGBT, similarly, arises despite lower efficiency [Fig.8] due to lower  $R\omega C$ . The

general increase in  $I_{O(max)}$  with fo seen in Fig.9 arises because of improved thermal filtering, and shows that adaptive active-current-limiting would optimise device utilisation, irrespective of device type.

Fig.9a gives usable  $I_{O(max)}$  assuming all switching loss is climinated, and shows that for most devices a factor of three improvement appears possible at 20kHz. This is of interest because it gives an indication of the potential gain in utilisation obtainable using snubber networks or soft switching

The ordering of devices in Fig.9a is determined by onstate voltage and package thermal performance. The

higher  $I_{O(max)}$  is obtained with the single stage BJT in the cascode configuration, the low-saturation-voltage

IGBT has the higher  $\hat{I}_{O(max)}$  of all IGBTs, and the MOSFET with its high RDS(on) has a relatively low

 $I_{O(max)}$  compared with the faster IGBTs, despite good package thermal performance, because of its significantly higher on-state voltage.

If  $f\partial$  is held constant at 50Hz and fSW varied,  $I_{O(max)}$  varies for the devices varies as shown in Fig.10a. Corresponding  $\eta NV$  graphs are given in Fig.10b. Fig.10a illustrates the penalty associated with high fSW inverter operation because, except for MOSFETs, the

fall off in usable  $I_{O(max)}$  is very rapid with increasing *fsw*, even for the high-speed IGBT.

#### **CONCLUSIONS**

The data presented in Figs.8 to 10 is not intended for comparison between manufacturers devices, since some aspects of device performance are not well specified and variability exists in the way in which device data is collected. The intention has been to demonstrate how usable device current varies with modulating signal frequency [Fig.9b], switching frequency [Fig.10], and the level of soft switching employed.

Predicting usable current does not only require knowledge of device conduction and switching loss but also device thermal conditions, such as thermal impedance, equivalent power pulses for steady-state operation, and in the case of transient load changes thermal response to power waveform transients. With wide variation in power-electronics system input and/or output quantities and modulating and switching frequency possible [e.g. VVVF inverters using hysteresis current control] determining usable current in the presence of tolerance in device characteristics and operating conditions is a complex matter. Temperature-regulated active current limiting would case this by ensuring that power-stages are always usable up to their full capability under transient, as well as steady-state, conditions.

#### REFERENCES

 V. Ikeda, J. Itsumi and H. Funato, "The power loss of the PWM voltage-fed inverter". Proc. of IEEE Power Electronics Specialists Conf., 1988, pp.277-83.

2. L. K. Mestha and P. D. Evans, "Analysis of on-state losses in PWM inverters", IEE Proc., Vol. 136, Pt. B, July 1989, pp.189-195.

 J. W. Kolar, H. Ertl and F. C. Zach, "Calculation of the passive and active component stress of three phase PWM converter systems with high pulse rate", Proc. of European Conf. on Power Electronics and Applications, 1989, pp.1303-1311.

 J. W. Kolar, H. Ertl and F. C. Zach, "Influence of the modulation method on the conduction and switching losses in a PWM converter system", Proc. of IEEE Industry Applications Society Annual Meeting, 1990, pp.502-510.

 G. Boker and K. Heumann, 'Comparison of IGBTs and HF-GTOs with respect to high-frequency inverter applications", Proc. of IEEE Power Electronics Specialists Conf., 1991, pp.551-556.

 A. Petterteig and T. Rogne, "IGBT turn-off losses in hard switching and with a capacitive snubber", Proc. of European Conf. on Power Electronics and Applications, 1991, pp.203-208.

7. "GTR Module (IGBT) Data Book", Toshiba Corp., Japan, Pub. No.35060, 1990.

8. "GTR Module Data Book", Toshiba Corp., Japan, Publication No. 3504D,1989.

9. "SIPMOS Semiconductors Data Book", Siemens AG., Munchen, Germany, 1990.

10. "Power Line Power Transistors", Marconi Electronic Devices, Lincoln, UK, Pub.No.P47, 1986.

11. "Standard transistorized inverter", Toshiba Corp., Japan,

TOSVERT-130G1 for driving general purpose AC motors, Publ. No. 87-05(A)QC6403113.

12. P. D. T. Connor, "Practical Reliability Engineering", John Wiley & Sons Ltd., Chichester, 1985, pp.200-203.

 US Military Handbook, "Electronic Reliability Handbook", MIL-HDBK-338, Vol. 1 of 11, 15 Oct. 1984, Section 7.0.

14. "Silicon Rectifier Data Manual", Motorola Inc., 1980, pp.21-2.21.

15. W. E. Newell, "Dissipation in Solid State devices - The magic of I, 10, 12EE Trans. Industry Applications, Vol. 1A-12, No. 4, 1979, pp.386-396.