# A PFC Topology with Low Input Current Distortion Suitable for Aircraft Power Supplies

Joe C. P. Liu\*<sup>†</sup>, Chi K. Tse\*, N. K. Poon<sup>†</sup>, Y. M. Lai\* and M. H. Pong<sup>†</sup>

\*Department of Electronic and Information Engineering, Hong Kong Polytechnic University, Hong Kong <sup>†</sup>Department of Electrical and Electronic Engineering, University of Hong Kong, Hong Kong

Email: cpliu@eee.hku.hk & encktse@polyu.edu.hk

Abstract—This paper presents an AC-DC converter topology for realization of PFC converters for applications where the mains frequency is high and a low input current harmonics is required, e.g., in aircraft power systems. The proposed topology eliminates crossover distortion due to the presence of input rectifiers and the inevitable input current phase lead. The idea is to stack a DC voltage on top of the AC mains voltage to prevent voltage polarity reversal in the input, eliminating the input bridge rectifier. This eliminates the crossover distortion, which can be significant for supply systems having a high mains frequency. In addition, the proposed PFC converter allows bi-directional energy flow, ensuring all inductors work in continuous conduction mode and hence eliminating the distortion due to the abrupt change of dynamic response when the operating mode changes. Analysis and design of the power and control circuits will be given and discussed. An experimental system will be presented for verification purposes.

### I. INTRODUCTION

The aim of PFC converters is to reduce the input current harmonics and provide high power factor to the AC mains supply. A bridge rectifier followed by a boost converter operating at critical conduction mode or in continuous conduction mode under average current mode control is being widely used for PFC applications because of its simplicity [1],[2]. Researchers have revealed two major distortions in boost type PFC configurations [3],[4].

- 1) It has been shown by Sun [3] that the use of average current mode control method and a filtering capacitor placed after the input bridge rectifier for eliminating high-frequency ripple current will introduce a leading phase to the input current relative to the input mains. Near the zero crossing point of the input AC voltage, the input current reverses in advance of the voltage due to the phase lead, and the input bridge rectifier will be reverse biased and cease to conduct current. This causes a step change in the input current and gives rise to crossover distortion. The significance of this distortion increases with the mains frequency and can be very serious when the power system operates at 400 Hz or above in airborne applications.
- 2) Another distortion is caused by the change of operating mode of the boost inductor when the load and/or input voltage is changed. The dynamics of the converter changes abruptly, causing distortion to the input current. Although critical conduction mode operation can alleviate the problem, it is undesirable for high power applications since the high ripple current flow in the inductor and switches increases the conduction loss. Moreover, the problem can be reduced by adding a



Fig. 1. Crossover distortion



Fig. 2. Distortion due to mode change

special correction factor to the input current sampling circuit [4], at the expense of an increased complexity of the control circuits.

Figure 1 shows the crossover distortion of input current of a PFC caused by the phase lead of input current to the mains voltage and the input bridge rectifier. Figure 2 shows the distortion at the change of operating mode.

In this paper we propose a PFC converter topology that can eradicate the distortions described above. This topology is based on the rectifierless AC-DC conversion topology presented in [5], which uses two DC-DC converters to provide a DC stacking voltage to the AC input voltage, thereby preventing polarity change of the input voltage and hence eliminating the need for input rectifiers. The basic configuration is shown in Fig. 3 (a). In particular, the specific choice of constituent DC-DC converters, as shown in Fig. 3 (b), has been found

## 0-7803-8399-0/04/\$20.00 ©2004 IEEE.



Fig. 3. Rectifierless AC/DC converter circuit. (a) General configuration; (b) specific circuit choice.



Fig. 4. Control circuit for power factor correction

to have lowest voltage stress on the switches and is selected for the implementation of PFC converters. Moreover, it has been revealed [5] that this rectifierless topology suffers from circulating power loss, which becomes significant when the stacking voltage is large. Thus, in this paper, instead of using a constant DC stacking voltage, we introduce a variable stacking voltage, resulting in significant reduction of the circulating power and loss.

In Section II, we will review the operation of the proposed circuit, and explain how circulating power loss can be reduced in this circuit. In Section III we will present experimental results verifying the operation of the circuit and its ability of eliminating distortion at high line frequency (400 Hz). Finally, Section IV gives the conclusion.

#### **II. OPERATION ANALYSIS**

The power conversion stage consists of two DC-DC bidirectional converters, as shown in Fig. 3 (b). DC-DC converters 1 and 2 are boost and buck converter according to the power flow directions shown by the solid arrows. To realize the input rectifierless AC-DC conversion, DC-DC converter 2 should provide a stacking voltage  $\xi(t)$  to the mains Vi such that the input voltage of DC-DC converter 1,  $V_1$ , is always positive regardless of  $V_i$ . To satisfy this condition, the output voltage U and  $\xi(t)$  must satisfy

$$U > D_2(t)U = \xi(t) > E \sin 2\pi f_e t \quad \text{for all } t \tag{1}$$

where all symbols are defined in Fig. 3.

This implies that U must be greater the amplitude of the input AC voltage E and the overall conversion is a step-up operation. Since the conversion ratio of DC-DC converter 1 is equal to  $1/(1 - D_1(t))$ , the relationship between U,  $V_i$ ,  $D_1(t)$ and  $D_2(t)$  is given by

$$U = \frac{V_i}{1 - D_1(t) - D_2(t)}.$$
 (2)

# A. Reduction of Circulating Power

The topology used for PFC converter implementation has a drawback in conversion efficiency due to circulation power. It has been shown in [5] that the circulating power is equal to  $4\xi/\pi E$  times the output power  $P_o$  when stacking voltage  $\xi$  is kept constant. This means that the minimum circulating power flows around DC-DC converters 1 and 2 is  $4P_o/\pi$  since  $\xi$  must be greater than E. To reduce the circulating power, we proposed to add a time varying component, which is in anti-phase to  $V_i$ , to the stacking voltage in order to provide "just enough" stackup DC voltage during the negative cycle. It can be done by equating the duty cycle of  $M_1$  and  $M_2$ , i.e.,  $D_2(t) = D_1(t) = D(t)$ . Under this condition, the stacking voltage  $\xi(t)$  as well as the output voltage U and the input voltage to DC-DC converter 1 can be derived as follows.

$$U = \frac{V_i}{1 - 2D(t)}$$
 or  $D(t) = \frac{1}{2} \left( 1 - \frac{V_i}{U} \right)$  (3)

$$\xi(t) = D(t)U = \frac{1}{2}(U - V_i)$$
(4)

$$V_1(t) = \xi(t) + V_i = \frac{1}{2} (U + V_i).$$
 (5)

We can see that  $\xi(t)$  contains a time varying component  $V_i/2$ , which is in antiphase to  $V_i$ . In addition, (5) shows that  $V_1$  is always positive with U > E and satisfies the basic requirement.

To derive the circulating power when the converter operates for PFC, we can assume that the input current  $I_i$  is controlled to follow the shape of the mains  $V_i$  with amplitude equal to  $2P_o/E\eta_{\text{overall}}$ , where  $\eta_{\text{overall}}$  is the overall efficiency of the converter, i.e.,

$$I_i = \frac{2P_o}{E\eta_{\text{overall}}} \sin 2\pi f_e t.$$
(6)

Then, the circulating power  $P_{\text{circulate}}$  is given by [5]

$$P_{\text{circulate}} = 2f_e \int_0^{1/2f_e} (V_i + \xi(t)) I_i.dt - P_o$$

167

$$= \left(\frac{2U}{\pi E \eta_{\text{overall}}} - \frac{1}{2}\right) P_o. \tag{7}$$

It can be seen that the minimum circulation power  $(2/\pi - 1/2)P_o$  can be achieved when U is made close to E. The circulating power is reduced by a factor of 9.32 when compared with  $4P_o/\pi$ .

Obviously, if  $\eta$  is the efficiency of each constituent converter, the total loss due to the circulating power is

$$loss_{circulate} = 2P_{circulate} \left(\frac{1}{\eta} - 1\right).$$
 (8)

Also, as power goes directly to the output through DC-DC converter 1, the loss is

$$\operatorname{boss}_{\operatorname{direct}} = P_o\left(\frac{1}{\eta} - 1\right). \tag{9}$$

Hence, the overall efficiency is

$$\eta_{\text{overall}} = \frac{P_o}{P_o + \text{loss}_{\text{circulate}} + \text{loss}_{\text{direct}}}$$

$$= \frac{P_o}{P_o + P_o \left(\frac{1}{\eta} - 1\right) \left(\frac{4U}{\pi E \eta_{\text{overall}}}\right)}$$

$$= 1 - \frac{4U}{\pi E} \left(\frac{1}{\eta} - 1\right). \quad (10)$$

Alternatively, we can write

$$\eta = \frac{1}{1 + \frac{\pi E}{4U} \left(1 - \eta_{\text{overall}}\right)} \tag{11}$$

which can be used to estimate the constituent converter efficiency from the measured overall efficiency.

## B. Control Circuit Realization for PFC

The simplified control circuit shown in Fig. 4 is used for the PFC control. The input current error amplifier forces the input current to follow the reference derived from  $V_i$ . The reference voltage for regulating the output voltage U is made proportional to the input voltage amplitude. This makes Udecrease with E and reduces the ratio U/E at low AC voltage input which helps to reduce circulation power derived in (7). The theoretical basis of the control possibility has been discussed in [2],[6].

### **III. EXPERIMENTAL RESULTS**

A PFC converter using the proposed topology has been built for verification. The output voltage was made to vary with the input mains amplitude as described in the previous section. Some test results are shown in Table I.

From the results of Test 1 and using (11), we can estimate the constituent converter efficiency  $\eta$ , i.e.,  $\eta = 96.6$  %. We can check consistency with the results of Test 2. Assuming  $\eta = 96.6$  % for Test 2, we get the overall efficiency as 86.5 %, which agrees with the measured one.

Figure 5 shows the operating waveforms of  $V_1$ ,  $\xi(t)$ ,  $V_i$  and  $I_i$ . We can see that  $\xi(t)$  is in anti-phase to  $V_i$  and its magnitude reduces when  $V_i$  is positive in order to reduce the circulation power.

Figures 6 and 7 show the operating waveforms at 400 Hz mains frequency and no significant distortion has been found.



Fig. 5. Waveforms of  $V_1$  (Ch1),  $\xi(t)$  (Ch2),  $V_i$  (ChA) and  $I_i$  (Ch4), for input voltage 90 V (rms) and line frequency 50 Hz.



Fig. 6. Waveforms of  $V_1$  (Ch1),  $\xi(t)$  (Ch2),  $V_i$  (ChA) and  $I_i$  (Ch4), for input voltage 230 V (rms) and line frequency 400 Hz.

TABLE I TEST RESULTS

| Test | Input<br>Voltage<br>$E/\sqrt{2}$ (rms) | Output<br>Voltage U | Output<br>Power Po | Measured<br>Efficiency<br>$\eta_{\rm overall}$ |
|------|----------------------------------------|---------------------|--------------------|------------------------------------------------|
| 1    | 90 V                                   | 174.4 V             | 100 W              | 93.8 %                                         |
| 2    | 90 V                                   | 382.6 V             | 100 W              | 87.3 %                                         |
| 3    | 230 V                                  | 380.2 V             | 100 W              | 94.5 %                                         |

Figure 8 is the blow-up waveforms of  $V_i$  and  $I_i$ , and no crossover distortion has been observed even when a noticeable phase lead of the input current due to the input filter is present at 230 V, 400 Hz input.

Figures 9 and 10 show the operating duty cycle at different values (0 V and 300 V) of  $V_i$ . The calculated (using (3)) and the measured duty cycles are in perfect agreement. At  $V_i = 0$  the calculated and measured duty cycle are 0.5 and 0.499 while at  $V_i = 300$  V the calculated and measured duty cycle are 0.105 and 0.119, respectively.

Authorized licensed use limited to: Hong Kong Polytechnic University. Downloaded on December 16, 2008 at 01:26 from IEEE Xplore. Restrictions apply



Fig. 7. Waveforms of  $V_1$  (Ch1),  $\xi(t)$  (Ch2),  $V_i$  (ChA) and  $I_i$  (Ch4), for input voltage 90 V (rms) and line frequency 50 Hz.



Fig. 8. Waveforms of  $V_i$  (ChA) and  $I_i$  (Ch4), for input voltage 230 V (rms) and line frequency 400 Hz.

## **IV. CONCLUSION**

An input rectifierless PFC converter with low input current distortion has been proposed and verified experimentally. It eradicates the crossover distortion due to the input rectifier and the phase lead of input current introduced by the filter and control circuits in conventional PFC converters, which is a significant problem at high mains frequencies. No distortion due to mode changing has been found since the converter allows bi-directional energy flow and all inductors work at continuous conduction mode at all times. A control circuit has been designed to reduce the circulation power and provide higher conversion efficiency. This makes the proposed PFC converter suitable for airborne power systems requiring low input current harmonics with a relatively high mains frequency. Possible future work way proceed along the idea of rectifierless configurations [7] as well as other practical design tradeoff considerations [8].



Fig. 9. Waveforms of  $V_i$  (ChA) and D(t) (Ch3) at zero crossing point.



Waveforms of  $V_i$  (ChA) and D(t) (Ch3) at input voltage 300 V Fig. 10. (rms).

#### REFERENCES

- [1] R. Redl, "Power-factor-correction in single-phase switching-mode power supplies," Int. J. Electronics, vol. 77, no. 5, pp. 555-582, 1994.
- [2] C.K. Tse, "Circuit theery of power factor correction in switching converters," Int. J. Circuit Theory Appl., vol. 31, no. 2, pp. 157-198, 2003.
- J. Sun, "Demystifying zero-crossing distortion in single-phase PFC converters," IEEE PESCO2 Record, pp. 1109-1114, 2002.
- [4] K. de Gusseme, D.M.V. de Sype, A.P. van den Bossche and J.A. Melkebeek, "Sample correction for digitally controlled boost PFC converters operating in both CCM and DCM," Proc. IEEE APEC, pp. 389-395, 2003.
- [5] C.P. Liu, C.K. Tse, N.K. Poon, B.M.H. Pong and Y.M. Lai, "Synthesis of input-rectifierless AC-DC converters," IEEE Trans. Power Electronics, vol. 19, no. 1, pp. 176-182, Jan 2004.
- C.K. Tse and M.H.L. Chow, "Theoretical study of switching converters [6] with power factor correction and output regulation," IEEE Trans. Circuits and Systems Part I, vol. 47, no. 7, pp. 1047-55, July 2000. A. Ikriannikov and S. Ćuk, "Direct ac/dc conversion without input
- [7] rectification," IEEE PESC99 Record, pp. 181-186, 1999.
- [8] C. Zhou and M. Jovanović, "Design trade-offs in continuous current-mode controlled boost power-factor correction circuits," Proc. High Frequency Power Conversion Conference, pp. 209-220, 1992.