Article

# Spatially-Resolved Thermometry of Filamentary Nanoscale Hot Spots in TiO<sub>2</sub> Resistive Random Access Memories to Address Device Variability

Timm Swoboda, Xing Gao, Carlos M. M. Rosário, Fei Hui, Kaichen Zhu, Yue Yuan, Sanchit Deshmukh, Çağıl Köroğlu, Eric Pop, Mario Lanza, Hans Hilgenkamp, and Miguel Muñoz Rojo\*



 $5 \ \mu m^2$ . Électrical characterization shows that the variability indicated by the standard deviation of the forming voltage is ~2 times larger for  $5 \times 5 \ \mu m^2$  devices than for the  $2 \times 2 \ \mu m^2$  ones. Further knowledge on the reason for this variability is gained through the SThM thermal maps. These maps show that for  $2 \times 2 \ \mu m^2$  devices the formation of one filament, i.e., hot spot at the device surface, happens reliably at the same location, while the filament location varies for the  $5 \times 5 \ \mu m^2$  devices. The thermal information, combined with the electrical, interfacial, and geometric characteristics of the device, provides additional insights into the operation and variability of RRAMs. This work suggests thermal engineering and characterization routes to optimize the efficiency and reliability of these devices.

**KEYWORDS:** resistive random access memory, scanning thermal microscopy, device variability, conductive filaments, heat dissipation in electronics

# INTRODUCTION

Resistive switching devices are considered promising for nonvolatile memory and neuromorphic computing.<sup>1-3</sup> A type of such devices is resistive random access memory (RRAM), which tends to feature low power consumption, high speed, and simple device configuration.<sup>4</sup> RRAM devices typically consist of an oxide insulator sandwiched in a two-terminal metal-insulator-metal layered structure.<sup>5</sup> The principle of operation of an RRAM device is based on the formation (set) and breaking (reset) of a conductive filament in the oxide layer.<sup>6,7</sup> In the recent past, resistive switching has been investigated in a wide variety of metal oxides, like  $HfO_2$ ,<sup>8-10</sup>  $Ta_2O_5$ ,<sup>11,12</sup> or  $TiO_2$ .<sup>13-15</sup> Some of the major challenges associated with these devices are related to a lack of reliability in device operation and storage mechanisms that results in high variability of their electrical performance.<sup>16,17</sup> Understanding the underlying fundamental operation, like filament size,<sup>18</sup> position,<sup>19</sup> current density,<sup>20</sup> and heating,<sup>21</sup> is therefore essential for the evaluation, design, and optimization of RRAMs. Different studies have estimated that the diameter of conductive filaments could be below 10 nm.<sup>22,23</sup> Through

variability of TiO<sub>2</sub> RRAM devices with area sizes of  $2 \times 2$  and  $5 \times$ 

these confined conductive regions flow large currents that can lead to high power densities  $>10^{13}$  W/cm<sup>3,9</sup> Deshmukh et al.<sup>9</sup> determined that these high power densities can cause extremely high temperature rise, over 1000 K in HfO<sub>2</sub>-based RRAM filaments. These elevated temperatures not only reduce the endurance and performance of devices themselves but also threaten the operation of the electronics in the vicinity because of potential thermal crosstalk. Within this context, thermal management is becoming essential in memory circuits, like those for neuromorphic computing, where controlling temperature variation is needed for efficient and stable data processing.<sup>24</sup> Therefore, further observations and analyses of filament-induced hot spots in RRAMs are relevant for achieving optimum, reliable, and efficient performance.

Received: June 12, 2023 Accepted: August 14, 2023 Published: September 5, 2023





The need to improve the reliability of RRAM devices has been a topic of ample discussion.<sup>25-27</sup> Park et al.<sup>26</sup> characterized the existence of multiple conductive paths in  $Ta_2O_{5-x}/TaO_{2-x}$  RRAM devices by means of transmission electron microscopy (TEM). However, on the basis of these measurements, no conclusions can be drawn on the heat distribution associated with these filament-based devices during operation. Baeumer et al.<sup>27</sup> observed the change of the position of the active conductive filament as a consequence of I-V cycling in SrTiO<sub>3</sub> RRAM devices using photoelectron emission microscopy (PEEM). The filament is localized through the analysis of the photoemission threshold difference across the device area. PEEM is limited by its depth of field of a few nanometers and by the lack of information toward the current or heat distribution in steady state. Because of the depth limitation, the PEEM studies must also be performed on special device structures, for example, by using photoelectrontransparent graphene electrodes.<sup>27</sup>

Scanning thermal microscopy (SThM)<sup>28-34</sup> is a scanning probe microscopy (SPM)-based technique that offers new possibilities to explore the operation of electronic devices. It uses a special temperature sensitive probe with high precision (<1 K) that enables the characterization of thermal phenomena with nanoscale spatial resolution. SThM has been applied to study the energy dissipation of different devices, like memories,<sup>9,35,36</sup> and phase change materials (PCM).<sup>30,37</sup> Importantly, the combination of high thermal and spatial resolution makes SThM an ideal tool for analyzing heating in filament-based RRAM devices.<sup>34,38</sup> As an example, Datye et al.<sup>35</sup> employed SThM for surface mapping of the hot spots due to conductive bridges formed in MoTe<sub>2</sub> memory devices. Recently, Deshmukh et al.<sup>9</sup> imaged the spatial extent and temperature of the filament operation in HfO<sub>x</sub>-based RRAMs, assessing the effect of heat spreading on memory operation. Similarly, Nandi et al.<sup>36</sup> investigated the temperature distribution in NbO<sub>x</sub>-based RRAM devices. Additional studies on the fundamental thermal behavior of filamentary memories are essential for gaining further insight toward how the switching mechanisms are influenced by geometry, materials, and contacts. This will enable new thermal engineering routes for more efficient and reliable RRAMs.

In this work, we used SThM to characterize the localized filamentary heating in TiO<sub>2</sub>-based cross-point RRAM devices and correlate these observations with device performance and reliability. While previous reports using SThM analysis on memories<sup>9,35,36</sup> focus on the fundamental assessment of filament-induced heat spreading, the evaluation of the memory switching variability by combining electrical and thermal data has not previously been carried out. The analysis of the thermal maps obtained by SThM is capable of providing further insights into the cause of device switching variability. We chose  $TiO_2$  as the switching material for the RRAM, given its widespread use for these devices and because it is reliable and is easy to grow, which makes it a good candidate for the characterization of different areas.<sup>39,40</sup> We observed significant differences in the thermal behavior of devices with two different cross-point areas, i.e.,  $2 \times 2$  and  $5 \times 5 \mu m^2$ , in terms of their I-V switching variability and the stability of the conductive filament. SThM provides valuable information to evaluate sources of variation and to suggest routes for optimizing device performance and reducing variability.

## EXPERIMENTAL RESULTS

Fabrication of the RRAM Device Structure. Figure 1 shows a cross-sectional schematic of the investigated RRAM structure based on a thin TiO<sub>2</sub>/Ti layer (from bottom to top) sandwiched between two Au electrodes. To fabricate this RRAM, we first deposited a thin 10 nm Ti layer for adhesion on top of a Si/SiO<sub>2</sub> (300 nm) substrate. Then, we used e-beam evaporation to deposit the bottom Au electrodes with a thickness of 30 nm. The switching material consists of a TiO<sub>2</sub>/Ti bilayer where each layer has a thickness of 10 nm, deposited by e-beam evaporation (Ti) and atomic layer deposition  $(TiO_2)$ . A 30 nm thick top Au electrode was evaporated with e-beam. Finally, we covered the whole structure with a 10 nm thick Al<sub>2</sub>O<sub>3</sub> capping layer grown by atomic layer deposition (ALD) to electrically insulate the sample. The top view of the device consists of a crosspoint structure with contact pad sizes of  $100 \times 100 \ \mu m^2$ . For the purpose of this study, we fabricated devices with two different crosspoint areas: 2 × 2 and 5 × 5  $\mu$ m<sup>2</sup> (see Supporting Information Section S1).

Characterization of the Current-Voltage Characteristics. The filament formation process in metal oxide RRAMs is achieved when applying a forming voltage (up to 3 V) to the device, which is associated with the creation of a conductive path that results from the connection of oxygen vacancies.<sup>1</sup> Forming is accompanied by a sharp decrease of the device resistance from native oxide resistance to a low resistive state (LRS). The filament can be (partially or completely) broken when a sufficiently high reverse bias (-1.5 V < V < -1 V) is applied to the device (reset process), causing an increased resistance also referred to as high resistive state (HRS). The device can switch to LRS on applying a voltage, lower than during forming (0.5 V < V < 1.5 V), showing the bipolar nature of our devices (set process). The electrical measurements were performed in a probe station connected to a Keithley 4200 A-SCS semiconductor parameter analyzer (SPA) applying voltage or current bias at room temperature. In pristine TiO<sub>2</sub> RRAMs described above, we formed the filament by applying a positive voltage sweep with an initial current compliance of  $I_{cc} = 1 \ \mu A$ . After initial forming, we repeated these measurements ( $I_{cc} \leq 1 \text{ mA}$ ) for ten cycles to ensure cyclability of the devices (see Supporting Information Section S2). Figure 1 show two examples of multiple I-Vcurves obtained at two devices with an area of (b)  $2 \times 2 \mu m^2$  and (c)



**Figure 1.** (a) Cartoon diagram of the device and measurement setup, showing the SThM probe on top of the RRAM. The zoom-in schematic shows the conductive filament formed in the active  $TiO_2/Ti$  layer upon application of an electrical bias *V*. (b, c) Measured *I*–*V* characteristics of the devices for four cycles. The inset figures at the bottom right show the SThM temperature map of the same device at the bias point corresponding to the star symbol. The thermal maps reveal the hot spot generated by the filament for a device area of (b) 2 × 2  $\mu$ m<sup>2</sup> (scale bar 350 nm) and (c) 5 × 5  $\mu$ m<sup>2</sup> (scale bar 1  $\mu$ m).

 $5 \times 5 \ \mu\text{m}^2$ . In both examples we observed the previously mentioned sharp increase and decrease of the electric current during the set and reset processes, respectively. After measuring more than 40 devices both electrically and thermally, we observed a higher cycle-to-cycle variability in the  $5 \times 5 \ \mu\text{m}^2$  devices compared to the  $2 \times 2 \ \mu\text{m}^2$  ones, as can be seen in Figure 1b,c. Additionally, we observed a higher intrinsic device-to-device variability in the  $5 \times 5 \ \mu\text{m}^2$  devices (see Supporting Information Section S3).

Thermal Characterization with SThM. SThM measurements were performed on our RRAMs to simultaneously image the topography and heating features on the device surface, while electrical bias is applied to the device. To obtain thermal maps with SThM, we used an Asylum atomic force microscope (AFM) and an SThM thermoresistive probe (Pd on SiN from Bruker). These SThM probes can correlate temperature variations in the tip to changes in electrical resistance with  $\Delta R_{\text{probe}} \propto \Delta T_{\text{probe}}^{41}$  The SThM probe is electrically connected to an external Wheatstone bridge consisting of two fixed resistances (1 k $\Omega$  each), a potentiometer ( $R_{pot}$ ), and the resistance of the probe  $(R_{\text{probe}})$ . When the SThM is operated, a voltage bias is applied to the Wheatstone bridge to induce an electric current. The potential measured across the bridge  $(V_{\text{SThM}})$  allows us to determine accurately the changes of the electrical resistance of the probe and, hence, temperature variations on the surface of the device. Note that the electric current through the probe causes Joule self-heating and an increase in probe temperature, which consequently results in an increase in its electrical resistance. For thermal sensing, this current must be as low as possible to keep the probe self-heating low compared to the temperature of the surface being scanned. During SThM scans, a constant electrical bias was applied between the two electrodes of the RRAM device. The conversion of SThM electrical probe signals into surface temperature to determine the heating of the RRAM devices is possible because of a process of calibration. For more details about the calibration, we would like to refer to ref 42 and Supporting Information Section S4.

As illustrated in Figure 1a, after the conductive filament is formed in the RRAM device, SThM can map the hot spot generated on the surface of the device due to Joule heating. In the insets of Figure 1b,c, we present two steady-state temperature maps with their corresponding I-V curves. The star symbol indicates the voltage bias applied to the device while performing the SThM scan. In both cases, we observed a hot spot with a surface temperature increase of  $\Delta T = 17$ and 8 K in the 2 × 2 and the 5 × 5  $\mu$ m<sup>2</sup> device, respectively, when powers of ~400  $\mu$ W and ~300  $\mu$ W were applied. We recall that this temperature was measured at the surface; therefore, it is not the internal temperature of the filaments, and one needs to consider that the heat generated by the filament in the metal oxide also spreads along the top and bottom electrodes. Therefore, both the temperature and the size of the heating spot at the surface differ from those of the buried filament, as shown by Deshmukh et al.<sup>9</sup>

**Steady-State Measurements.** Figure 2a shows the topography of a RRAM device scanned with an SThM probe. The topography of the devices can vary in their surface roughness. However, we observed the peak of the heating independently from the topographical artifacts (Supporting Information Section S5). Figure 2b shows a 3D representation of two thermal maps obtained for a  $5 \times 5 \ \mu m^2$  device at 0 mW power and at 0.24 mW in its LRS. During the first scan at the bottom, we scanned the cross-point area while no power is applied to the device, so the device is not heated. For the second map above, we applied a power of P = 0.24 mW to the device. In this case, a current of  $I \sim 0.4$  mA passes through the filament, which results in a localized hot spot on the surface. Considering a stable filament resistance, the magnitude of the resulting surface temperature mostly depends on the power and polarity of the electric current applied to the device.

Figure 2 shows multiple temperature maps obtained on the device presented in Figure 2b after the device was set (c) vs reset (d). In the LRS the hot spot is localized at the same location, and its temperature scales up as the power applied to the device increases (same LRS, i.e., no cycling between images). We observed that the maximum hot spot temperature increased from 9 K at 0.14 mW to 14 K at 0.24 mW. The power itself does not impact the shape of the hot spot, but it increases



pubs.acs.org/acsaelm

**Figure 2.** (a) Topographic image of a device with an area of  $5 \times 5 \ \mu m^2$  (scale bar 300 nm). (b) SThM thermal signal  $V_{\text{SThM}}$  (*z*-axis) map obtained for the device shown in (a) when applying a power of P = 0.24 mW and under no power applied (P = 0). The difference in SThM signal between heated and nonheated case is converted into a temperature change (Supporting Information Section S4), as represented by the color scheme. (c, d) SThM temperature maps with four different power levels after (c) setting the device at positive polarity (blue dashed rectangle) and after (d) resetting the device at negative polarity (red dashed rectangle) (scale bar = 300 nm).

the temperature. After reset, we obtained temperature maps for similar powers as in the set case but with reversed polarity (see Figure 2d). Considering the higher resistance in the reset, we applied higher voltages than in the LRS. At a power of 0.11 mW, we barely see any visible localized heating. At higher power we observed mostly uniform heating on the device, with little localized heating that could eventually be related to a partial but not complete breaking of the filament during the reset process. As an example, in Figure 2d at 0.2 mW, it looks like the breaking of the filament is not fully complete, as minor heating is still visible at the initial position of the filament. At sufficiently high power we observed a partial set of the device in agreement with the I-V characteristics. In the  $2 \times 2 \mu m^2$  device of Figure 1b, we observed a softer breaking of the filament in accordance with the I-V cycling behavior of the device (see Supporting Information Section S5).

The results in Figure 2 present the temperatures of the RRAM devices at the surface. For the characterization of the filament temperature, we employed an electrothermal simulation in COMSOL Multiphysics (see Supporting Information Section S6). Thus, we estimated the relevant material and contact characteristics in order to fit the temperature profiles of the maps in Figure 2 and the corresponding potential measured in our devices. As a result, we calculated the maximum filament temperature rise to be between 172 and 245 K above the ambient temperature, depending on the power applied to the device ranging from 0.14 to 0.24 mW (see Supporting Information Section S7).

**In-Operando SThM Measurements at the Hot Spot.** Next, we aimed to correlate the heating of the hot spot with the operando electrical I-V behavior of the devices during cycling. For that purpose, we kept the SThM probe static at the position of the hot spot, which we localized during the steady-state measurements, while running I-V sweeps on the device. The SThM software provides a logger option that records the operando SThM thermal signal as a function of time. This approach allows investigation of how the hot spot on the surface heats depending on the operando power applied. Figure 3 shows the I-V measurements for devices with an area of (a)  $2 \times 2 \mu m^2$  and (b)  $5 \times 5 \mu m^2$ . The right axes of these figures show the



**Figure 3.** (a, b) Absolute electric current |I| (left axis) and temperature increase  $\Delta T$  (right axis) for one cycle (set and reset) as a function of the sweeping voltage for a device area of (a)  $2 \times 2 \mu m^2$  and (b)  $5 \times 5 \mu m^2$ . The red arrows indicate the beginning of the sweep. (c, d) Electrical power (left axis) and temperature increase ( $\Delta T$ , right axis) for two full cycles of set and reset as a function of time for a device area of (c)  $2 \times 2 \mu m^2$  and (d)  $5 \times 5 \mu m^2$ . The color scale of the temperature graphs ranges from 0 K (blue) to ~30 K (red).

surface temperature measured by the SThM, which increases as the power of the devices rises. The temperature evolution in Figure 3a,b for the 2 × 2 and 5 × 5  $\mu$ m<sup>2</sup> devices, respectively, follows the same trend as the *I*–*V* curve for low voltages. However, we observed a drop in the temperature in the 5 × 5  $\mu$ m<sup>2</sup> device illustrated by the partially transparent arrow during set, which is not in line with the *I*–*V* curve obtained at higher voltages. Simultaneously the current sharply increases, which corresponds to the shift from HRS to LRS. With the aim to obtain more insights into this observation, we compared the SThM temperature measurements with the electrical power applied to the device.

Figure 3 shows the power and  $\Delta T$  over different cycles of set and reset. Figure 3c shows that the heating measured by the SThM probe in the original position of the hot spot for the 2 × 2  $\mu$ m<sup>2</sup> device is consistent for different cycles of set and reset. This is indicative of having a reliable filament that forms and breaks in the same device location, which we observed reliably for >10 devices. However, Figure 3d shows that the heating around the original filament location for the 5 × 5  $\mu$ m<sup>2</sup> device varies during set and reset. This is indicative of position variation of the conductive filament, and it was observed in five devices. To further analyze this observation, we characterized how the steady-state measurements of the same devices as displayed in Figure 3 varied with cycling.

**Steady-State Characterization after Cycling.** In order to determine whether the location of the hot spot varies between set and reset cycles, we performed steady-state thermal maps of the same devices after I-V sweeps. To verify a constant tip position during inoperando measurements, we used the same tip offset in the steady-state measurements before and after cycling. Figure 4 shows temperature maps together with the topographic image of the device for the two areas under study, i.e., (a)  $2 \times 2 \mu m^2$  and (b)  $5 \times 5 \mu m^2$ . Each device was set and reset multiple times, and the steady-state thermal maps were obtained in the LRS between cycles.

The maps of the  $2 \times 2 \mu m^2$  device reveal that the position of the hot spot and thus of the filament remained unchanged after cycling (Figure 4a). However, we observed a shift of the hot spot location in the maps of the  $5 \times 5 \mu m^2$  device with an average distance of 1.6  $\mu m$  between each other (Figure 4b). These SThM observations enable evaluation of the cycle-to-cycle variation by measuring the shift of the



**Figure 4.** Topography (left) and surface temperature maps of the device (right) with area of (a)  $2 \times 2 \mu m^2$  and (b)  $5 \times 5 \mu m^2$  during steady-state measurements. The gray scale represents the topographical changes and the colored scale the temperature changes in these maps. Power *P* applied to the devices during the scans in (a) are 0.21, 0.4, and 0.57 mW and in (b) these are 0.39, 0.15, and 0.37 mW with a maximum temperature as labeled on each plot. The device power is the product of the voltage across and the current flowing through the device; differences in the resistance of the filament therefore affect the electrical power values.

filament position in RRAM devices, which cannot be done by electrical measurements.

## DISCUSSION

With the thermal information provided here, we can observe the heat distribution on the surface of relevant RRAM devices during the set and reset processes. As an example, from Figure 4b we can see that the hot spot is moving, which relates to the formation of filaments in separate locations. The electrical information combined with the thermal SThM analysis displayed in this work for TiO2 RRAM devices provides information relevant to the parameters that affect their reliability. In this case, the electrical and thermal signatures of the device allow us to draw conclusions on how the geometry and electrical connections affect the operation. More specifically, for a better understanding of these results, we discuss the differences in heating between the  $2 \times 2$  and  $5 \times 5$  $\mu$ m<sup>2</sup> devices, considering (i) the area of the devices and (ii) the resistance of the top and bottom metal lines that connect the device with the electrode pads, which is equivalent to a series resistor.

First, we observed a shift of the hot spot location in five different devices with an area of  $5 \times 5 \ \mu m^2$ . The distance between each hot spot (distance between temperature peak) varied between 1.5 and 3  $\mu$ m with an average distance of 2.21  $\pm$  0.87  $\mu$ m, and there were up to three possible hot spot locations with reversible switching at similar power conditions (see Supporting Information Section S8). This average distance between hot spots is larger than the size of the 2  $\times 2 \ \mu m^2$  devices. Therefore, we suggest that the size of the device could be a limiting factor for the filament to relocate, being more favorable to form just one filament in smaller devices, <2  $\times 2 \ \mu m^2$  (as hypothesized before).<sup>43</sup>

Second, an additional perspective correlates with the different widths of the metal lines connecting the top and bottom electrode with the pads. The size of the metal lines in the  $2 \times 2 \mu m^2$  devices is smaller than in the  $5 \times 5 \mu m^2$  devices, which results in a higher series resistance and lower capacitance. We measured the line resistance for both devices by applying a current between the electrode pad and the end of

the electrode line. The resistance of the electrode metal lines for the 2  $\times$  2 and 5  $\times$  5  $\mu$ m<sup>2</sup> devices were 308 and 123  $\Omega$ , respectively. However, the total series resistance is higher, as can be estimated from the measured I-V, following the work of Fantini et al.<sup>44</sup> From this estimation we obtained a total series resistance of around 1000 and 300  $\Omega$  for 2  $\times$  2 and 5  $\times$  5  $\mu$ m<sup>2</sup> devices, respectively (see Supporting Information Section S9). The remaining resistance could originate from the conduction through the Ti layer and TiO<sub>2</sub>/Ti interface, where a partial oxidation of the Ti occurs due to the oxygen exchange reaction.<sup>45,46</sup> Using an integrated series resistance has been shown to be an effective method to decrease transient current overshoot in RRAM devices.<sup>47,48</sup> The higher series resistance and lower capacitance in the 2  $\times$  2  $\mu$ m<sup>2</sup> devices makes them more robust against current overshoot during electroforming and set events, which could be responsible for the change of the active filament position observed in the larger 5  $\times$  5  $\mu$ m<sup>2</sup> devices.

Finally, in this work, we also analyzed the potential impact of cycling at the interfaces of the device. For that purpose, we employed a high-angle annular dark field scanning transmission electron microscope (HAADF-STEM) to characterize the device structure before and after filament forming and cycling. We used an energy-dispersive X-ray spectroscopy (EDX) detector to analyze the elemental distribution of the relevant elements (i.e., Ti, Au, and O) in the metal/insulator/metal structure (see Supporting Information Section S10). We observed a continuous interface between layers in the active area of the pristine devices. However, we observed small gaps at the interface between TiO<sub>2</sub> and the Au bottom electrode for the cycled devices regardless of cross-point area. Similar observations were noted by Carta et al.<sup>49</sup> in Pt/TiO<sub>2</sub>/Pt devices. They observed a delamination between the TiO<sub>2</sub> and the top electrode for cycled devices, which they claimed to be induced from the O<sub>2</sub> gas generated during the filament forming process. The delamination may contribute to the cycle-to-cycle and device-to-device variabilities and further lead to performance degradation in the RRAM devices, though more evidence is required. Despite this effect, our I-V characteristics and SThM images show that the device keeps switching during cycling with similar thermal and electrical characteristics. Therefore, we can conclude that the set and reset stem from the formation and breaking of the filament rather than being dominated by delamination effects.

# CONCLUSION

In conclusion, we used SThM to obtain surface temperature maps of TiO<sub>2</sub> memory devices with multiple sizes, operating under both steady-state and operando conditions, to evaluate their heating features. The thermal insights obtained for the device combined with its electrical characteristics allowed us to correlate the reliability of the devices with their design parameters. The results obtained reveal that the position shift of filaments is a significant cause of the electrical variability in RRAM devices. Additionally, these results are indicative for the existence of multiple possible filament positions in specific designs of RRAM devices and demonstrated that heat dissipation can vary locally as a function of cycling. Future studies should continue analyzing the impact of the area, line resistance, and interfacial structure during cycling in other RRAM devices to gain a better understanding of how it affects their performance. On one hand, the SThM measurement approach presented in this study can be

conveniently expanded for the thermal characterization of other filament-based switching memristive devices (e.g., unipolar and diffusive memristors). On the other hand, a more fundamental analysis of the forming process and filament features could also be addressed in the future, requiring carefully designed electrothermal experiments (e.g., measurements on various devices with different switching mechanisms) combined with filamentary electrothermal model analysis. Overall, SThM proves itself as a powerful approach to gain further insights into RRAM operation. This provides new routes for thermal and electrical characterization and engineering of RRAM not only restricted to metal oxide-based resistive switching.

## ASSOCIATED CONTENT

## Supporting Information

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acsaelm.3c00782.

Section S1: schematic of device structure with fabrication specifications; Section S2: I-V curves of devices with up to 50 full cycles; Section S3: I-V curves of devices that display cycle variability depending on the device area; Section S4: schematic and results of the SThM calibration approach; Section S5: SThM steadystate temperature maps of a 2  $\times$  2  $\mu$ m<sup>2</sup> device for different power and resistive states; Section S6: COMSOL model used for the characterization of the filament temperature; Section S7: FEM temperature profiles of a hot spot surface temperature in comparison to experimental results; Section S8: 3D SThM temperature maps of two devices of different area size as a function of cycling; Section S9: I-V graphs of the electrodes for the characterization of the line resistance; Section S10: STEM micrographs and EDX maps of a pristine and cycled RRAM device; Section S11: I-V and logger temperature evolution graphs for two devices with higher cycle number (PDF)

## AUTHOR INFORMATION

#### **Corresponding Author**

Miguel Muñoz Rojo – 2D Foundry, Instituto de Ciencia de Materiales de Madrid (ICMM), CSIC, Madrid 28049, Spain; Department of Thermal and Fluid Engineering, Faculty of Engineering Technology, University of Twente, Enschede 7500 AE, The Netherlands; orcid.org/0000-0001-9237-4584; Email: m.m.rojo@csic.es

## Authors

- Timm Swoboda Department of Thermal and Fluid Engineering, Faculty of Engineering Technology, University of Twente, Enschede 7500 AE, The Netherlands
- Xing Gao Faculty of Science and Technology and MESA+ Institute for Nanotechnology, University of Twente, Enschede 7500 AE, The Netherlands; orcid.org/0000-0002-0402-008X

**Carlos M. M. Rosário** – Faculty of Science and Technology and MESA+ Institute for Nanotechnology, University of Twente, Enschede 7500 AE, The Netherlands

Fei Hui – School of Materials Science and Engineering, Zhengzhou University, Zhengzhou 450001, China

- Kaichen Zhu MIND, Department of Electronic and Biomedical Engineering, Universitat de Barcelona, Barcelona 08007, Spain
- Yue Yuan Materials Science and Engineering Program, Physical Science and Engineering Division, King Abdullah University of Science and Technology (KAUST), Thuwal 23955-6900, Saudi Arabia
- Sanchit Deshmukh Department of Electrical Engineering, Stanford University, Stanford, California 94305, United States
- Çağıl Köroğlu Department of Electrical Engineering, Stanford University, Stanford, California 94305, United States
- **Eric Pop** Department of Electrical Engineering, Department of Materials Science and Engineering, and Precourt Institute for Energy, Stanford University, Stanford, California 94305, United States; <sup>©</sup> orcid.org/0000-0003-0436-8534
- Mario Lanza Materials Science and Engineering Program, Physical Science and Engineering Division, King Abdullah University of Science and Technology (KAUST), Thuwal 23955-6900, Saudi Arabia; orcid.org/0000-0003-4756-8632
- Hans Hilgenkamp Faculty of Science and Technology and MESA+ Institute for Nanotechnology, University of Twente, Enschede 7500 AE, The Netherlands

Complete contact information is available at: https://pubs.acs.org/10.1021/acsaelm.3c00782

## **Author Contributions**

Conceptualization: T.S., M.M.R., and M.L. Formal analysis: T.S., X.G., C.R., S.D., and Ç.K. Investigation: T.S., X.G., C.R., K.Z., Y.Y., and F.H. Methodology: T.S., X.G., C.R., M.M.R., H.H., and M.L. Supervision: M.M.R., M.L., H.H., and E.P. Visualization: T.S. and M.M.R. Writing-original draft: T.S. and M.M.R. Writing-review and editing: the manuscript was written through contributions of all authors. All the figures that appear in this article, in the supporting file, and in the table of contents were created by the authors. All authors have given approval to the final version of the manuscript.

## Funding

M.M.R. acknowledges the financial support of NWO for the Homeostatic Operation of Batteries (HOT) project (reference file number 18732).

## Notes

The authors declare no competing financial interest.

# ACKNOWLEDGMENTS

T.S. acknowledges the technical support of the Kleinhorst lab of the Thermal Engineering (TE) group of the University of Twente and of the Interfaces and Correlated Electrons (ICE) group of the Mesa+ Institute. T.S. also acknowledges the support of the NanoLab of the University of Twente. The research was supported by the Dutch Research Council (NWO).

## REFERENCES

(1) Wong, H. P.; Lee, H.; Yu, S.; Chen, Y.; Wu, Y.; Chen, P.; Lee, B.; Chen, F. T.; Tsai, M. Metal - Oxide RRAM. *Proc. IEEE* **2012**, *100*, 1951–1970.

(2) Wu, H.; Wang, X. H.; Gao, B.; Deng, N.; Lu, Z.; Haukness, B.; Bronner, G.; Qian, H. Resistive Random Access Memory for Future Information Processing System. Proc. IEEE 2017, 105 (9), 1770–1789.

(3) Hong, X. L.; Loy, D. J. J.; Dananjaya, P. A.; Tan, F.; Ng, C. M.; Lew, W. S. Oxide-Based RRAM Materials for Neuromorphic Computing. J. Mater. Sci. 2018, 53 (12), 8720–8746.

(4) Wang, H.; Yan, X. Overview of Resistive Random Access Memory (RRAM): Materials, Filament Mechanisms, Performance Optimization, and Prospects. *Phys. Status Solidi - Rapid Res. Lett.* **2019**, *13* (9), 1900073.

(5) Kumar, D.; Aluguri, R.; Chand, U.; Tseng, T. Y. Metal Oxide Resistive Switching Memory: Materials, Properties and Switching Mechanisms. *Ceram. Int.* **2017**, *43* (May), S547–S556.

(6) Lanza, M.; Wong, H. S. P.; Pop, E.; Ielmini, D.; Strukov, D.; Regan, B. C.; Larcher, L.; Villena, M. A.; Yang, J. J.; Goux, L.; Belmonte, A.; Yang, Y.; Puglisi, F. M.; Kang, J.; Magyari-Köpe, B.; Yalon, E.; Kenyon, A.; Buckwell, M.; Mehonic, A.; Shluger, A.; Li, H.; Hou, T. H.; Hudec, B.; Akinwande, D.; Ge, R.; Ambrogio, S.; Roldan, J. B.; Miranda, E.; Suñe, J.; Pey, K. L.; Wu, X.; Raghavan, N.; Wu, E.; Lu, W. D.; Navarro, G.; Zhang, W.; Wu, H.; Li, R.; Holleitner, A.; Wurstbauer, U.; Lemme, M. C.; Liu, M.; Long, S.; Liu, Q.; Lv, H.; Padovani, A.; Pavan, P.; Valov, I.; Jing, X.; Han, T.; Zhu, K.; Chen, S.; Hui, F.; Shi, Y. Recommended Methods to Study Resistive Switching Devices. *Adv. Electron. Mater.* **2019**, *5* (1), 1800143.

(7) Chen, H. Y.; Brivio, S.; Chang, C. C.; Frascaroli, J.; Hou, T. H.; Hudec, B.; Liu, M.; Lv, H.; Molas, G.; Sohn, J.; Spiga, S.; Teja, V. M.; Vianello, E.; Wong, H. S. P. Resistive Random Access Memory (RRAM) Technology: From Material, Device, Selector, 3D Integration to Bottom-up Fabrication. *J. Electroceramics* **2017**, 39 (1-4), 21-38.

(8) Lee, H. Y.; Chen, P. S.; Wu, T. Y.; Chen, Y. S.; Wang, C. C.; Tzeng, P. J.; Lin, C. H.; Chen, F.; Lien, C. H.; Tsai, M. J. Low Power and High Speed Bipolar Switching with a Thin Reactive Ti Buffer Layer in Robust HfO2 Based RRAM. 2008 IEEE International Electron Devices Meeting **2008**, 1–4.

(9) Deshmukh, S.; Muñoz Rojo, M.; Yalon, E.; Vaziri, S.; Köroğlu, C.; Islam, R.; Iglesias, R. A.; Saraswat, K.; Pop, E. Direct Measurement of Nanoscale Filamentary Hot Spots in Resistive Memory Devices. *Sci. Adv.* **2022**, *8*, No. eabk1514.

(10) Lanza, M.; Zhang, K.; Porti, M.; Nafria, M.; Shen, Z. Y.; Liu, L. F.; Kang, J. F.; Gilmer, D.; Bersuker, G. Grain Boundaries as Preferential Sites for Resistive Switching in the HfO 2 Resistive Random Access Memory Structures. *Appl. Phys. Lett.* **2012**, *100* (12), 123508.

(11) Schonhals, A.; Wouters, D.; Marchewka, A.; Breuer, T.; Skaja, K.; Rana, V.; Menzel, S.; Waser, R. Critical ReRAM Stack Parameters Controlling Complimentary versus Bipolar Resistive Switching. 2015 IEEE 7th International Memory Workshop, IMW **2015**, 1–4.

(12) Rosário, C. M. M.; Thöner, B.; Schönhals, A.; Menzel, S.; Wuttig, M.; Waser, R.; Sobolev, N. A.; Wouters, D. J. Correlation between the Transport Mechanisms in Conductive Filaments inside Ta2O5-Based Resistive Switching Devices and in Substoichiometric TaOx Thin Films. *Appl. Phys. Lett.* **2018**, *112* (21), 213504.

(13) Seo, K.; Kim, I.; Jung, S.; Jo, M.; Park, S.; Park, J.; Shin, J.; Biju, K. P.; Kong, J.; Lee, K.; Lee, B.; Hwang, H. Analog Memory and Spike-Timing-Dependent Plasticity Characteristics of a Nanoscale Titanium Oxide Bilayer Resistive Switching Device. *Nanotechnology* **2011**, *22* (25), 254023.

(14) Jeong, H. Y.; Kim, Y. I.; Lee, J. Y.; Choi, S. Y. A Low-Temperature-Grown  $TiO_2$ -Based Device for the Flexible Stacked RRAM Application. *Nanotechnology* **2010**, *21* (11), 115203.

(15) Choi, B. J.; Jeong, D. S.; Kim, S. K.; Rohde, C.; Choi, S.; Oh, J. H.; Kim, H. J.; Hwang, C. S.; Szot, K.; Waser, R.; Reichenberg, B.; Tiedke, S. Resistive Switching Mechanism of TiO 2 Thin Films Grown by Atomic-Layer Deposition. *J. Appl. Phys.* **2005**, *98* (3), 033715.

(16) Shen, Z.; Zhao, C.; Qi, Y.; Xu, W.; Liu, Y.; Mitrovic, I. Z.; Yang, L.; Zhao, C. Advances of RRAM Devices: Resistive Switching Mechanisms, Materials and Bionic Synaptic Application. *Nanomaterials* **2020**, *10* (8), 1437.

(17) Grossi, A.; Nowak, E.; Zambelli, C.; Pellissier, C.; Bernasconi, S.; Cibrario, G.; Hajjam, K. El; Crochemore, R.; Nodin, J. F.; Olivo, P.; Perniola, L. Fundamental Variability Limits of Filament-Based RRAM. In *IEEE International Electron Devices Meeting (IEDM)*; IEEE: 2016; Vol. 2016, pp 471–474.

(18) Molas, G.; Sassine, G.; Nail, C.; Alfaro Robayo, D.; Nodin, J.-F.; Cagli, C.; Coignus, J.; Blaise, P.; Nowak, E. Resistive Memories (RRAM) Variability : Challenges and Solutions. *ECS Trans.* **2018**, *86*, 35–47.

(19) Belmonte, A.; Linten, D.; Jurczak, M.; et al. Microelectronic Engineering Causes and Consequences of the Stochastic Aspect of Filamentary RRAM. *Microelectron. Eng.* **2015**, *147*, 171–175.

(20) Ielmini, D. Resistive Switching Memories Based on Metal Oxides: Mechanisms, Reliability and Scaling. *Semicond. Sci. Technol.* **2016**, *31* (6), 063002.

(21) Ambrogio, S.; Balatti, S.; Cubeta, A.; Calderoni, A.; Ramaswamy, N.; Ielmini, D. Understanding Switching Variability and Random Telegraph Noise in Resistive RAM. In *IEEE International Electron Devices Meeting (IEDM)*; IEEE: 2013; Vol. 2013, pp 31.5.1–31.5.4.

(22) Celano, U.; Goux, L.; Degraeve, R.; Fantini, A.; Richard, O.; Bender, H.; Jurczak, M.; Vandervorst, W. Imaging the Three-Dimensional Conductive Channel in Filamentary-Based Oxide Resistive Switching Memory. *Nano Lett.* **2015**, *15* (12), 7970–7975. (23) Kwon, D. H.; Kim, K. M.; Jang, J. H.; Jeon, J. M.; Lee, M. H.; Kim, G. H.; Li, X. S.; Park, G. S.; Lee, B.; Han, S.; Kim, M.; Hwang, C. S. Atomic Structure of Conducting Nanofilaments in TiO<sub>2</sub> Resistive Switching Memory. *Nat. Nanotechnol.* **2010**, *5* (2), 148– 153.

(24) Torres, F.; Basaran, A. C.; Schuller, I. K. Thermal Management in Neuromorphic Materials, Devices, and Networks. *Adv. Mater.* **2023**, 2023, 2205098.

(25) Chee, H. L.; Kumar, T. N.; Almurib, H. A. Multifilamentary Conduction Modelling of Bipolar Ta 2 O 5 /TaO x Bi-Layered RRAM. Proceedings - 7th IEEE Non-Volatile Memory Systems and Applications Symposium, NVMSA 2018 **2018**, 113–114.

(26) Park, G. S.; Kim, Y. B.; Park, S. Y.; Li, X. S.; Heo, S.; Lee, M. J.; Chang, M.; Kwon, J. H.; Kim, M.; Chung, U. I.; Dittmann, R.; Waser, R.; Kim, K. In Situ Observation of Filamentary Conducting Channels in an Asymmetric Ta 2 O 5-x/TaO 2-x Bilayer Structure. *Nat. Commun.* **2013**, *4*, 2382.

(27) Baeumer, C.; Valenta, R.; Schmitz, C.; Locatelli, A.; Menteş, T. O.; Rogers, S. P.; Sala, A.; Raab, N.; Nemsak, S.; Shim, M.; Schneider, C. M.; Menzel, S.; Waser, R.; Dittmann, R. Subfilamentary Networks Cause Cycle-to-Cycle Variability in Memristive Devices. *ACS Nano* **2017**, *11* (7), 6921–6929.

(28) Yalon, E.; Deshmukh, S.; Muñoz Rojo, M.; Lian, F.; Neumann, C. M.; Xiong, F.; Pop, E. Spatially Resolved Thermometry of Resistive Memory Devices. *Sci. Rep.* **2017**, *7* (1), 15360.

(29) Yasaei, P.; Tu, Q.; Xu, Y.; Verger, L.; Wu, J.; Barsoum, M. W.; Shekhawat, G. S.; Dravid, V. P. Mapping Hot Spots at Heterogeneities of Few-Layer Ti 3 C 2 MXene Sheets. *ACS Nano* **2019**, *13* (3), 3301–3309.

(30) Bohaichuk, S. M.; Muñoz Rojo, M.; Pitner, G.; McClellan, C. J.; Lian, F.; Li, J.; Jeong, J.; Samant, M. G.; Parkin, S. S. P.; Wong, H. S. P.; Pop, E. Localized Triggering of the Insulator-Metal Transition in VO2 Using a Single Carbon Nanotube. *ACS Nano* **2019**, *13* (10), 11070–11077.

(31) Puyoo, E.; Grauby, S.; Rampnoux, J. M.; Rouvire, E.; Dilhaire, S. Scanning Thermal Microscopy of Individual Silicon Nanowires. *J. Appl. Phys.* **2011**, *109* (2), 024302.

(32) Muñoz Rojo, M.; Martín, J.; Grauby, S.; Borca-Tasciuc, T.; Dilhaire, S.; Martin-Gonzalez, M. Decrease in Thermal Conductivity in Polymeric P3HT Nanowires by Size-Reduction Induced by Crystal Orientation: New Approaches towards Thermal Transport Engineering of Organic Materials. *Nanoscale* **2014**, *6* (14), 7858–7865.

(33) Gomès, S.; Assy, A.; Chapuis, P.-O. Scanning Thermal Microscopy: A Review. *Phys. Status Solidi Appl. Mater. Sci.* 2015, 212 (3), 477–494.

(34) Kim, K.; Jeong, W.; Lee, W.; Reddy, P. Ultra-High Vacuum Scanning Thermal Microscopy for Nanometer Resolution Quantitative Thermometry. *ACS Nano* **2012**, *6* (5), 4248–4257.

(35) Datye, I. M.; Muñoz Rojo, M.; Yalon, E.; Deshmukh, S.; Mleczko, M. J.; Pop, E. Localized Heating and Switching in MoTe2-Based Resistive Memory Devices. *Nano Lett.* **2020**, 20 (2), 1461–1467.

(36) Nandi, S. K.; Puyoo, E.; Nath, S. K.; Albertini, D.; Baboux, N.; Das, S. K.; Ratcliff, T.; Elliman, R. G. High Spatial Resolution Thermal Mapping of Volatile Switching in NbOx-Based Memristor Using In Situ Scanning Thermal Microscopy. *ACS Appl. Mater. Interfaces* **2022**, *14* (25), 29025–29031.

(37) Wainstein, N.; Ankonina, G.; Swoboda, T.; Muñoz Rojo, M.; Kvatinsky, S.; Yalon, E. Indirectly Heated Switch as a Platform for Nanosecond Probing of Phase Transition Properties in Chalcogenides. *IEEE Trans. Electron Devices* **2021**, *68* (3), 1298–1303.

(38) Meng, J.; Goodwill, J. M.; Strelcov, E.; Bao, K.; McClelland, J. J.; Skowronski, M. Temperature Distribution in TaOx Resistive Switching Devices Assessed In Operando by Scanning Thermal Microscopy. *ACS Appl. Electron. Mater.* **2023**, *5*, 2414–2421.

(39) Rehman, M. M.; Rehman, H. M. M. U.; Gul, J. Z.; Kim, W. Y.; Karimov, K. S.; Ahmed, N. Decade of 2D-Materials-Based RRAM Devices: A Review. *Sci. Technol. Adv. Mater.* **2020**, *21* (1), 147–186. (40) Kim, S. K.; Kim, K. M.; Jeong, D. S.; Jeon, W.; Yoon, K. J.; Hwang, C. S. Titanium Dioxide Thin Films for Next-Generation Memory Devices. J. Mater. Res. **2013**, *28* (3), 313–325.

(41) Zhang, Y.; Zhu, W.; Hui, F.; Lanza, M.; Borca-Tasciuc, T.; Muñoz Rojo, M. A Review on Principles and Applications of Scanning Thermal Microscopy (SThM). *Adv. Funct. Mater.* **2020**, *30* (18), 1900892.

(42) Swoboda, T.; Wainstein, N.; Deshmukh, S.; Köroğlu, C.; Gao, X.; Lanza, M.; Hilgenkamp, H.; Pop, E.; Yalon, E.; Muñoz Rojo, M. Nanoscale Temperature Sensing of Electronic Devices with Calibrated Scanning Thermal Microscopy. *Nanoscale* **2023**, *15* (15), 7139–7146.

(43) Celano, U.; Goux, L.; Belmonte, A.; Opsomer, K.; Detavernier, C.; Jurczak, M.; Vandervorst, W. Conductive Filaments Multiplicity as a Variability Factor in CBRAM. In *IEEE International Reliability Physics Symposium Proceedings*; IEEE: 2015; Vol. 2015, pp MY.11.1–MY.11.3.

(44) Fantini, A.; Wouters, D. J.; Degraeve, R.; Goux, L.; Pantisano, L.; Kar, G.; Chen, Y. Y.; Govoreanu, B.; Kittl, J. A.; Altimime, L.; Jurczak, M. Intrinsic Switching Behavior in HfO 2 RRAM by Fast Electrical Measurements on Novel 2R Test Structures. 2012 4th IEEE Int. Mem. Work. IMW 2012 2012, 2012, 1–4.

(45) Cho, D. Y.; Luebben, M.; Wiefels, S.; Lee, K. S.; Valov, I. Interfacial Metal-Oxide Interactions in Resistive Switching Memories. *ACS Appl. Mater. Interfaces* **2017**, *9* (22), 19287–19295.

(46) Hardtdegen, A.; La Torre, C.; Cüppers, F.; Menzel, S.; Waser, R.; Hoffmann-Eifert, S. Improved Switching Stability and the Effect of an Internal Series Resistor in HfO2/TiOx Bilayer ReRAM Cells. *IEEE Trans. Electron Devices* **2018**, *65* (8), 3229–3236.

(47) Kinoshita, K.; Tsunoda, K.; Sato, Y.; Noshiro, H.; Yagaki, S.; Aoki, M.; Sugiyama, Y. Reduction in the Reset Current in a Resistive Random Access Memory Consisting of Ni Ox Brought about by Reducing a Parasitic Capacitance. *Appl. Phys. Lett.* **2008**, *93* (3), 033506.

(48) Fan, Y. S.; Zhang, L.; Crotti, D.; Witters, T.; Jurczak, M.; Govoreanu, B. Direct Evidence of the Overshoot Suppression in Ta2O5-Based Resistive Switching Memory with an Integrated Access Resistor. *IEEE Electron Device Lett.* **2015**, *36* (10), 1027–1029.

(49) Carta, D.; Salaoru, I.; Khiat, A.; Regoutz, A.; Mitterbauer, C.; Harrison, N. M.; Prodromakis, T. Investigation of the Switching Mechanism in  $TiO_2$ -Based RRAM: A Two-Dimensional EDX Approach. ACS Appl. Mater. Interfaces **2016**, 8 (30), 19605–19611.