FACTA UNIVERSITATIS Series: Electronics and Energetics Vol. 36, N° 4, December 2023, pp. 553 - 565 https://doi.org/10.2298/FUEE2304553D

**Original scientific paper** 

# IMPACT OF HIGH-K METAL OXIDE AS GATE DIELECTRIC ON THE CERTAIN ELECTRICAL PROPERTIES OF SILICON NANOWIRE FIELD-EFFECT TRANSISTORS: A SIMULATION STUDY

## Sanat Kr. Das<sup>1</sup>, Bibek Chettri<sup>1</sup>, Prasanna Karki<sup>1</sup>, Bhakta Kunwar<sup>2</sup>, Pronita Chettri<sup>1</sup>, Bikash Sharma<sup>3</sup>

<sup>1</sup>Department of Physics, Sikkim Manipal Institute of Technology, Majitar, Sikkim, India <sup>2</sup>Department of Physics, Nar Bahadur Bhandari Govt. College, Gangtok, Sikkim, India <sup>3</sup>Department of Electronics and Communication Engineering, Sikkim Manipal Institute of Technology, Majitar, Sikkim, India

**Abstract.** Standard Metal-Oxide-Semiconductor Field Effect Transistors (MOSFETs) are gaining prominence in low-power nanoscale applications. This is largely attributed to their proximity to physical and thermal limits, rendering them a compelling option for energy-efficient electronic devices. In this study, we hypothesized that the high- $\kappa$  HfO<sub>2</sub> in a quasi-ballistic SiNW MOSFET acts as the gate dielectric. In this case, the data from the TCAD simulation and the model demonstrated exceptional agreement. The proposed model for a SiNW MOSFET with high- $\kappa$  HfO<sub>2</sub> exhibits a consistently increasing drain current, albeit with a smaller magnitude compared to a quasi-ballistic device (QBD). Additionally, it shows reduced mobility and decreased transconductance when considering the combined effects of scattering and temperature. As gate voltage increases, temperature-induced transconductance decline in SiNW MOSFETs with temperature effects, as TGF values are similar in the subthreshold region for both Near Ballistic and Scattered SiNW MOSFET models.

**Key words:** *high-κ dielectric, MOSFET, nanowire, metal oxide, transconductance* 

Received May 17, 2023; revised August 10, 2023 and September 29, 2023; accepted November 02, 2023 **Corresponding author:** Bikash Sharma Sikkim Manipal Institute of Technology, Sikkim, India E-mail: ju.bikash@gmail.com

<sup>© 2023</sup> by University of Niš, Serbia | Creative Commons License: CC BY-NC-ND

#### 1. INTRODUCTION

Low-dimensional structures chemically created have recently attracted a lot of interest as precursors for upcoming electronic components like MOSFETs (metal oxide field-effect transistors) [1–5]. Silicon (Si) is now being reconsidered as a potential electronic material for future device miniaturization and enhancement, owing to its superior carrier mobility and drift characteristics in gate dielectrics. SiNWs MOSFET multi-gate device configurations offer enhanced electrostatic control, due to their heightened mobility and current capabilities [6-9]. Extensive work has been carried out on several device topologies, including multi (especially double) gate and all-around gate, to limit Short Channel Effects (SCEs) under a threshold while achieving the core benefits of scaling, such as integrated density, reduced power, and improved performance [2-4]. The Near Ballistic (NB) SiNWs MOSFET with HfO<sub>2</sub> as the gate dielectric requires a physics-based analytical model to fully comprehend the operation of the device and to analyse its Current-Voltage and other electrical characteristics [3-7]. For estimating the inversion charge of cylindrical surrounding gate transistors, Roldan et al. combined quantum effects with a semiempirical paradigm and was able to accurately solve the 2D Poisson and Schrodinger equations using a selfconsistent simulator. The short channel effects, such as increasing Drain Induced Barrier Lowering (DIBL) and leakage currents, are becoming a very serious problem as a result of the semiconductor industry's rapid increase in downscaling to the nano-regime. Various studies have been conducted over the past years to identify alternative device channels. In order to address the scaling issues of conventional transistors, device structures like Double-Gate (DG), Surrounding-Gate (SG), Cylindrical Gate-All-Around (CGAA), Cylindrical-Surrounding Double-Gate (CSDG), Carbon Nanotube (CNT), Fin-FETs, and Graphene Nanoribbon (GNR) transistors have been developed [7-9]. A pure body cylindrical semiconductor-based nanowire device's potential distribution was modelled physically in 2008 by Ray and Mahapatra. This type worked well with both long and short channel devices. Using the suggested model, it was demonstrated that devices with identical channel lengths exhibit potential drop across gate vs potential drop across body characteristics, but many body radii pass through a crossover point (a single common point) [8–14]. The influence of body radius on the threshold voltage of the double-gate Nano Wire (NW) transistors was examined using this crossover point. The I-V characteristics of a Quasi Ballistic (OB) SiNW MOSFET with high-κ HfO<sub>2</sub> as gate dielectrics will be investigated in this work, which is in a remarkable agreement with the modelled and TCAD simulated results [15-21]. Furthermore, we analyzed the transconductance of Natori's Quasi-Ballistic Model (NBM) with Quasi-Ballistic model (QB) SiNW MOSFET devices which is severely declining, as the potential drop across gate voltage increases. In the process of establishing an analytical equation for drain current and showing that the SiNW MOSFET model with high- $\kappa$  HfO<sub>2</sub> exhibits enhanced drain current relative to a QBD, the work establishes a strong agreement between model-generated and TCAD-simulated data and provides insights for device design. Additionally, it emphasises the complex relationship between gate voltage, temperature, mobility, and transconductance, improving our comprehension of SiNW MOSFET behaviour under external influences and having repercussions for cutting-edge semiconductor applications.

Impact of High-K Metal Oxide as Gate Dielectric on the Certain Electrical Properties of Silicon ... 555

## 2. QUASI BALLISTIC ANALYTICAL MODELS

Fig. 1 depicts the cross-section view of a SiNW MOSFET with discrete random dopants and a HfO<sub>2</sub> gate dielectric. The schematic diagram is displayed in Fig. 2 as well. The source and drain of the NWs are made of n-type regions, and the electronic configuration of the NWs is processed using a tight-binding model [21–24]. The intermediate channel area is 15 nm long and contains charged impurities that are dispersed randomly and have a doping concentration of  $10^{18}$  cm<sup>3</sup>. Here, the direction of current is along the x-axis and the cross section of the wire is in the y-z plane, as opposed to other designs where the high-  $\kappa$  gate dielectric is 2 nm thick HfO<sub>2</sub> [25].



Fig. 1 Cross-sectional view of the SiNWs MOSFET with HfO<sub>2</sub> as gate dielectrics with the dimensional parameters [15]



Fig. 2 A schematic view of the SiNWs MOSFET with HfO<sub>2</sub> as gate dielectrics [25]

The 2-D Poisson's Equation is given by:

$$\frac{1}{r}\frac{\partial}{\partial r}\left(r\frac{\partial\phi(r,z)}{\partial r}\right) + \left(\frac{\partial^2\phi(r,z)}{\partial r^2}\right) = \frac{qN_a}{\varepsilon_{si}}$$
(1)

where (r, z) is the silicon film's electrostatic potential, q is the electronic charge,  $\varepsilon_{Si}$  is the silicon's permittivity, and  $N_a$  stands for the channel doping concentration. Fundamental parabolic function.

$$\phi(r,z) = S_0(z) + S_1(z)r + S_2(z)r^2$$
(2)

where  $S_0(z)$ ,  $S_1(z)$ , and  $S_2(z)$  are functions of *z* only.

The Poisson equation is solved separately using the boundary conditions. The channel surface potential is given by,

$$\phi_{s}(z) = \phi_{s}(r = T_{si}, z) \tag{3}$$

The surface potential at drain end is,

556

$$\phi(r = T_{si}, z = L) = \phi_s(z)|_{z=L} = V_{bi} + V_{ds}$$
(4)

Here, we use Natori's quasi-ballistic model to optimize carrier transport utilizing a quantum mechanical technique [7–14] and the Boltzmann transport equation (BTE, direct solution). Our SiNW MOSFET model can have its drain current evaluated using Natori's quasi-ballistic model with drain bias  $V_D$ .

$$I_{D} = \frac{q}{\pi\hbar} \sum_{i} \int \left[ f(\epsilon, \mu_{impS}) - f(\epsilon, \mu_{impD}) \right] \Gamma_{i}(\epsilon) d \epsilon$$
(5)

At source electrode the Fermi distribution function ( $f (\in, \mu_{impS})$ ) is given as

$$f(\epsilon, \mu_{impS}) = \frac{1}{1 + e^{\left(\frac{\epsilon - \mu_{impS}}{k_B T}\right)}}$$
(6)

At this point  $\Gamma_i (\in)$  = transmission coefficient of a carrier injected into the sub band (*i*=0,1.) whereas  $f (\in, \mu_{impS})$  and  $f (\in, \mu_{impD})$  are fermi levels associated with the source and drain. electrodes respectively. And at drain electrode the Fermi distribution function  $f (\in, \mu_{impS})$  is given as

$$f(\epsilon, \mu_{impD}) = \frac{1}{1 + e^{\left(\frac{\epsilon - \mu_{impD}}{k_B T}\right)}}$$
(7)

The preceding equation therefore provides a simplified formula for the difference in fermi energy level.

$$f(\epsilon, \mu_{impS}) - f(\epsilon, \mu_{impD}) = \left(\frac{\epsilon - \mu_{impS} + qV_D}{k_B T} - \frac{\epsilon - \mu_{impS}}{k_B T}\right) + \frac{1}{2} \left(\frac{\epsilon + \mu_{impS} + qV_D}{k_B T}\right)^2 - \left(\frac{\epsilon - \mu_{impS}}{k_B T}\right)^2 (8)$$

The above equation is modified as,

$$f(\epsilon, \mu_{impS}) - f(\epsilon, \mu_{impD}) = \frac{1}{1 + e^{x_1}} - \frac{1}{1 + e^{x_2}}$$
(9)

$$f(\in, \mu_{impS}) - f(\in, \mu_{impD}) = (1 + e^{x_1})^{-1} - (1 + e^{x_2})^{-1}$$
(10)

Using binomial series expansion we get,

$$f(\epsilon, \mu_{impS}) - f(\epsilon, \mu_{impD}) = e^{x_2} - 1 + e^{x_1}$$
(11)

After further modification for the difference in Fermi energy level between the Source and Drain electrodes, we obtain the condensed expression as follows:

Impact of High-K Metal Oxide as Gate Dielectric on the Certain Electrical Properties of Silicon ... 557

$$f(\epsilon, \mu_{impS}) - f(\epsilon, \mu_{impD}) = \frac{qV_D}{k_B T} \left[ 1 - \frac{\mu_{impS}}{k_B T} + \frac{qV_D}{k_B T} + \frac{\varepsilon_i}{k_B T} \right]$$
(12)

By a change of variable from *x* to  $p \equiv (qE) - 1\ln[x + \varepsilon_i / qE]$  and transformed into simpler form i.e.,

$$\sqrt{\frac{2}{m_i}} \frac{dE}{Dp} + B_0(F - G) = 0$$
(13)

and

$$\sqrt{\frac{2}{m_i}} \frac{dG}{Dp} + B_0 (G - F) = 0$$
(14)

It is resolved using boundary conditions. Conditions are  $F_0$  and  $G(x_0) = G_{x_0}$ . In the channel, R is represented as the back injection ratio,  $B_0$  is a constant that denotes the intensity of scattering, and  $D_0$  is a constant that denotes optical phonon emission. Flux equations that characterize the flux distribution, such as F(x) and G(x), are also used. The flow equation is reduced to a simple form by modifying the variables. We found as

$$F(x) = \frac{\left\{qE + \left(\sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_{x0} + \varepsilon_i}{qE_x + \varepsilon_i}\right)\right\}F_0 + \left\{\left(\sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_x + \varepsilon_i}{\varepsilon_i}\right)\right\}G_{x0}}{qE + \left(\sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_{x0} + \varepsilon_i}{\varepsilon_i}\right)}$$
(15)  
$$G(x) = \frac{\left\{\left(\sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_{x0} + \varepsilon_i}{qE_x + \varepsilon_i}\right)\right\}F_0 + \left\{\left(qE + \sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_x + \varepsilon_i}{\varepsilon_i}\right)\right\}G_{x0}}{qE + \left(\sqrt{\frac{m_i}{2}}\right)B_0 \ln\left(\frac{qE_{x0} + \varepsilon_i}{\varepsilon_i}\right)}$$
(16)

$$I_{D} = \frac{q}{\pi\hbar} \sum_{i} \int_{\varepsilon^{*} - qV_{D}}^{\varepsilon\varepsilon^{*}} \left\{ \frac{qV_{D}}{k_{B}T} \left[ 1 - \frac{\mu_{impS}}{k_{B}T} + \frac{qV_{D}}{2k_{B}T} + \frac{\varepsilon_{i}}{k_{B}T} \right] \frac{2\sqrt{D_{0qE}}}{\left(\sqrt{B_{0+}D_{0}}\right) - qE + \left(\sqrt{2m_{iD0}}\right) \ln \frac{\varepsilon^{*}}{\varepsilon_{i}}} \right\} d\varepsilon_{i}$$
(17)  
$$I_{D} = \frac{q}{\pi\hbar} \sum_{i} \int_{\varepsilon^{*} - qV_{D}}^{\varepsilon\varepsilon^{*}} \left\{ \frac{qV_{D}}{k_{B}T} - \frac{qV_{D}}{k_{B}T} \frac{\mu_{impS}}{k_{B}T} + \frac{qV_{D}}{2k_{B}T} \frac{qV_{D}}{k_{B}T} \right\} \frac{A}{B + C \ln\left(\frac{\varepsilon^{*}}{\varepsilon_{i}}\right)} d\varepsilon_{i} + \frac{qV_{D}}{k_{B}T} \frac{1}{k_{B}T} \int_{\varepsilon^{*} - qV_{D}}^{\varepsilon\varepsilon^{*}} \frac{A\varepsilon_{i}}{B + C \ln\left(\frac{\varepsilon^{*}}{\varepsilon_{i}}\right)}$$
(18)

By carryout changing the limits and we achieve

S. K. DAS, B. CHETTRI, P. KARKI, B. KUNWAR, P. CHETTRI, B. SHARMA

$$I_{D} = \frac{q}{\pi\hbar} \sum_{i} \left[ \int_{1}^{\frac{\varepsilon^{*}}{\varepsilon^{*} - qV_{D}}} \frac{qV_{D}}{k_{B}T} - \frac{qV_{D}}{k_{B}T} \frac{\mu_{impS}}{k_{B}T} + \frac{qV_{D}}{2k_{B}T} \frac{qV_{D}}{k_{B}T} \right] \frac{A}{B + C \ln\left(\frac{\varepsilon^{*}}{\varepsilon_{i}}\right)} d\varepsilon_{i} \frac{\varepsilon_{i}^{2}}{\varepsilon_{i}} + \frac{qV_{D}}{k_{B}T} \frac{1}{k_{B}T} \int_{1}^{\frac{\varepsilon^{*}}{\varepsilon^{*} - qV_{D}}} \frac{A\varepsilon_{i}}{B + C \ln(x)} dx \frac{\varepsilon_{i}^{2}}{\varepsilon_{i}}$$
(19)

The drain current  $I_D$  value is calculated by replacing the value of the transmission coefficient and the Fermi energy level difference between the source and drain electrodes.

$$I_{D} = \frac{q}{\pi\hbar} \sum_{i} \left[ \frac{qV_{D}}{k_{B}T} - \frac{qV_{D}}{k_{B}T} \frac{\mu_{impS}}{k_{B}T} + \frac{qV_{D}}{2k_{B}T} \frac{qV_{D}}{k_{B}T} \right] \frac{\varepsilon_{i}^{2}}{\varepsilon_{i}} \int_{1}^{\varepsilon_{i}^{*} - qV_{D}} \frac{A\varepsilon_{i}}{B + C\ln(x)} dx \frac{\varepsilon_{i}^{2}}{\varepsilon_{i}} + \frac{qV_{D}}{k_{B}T} \frac{1}{\varepsilon_{i}} \frac{\varepsilon_{i}^{2}}{\varepsilon_{i}} \int_{1}^{\varepsilon_{i}^{*} - qV_{D}} \frac{A\varepsilon_{i}}{B + C\ln(x)} dx$$
(20)

This example gives the electric field at the silicon-oxide interface as,

$$\frac{d\phi(r,z)}{dr}\Big|_{r=0} = -\frac{\varepsilon_{ox}}{\varepsilon_{Si}T_{Si}}\left(\frac{\psi_G - \phi_S(Z)}{\ln\left(1 + \frac{T_{ox}}{T_{Si}}\right)}\right)$$
(21)

where *G* is the band gap energy, *q* is the elementary charge,  $V_{GS}$  is the gate to source voltage,  $V_{DS}$  is the drain to source voltage,  $\phi_{bi}$  is the built-in potential, and  $V_G$  is the electrostatic gate potential. The relative permittivity of silicon is  $\varepsilon_{Si}$ , whereas silicon dioxide is  $\varepsilon_{ox}$  and  $T_{ox}$  are short for Silicon and Oxide Thickness, respectively. For each of the three sections of gate metal, we derive a distinct potential by substituting the boundary conditions (19) to (20) in Eq.

$$\frac{d^2\phi_{s1}}{dz^2} - \alpha^2\phi_{s1}(z) = \beta_1, \quad 0 \le Z \le L_1$$
$$\frac{d^2\phi_{s2}}{dz^2} - \alpha^2\phi_{s2}(z) = \beta_2, \quad L_1 \le Z \le L_1 + L_2$$
$$\frac{d^2\phi_{s3}}{dz^2} - \alpha^2\phi_3(z) = \beta_3, \quad L_1 + L_2 \le Z \le L_1 + L_2 + L_3$$

where

$$\alpha^{2} = \frac{2\varepsilon_{ox}}{R^{2}\varepsilon_{Si}\ln\left(1 + \frac{t_{ox}}{R}\right)}$$
$$\beta_{n} = -\alpha^{2}(V_{gs} - V_{FBn}); \quad n = 1, 2, 3$$
$$R = \frac{t_{Si}}{2}$$

558

Here the Flat Band voltages are given as [12-15]

$$V_{FBn} = (\phi_{Mn} - \phi_{Si}); \quad n = 1, 2, 3$$
  
$$\phi_{Si} = \chi_{Si} + \frac{E_s}{2q} + \phi_F$$
(22)

We arrive at a solution for the surface potential beneath each gate material as, by solving the second order differential equations (21) to (22).

$$\phi_{S1}(z) = \gamma_1 e^{\alpha Z} + \eta_1 e^{-\alpha Z} - \frac{\beta_1}{\alpha^2}; \quad 0 \le Z \le L_1$$

$$\phi_{S2}(z) = \gamma_2 e^{\alpha Z} + \eta_2 e^{-\alpha Z} - \frac{\beta_2}{\alpha^2}; \quad L_1 \le Z \le L_1 + L_2$$

$$\phi_{S3}(z) = \gamma_3 e^{\alpha Z} + \eta_3 e^{-\alpha Z} - \frac{\beta_3}{\alpha^2}; \quad L_1 + L_2 \le Z \le L_1 + L_2 + L_3$$
(23)

The values for various constants are determined as follows after applying the boundary conditions to the previously mentioned three equations:

$$\gamma_{n} = \left(\frac{V_{bi}(1 - e^{\alpha L_{n}}) + \frac{\beta_{n}}{\alpha^{2}}(1 - e^{-\alpha L_{n}}) + V_{ds}}{(e^{\alpha L_{n}} - e^{-\alpha L_{n}})}\right); \quad n = 1, 2, 3$$
$$\eta_{n} = \left(\frac{V_{bi}(e^{\alpha L_{n}} - 1) + \frac{\beta_{n}}{\alpha^{2}}(e^{\alpha L_{n}} - 1) - V_{ds}}{(e^{\alpha L_{n}} - e^{-\alpha L_{n}})}\right); \quad n = 1, 2$$

When we change the aforementioned constants in the above-mentioned equations, we obtain,

$$\varphi_{S_n}(z) = \frac{1}{\sinh(\alpha L_n)} \Big[ V_{bi} \left( \sinh(\alpha L_n) \right) + \sinh\left(\alpha (L_n - z) \right) \Big\} \Big] + V_{ds} \left( \sinh \alpha L_n \right) + \frac{\beta_n}{\alpha^2} \left( \sinh \alpha L_n \right) + \sinh(\alpha z) + \sinh\left\{\alpha (L_n - z) \right\}; \quad n = 1, 2, 3$$
(24)

The ratio of the change in drain current to the change in gate voltage is used here to define a device's transconductance. By comparing the drain current to the gate overdrive voltage in this case, we may assess the transconductance  $(g_m)$ .  $(g_m)$  is calculated as

.

$$g_m = \frac{\delta I_D}{\delta V_G} = \frac{q}{\pi \hbar} \sum_i \frac{qZ}{\left(k_B T\right)^2} \left[ k_B T - \frac{1}{e\eta_{imp} n S^2 R_{imp}} + q(V_{Gs} - V_i)\varepsilon_i + \varepsilon_i^2 \right]$$
(25)

The different Analog parameters for Ballistic SiNWs MOSFET are obtained from the above equations.

As well as the lateral electric field is written as,

$$E(z) = \frac{d\phi(r,z)}{dz} = \frac{d\phi_s(z)}{dz}$$

$$E_2(z) = \frac{d\phi_{s2}(r,z)}{dz}|_{r=R} = \gamma_2 k e^{kz} - \eta_2 k e^{-kz}$$

$$E_3(z) = \frac{d\phi_{s3}(r,z)}{dz}|_{r=R} = \gamma_3 k e^{kz} - \eta_3 k e^{-kz}$$

$$\gamma_i = \frac{V_{bi}(1 - e^{-kL_i}) + \frac{M_i}{K^2}(1 - e^{-kL_i}) + V_{ds}}{(e^{kL_i} - e^{-(kL_i)})}$$

$$\eta_i = \frac{V_{bi}(e^{-kL_i} - 1) + \frac{M_i}{K^2}(e^{-kL_i} - 1) - V_{ds}}{(e^{kL_i} - e^{-(kL_i)})}$$
(26)

where, *i*=1,2,3.

The following is the final equation for the electric field distribution for QB SiNW MOSFET

$$E(z) = \frac{\alpha}{\sinh(\alpha L)} \left[ V_{bi} \left\{ \cosh(\alpha L) - \cosh(\alpha(z-1)) \right\} + \frac{\beta}{\alpha^2} \left\{ (\cosh(\alpha L)) - \cosh(\alpha(z-L)) \right\} + V_{ds} (\cosh(\alpha L)) (27) \right]$$

The vertical electric field is written as

$$E(r) = \frac{d\phi(r,z)}{dr} = \frac{\varepsilon_{ox}}{\varepsilon_{Si}R} \left( \frac{\psi_G - \phi_S(Z)}{\log\left(1 + \frac{t_{ox}}{R}\right)} \right)$$
(28)

Total electric field can be obtained as

$$E = \sqrt{E_z^2 + E_r^2} \tag{29}$$

## 3. ANALYTICAL RESULTS DISCUSSION

Table 1 is a list of the variables used to simulate a ballistic SiNW MOSFET. In addition to elastic scattering, optical phonon emission, and impurity scattering, the effect of these phenomena is explored in the current work. Extensive current-voltage characteristics behaviour at room temperature, among other electrical qualities are reported. The results from the TCAD device simulator validate the model. The TCAD simulator has been utilized to simulate two-dimensional device to assess the accuracy of the suggested analytical model. Among TCAD's offerings, device simulation software is one of the many products available.

Table 1 The parameters applied in the simulation of ballistic SiNW MOSFET

| Sl. No | Quantities        | Symbol | Value                             |
|--------|-------------------|--------|-----------------------------------|
| 1      | Doping of source  | NA     | 10 <sup>19</sup> cm <sup>-3</sup> |
| 2      | Doping of drain   | ND     | 10 <sup>19</sup> cm <sup>-3</sup> |
| 3      | Doping of channel | $N_i$  | 10 <sup>18</sup> cm <sup>-3</sup> |
| 4      | Oxide thickness   | tox    | 1nm                               |
| 5      | Channel length    | L      | 2nm                               |
| 6      | Channel width     | W      | 10nm                              |
| 7      | Channel Hight     | (H     | 9nm                               |



Fig. 3 I<sub>D</sub>-V<sub>D</sub> properties of SiNW MOSFET with high-κ HfO<sub>2</sub> act as gate dielectrics

When compared to the TCAD simulated results, Fig. 3 shows the simulated values of  $I_D$  vs. $V_{DS}$  characteristics of SiNW MOSFETs with high- $\kappa$  HfO<sub>2</sub> as gate dielectrics at various gate overdrives (V<sub>(gs-t)</sub>). Here, the number of electrons in the channel has increased, so I<sub>D</sub> is gradually increasing while the gate overdrive voltage increases.

Fig. 4 illustrates a comparison between the drain current levels of SiNW MOSFETs featuring high- $\kappa$  HfO<sub>2</sub> gate dielectrics and Quasi Ballistic SiNW MOSFETs. It is apparent that the computed values from the analytical model closely align with the simulated values. Through this analysis, we observed that the magnitude of the I<sub>NB</sub> decreases due to an increase in access resistance ( $R_{imp}$ ) associated with the current flow.

As the potential drop across gate voltage rises, the transconductance of NBM with QB SiNW MOSFET devices rapidly decreases, as shown in Fig. 5. Gate overdrive QB SiNW MOSFET Model. Here, we observed that the linear portion of the  $I_D$  vs  $V_G$  curve provided the transconductance.



Fig. 4 ID-VD characteristics of NB SiNW MOSFET with QBM for various Gate voltages



Fig. 5 Transconductance vs gate to source voltage of NBM SiNW MOSFET with QBM

Transconductance of dispersed SiNW MOSFETs against Gate to Source Voltage at T=300K and 400K is shown in Fig. 6. The  $I_D$ - $V_G$  characteristics' linear region had yielded transconductance. The mobility is reduced and the transconductance is decreased when scattering and temperature effects are combined. It complies that transconductance is inversely correlated to mobility. As the gate voltage rises, the temperature-influenced SiNW MOSFET's transconductance begins to significantly deteriorate. According to Fig. 6, the magnitude of transconductance likewise reduces when temperature rises from 300K to 500K.

Transconductance Generation Factor (TGF) with gate overdrive of the combined scattered near ballistic SiNW MOSFET is compared to the quasi-ballistic and ballistic SiNW MOSFET

models in Fig. 7. The combined scattering effects considerably lower TGF as compared to Natori's models, which were previously studied. In the subthreshold range, the values of TGF for the Near Ballistic and Scattered SiNW MOSFET models are almost identical.



Fig. 6 Transconductance of dispersed SiNW MOSFETs against Gate to Source Voltage at Different Temperatures



Fig. 7 At a drain voltage of  $V_{DS}$ =2V, the near-ballistic SiNW MOSFET transconductance generation factor against gate to source voltage is compared to both the quasi-ballistic and ballistic models

### 4. CONCLUSION

The I-V characteristics of a Quasi Ballistic (QB) SiNW MOSFET with high-ĸ HfO2 which act as gate dielectrics were proposed in this work. The model-generated data and the TCAD-simulated data showed an obvious agreement. Utilizing this concept, we formulated an analytical equation for drain current, mainly dependent on drain bias, combined scattered mobility, and carrier energy. Compared to a QBD, our SiNW MOSFET model with high- $\kappa$  HfO<sub>2</sub> exhibits a consistent increase in drain current, albeit with a smaller magnitude. As gate voltage rises, transconductance in our model degrades due to reduced channel mobility, and when scattering and temperature effects are combined, mobility decreases, and transconductance diminishes. This aligns with the known inverse relationship between transconductance and mobility. Moreover, with increasing gate voltage, the temperature-induced decline in SiNW MOSFET transconductance becomes significant, where the TGF values are nearly identical for Near Ballistic and Scattered SiNW MOSFET models in the subthreshold region. Hence, our proposed method is suitable for modeling scattered SiNW MOSFETs in the presence of temperature effects. This study's assumptions regarding the characteristics of high- $\kappa$  metal oxides or silicon nanowires may not perfectly align with real experimental conditions, potentially affecting result accuracy. The simulation might not encompass the influence of external factors like temperature variations and environmental conditions on electrical properties in practical devices. Additionally, the study may not thoroughly address the complex interfaces between high- $\kappa$  gate dielectrics and silicon, which can have a substantial impact on device performance.

Acknowledgment: The author (Sanat Kumar Das) acknowledges The TMA Pai University Research Fund-Award of Minor Grant, SMIT, SMU, Sikkim (Sanction No.: 6100/SMIT/R&D/Project/12/2020, dated 20th July ,2020).

This work is supported by All India Council for Technical Education (AICTE) Govt. of India under Research Promotion Scheme for North-East Region (RPS-NER) vide ref.: File No. 8-139/RIFD/RPS-NER/Policy-1/2018-19 (PI: Bikash Sharma).

#### References

- A. Javey, H. Kim, M. Brink, Q. Wang, A. Ural, J. Guo, P. Mcintyre, P. Mceuen, M. Lundstrom and H. Dai, "High-κ dielectrics for advanced carbon-nanotube transistors and logic gates", *Nat. Mater.*, vol. 1, pp. 241-246, 2002.
- [2] L. J. Lauhon, M. S. Gudlksen, D. Wang, and C. M. Lieber, "Epitaxial core-shell and core-multishell nanowire heterostructures", Nature, vol. 420, pp. 57-61, 2002.
- [3] P. F. Wang, K. Hilsenbeck, T. Nirschl, M. Oswald, C. Stepper, M. Weis, D. Schmitt-Landsiedel and W. Hansch, "Complementary tunneling transistor for low power application", *Solid State Electron.*, vol. 48, pp. 2281-2286, 2004.
- [4] R. R. Vallabhuni, G. Yamini, T. Vinitha and S. Sanath Reddy, "Performance analysis: D-Latch modules designed using 18nm FinFET Technology", In Proceedings of the International Conference on Smart Electronics and Communication, ICOSEC, 2020, pp. 1169-1174.
- [5] Y. M. Niquet, H. Mera and C. Delerue, "Impurity-limited mobility and variability in gate-all-around silicon nanowires", *Appl. Phys. Lett.*, vol. 100, pp. 153119, 2012.
- [6] Kajal, V.K. Sharma, "Design and Simulation of FinFET Circuits at Different Technologies", In Proceedings of the 6th International Conference on Inventive Computation Technologies, ICICT, 2021, pp.1-6.
- [7] S. Munjal, N. R. Prakash and J. Kaur, "Evolution of junctionless field effect transistors in semiconductor industry: a review", Int. J. Innov Sci Eng Technol., vol. 8, pp. 94-103, 2021.
- [8] J. Park, H. H. Nguyen, A. Woubit and M. Kim, "Applications of Field-Effect Transistor (FET)-Type Biosensors", Appl. Sci. Converg. Technol., vol. 23, pp. 61-71, 2014.

Impact of High-K Metal Oxide as Gate Dielectric on the Certain Electrical Properties of Silicon ... 565

- [9] C. Li, F. Liu, R. Han and Y. Zhuang, "A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application", *IEEE Access*, vol. 9, pp. 63602-63610, 2021.
- [10] M. Y. Shen, B. R. Li and Y. K. Li, "Silicon nanowire field-effect-transistor based biosensors: From sensitive to ultra-sensitive", *Biosens. Bioelectron.*, vol. 60, pp. 101-111, 2014.
- [11] X. Ding, B. Yang, H. Xu, J. Qi, X. Li and J. Zhang, "Low-temperature fabrication of IZO thin film for flexible transistors", *Nanomater.*, vol. 11, pp. 25-52, 2021.
- [12] S. J. Choi, D. I. Moon, S. Kim, J. P. Duarte and Y. K. Choi, "Sensitivity of threshold voltage to nanowire width variation in junctionless transistors", *IEEE Electron Device Lett.*, vol. 32, pp. 125-127, 2011.
- [13] M. M. Haque, M. H. Kabir and M. M. R. Adnan, "Analytical modelling and verification of potential profile of DG JLFET with and without stack oxide", *Int. J. Electron.*, vol. 108, pp. 1-22, 2021.
- [14] H. Wang, W. H. Han, L. H. Ma, X. M. Li and F. H. Yang, "Quantum transport characteristics in single and multiple N-channel junctionless nanowire transistors at low temperatures", *Chin. Phys. B*, vol. 23, p. 088107, 2014.
- [15] M. Karbalaei, D. Dideban and H. Heidari, "Impact of high-k gate dielectric with different angles of coverage on the electrical characteristics of gate-all-around field effect transistor: A simulation study", *Results Phys.*, vol. 16, p. 102823, 2020.
- [16] M. Zareiee, "A new architecture of the dual gate transistor for the analog and digital applications", AEU Int. J. Electron. Commun., vol. 100, pp. 114-118, 2019.
- [17] M. S. Narula and A. Pandey, "Gate Engineered Silicon Nanowire FET with Coaxial Inner Gate for Enhanced Performance", *Silicon*, vol. 15, pp. 4217-4227, 2023.
- [18] D. Nagy, G. Indalecio, A. J. Garcia-Loureiro, M. A. Elmessary, K. Kalna and N. Seoane, "FinFET versus gate-all-around nanowire FET: Performance, scaling, and variability", *IEEE J. Electron Devices Soc.*, vol. 6, pp. 332-340, 2018.
- [19] F. Alam, G. He, J. Yan and W. Wang, "All-Water-Driven High-k HfO2 Gate Dielectrics and Applications in Thin Film Transistors", *Nanomater.*, vol. 13, p. 694, 2023.
- [20] K. Natori, "Compact modeling of ballistic nanowire MOSFETs", IEEE Trans. Electron. Dev., vol. 55, pp. 2877-2885, 2008.
- [21] B. Yu, L. Chang, S. Ahmed, H. Wang, S. Bell, C. Y. Yang, C. Tabery, C. Ho, Q. Xiang, T. J. King, J. Bokor, C. Hu, M. R. Lin and D. Kyser, "FinFET scaling to 10 nm gate length", In Proceedings of the Digest International Electron Devices Meeting, 2002, pp. 251-254.
- [22] N. F. Kosmani, F. A. Hamid and M. A. Razali, "Effects of high-k dielectric materials on electrical performance of double gate and gate-all-around MOSFET", *Int. J. Integ. Eng.*, vol. 12, pp. 81-88, 2020.
- [23] L. Huang, Z. Jia, L. Kymissis and S. O'Brien, "High K capacitors and OFET gate dielectrics from selfassembled BaTiO<sub>3</sub> and (Ba,Sr)TiO<sub>3</sub> nanocrystals in the superparaelectric limit", *Adv. Funct. Mater.*, vol. 20, pp. 6474-6484, 2010.
- [24] Y. Liu and Z. Li, "An analytical threshold voltage model of strained surrounding-gate MOSFETS", In Proceedings of the 11th International IEEE Conference on Solid-State and Integrated Circuit Technology (ICSICT), 2012, pp. 1-3.
- [25] S. K. Das, B. Chettri, P. Karki, P. Chettri, U. Deka and B. Sharma, "Analysis of certain electrical properties in Silicon nanowire field-effect transistors with high-κ HfO<sub>2</sub> as gate dielectrics", In Proceedings of the IEEE International Conference of Electron Devices Society Kolkata Chapter (EDKCON), 2022, pp. 124-127.