# Improved Arithmetic Performance by Combining Stateful and Non-Stateful Logic in Resistive Random Access Memory 1T-1R Crossbars 

Leon Brackmann, Tobias Ziegler, Atousa Jafari, Dirk J. Wouters, Mehdi B. Tahoori, and Stephan Menzel**


#### Abstract

Computing-in-memory (CIM) is a promising approach for overcoming the memory-wall problem in conventional von-Neumann architectures. This is done by performing certain computation tasks directly in the storage subsystem without transferring data between storage and processing units. Stateful and non-stateful CIM concepts are recently attracting lots of interest, which are demonstrated as logical complete, energy efficient, and compatible with dense crossbar structures. However, sneak-path currents in passive resistive random access memory (RRAM) crossbars degrade the operation reliability and require the usage of active 1 Transistor-1 Resistance (1T-1R) bitcell designs. In this article, the arithmetic performance and reliability are investigated based on experimental measurements and variability-aware circuit simulations. Herein, it is aimed for the evaluation of logic operations specifically with fully integrated 1T-1R crossbar devices. Based on these operations, an N-bit full adder with optimized energy consumption and latency is demonstrated by combining stateful and non-stateful CIM logic styles with regard to the specific conditions in active 1T-1R RRAM crossbars.


## 1. Introduction

Processor-centric von-Neumann architectures rely on the separation of processing and storage units, with data being transferred back and forth between processing unit and the memory. This provides serious challenges for upcoming demand for data-intensive computing in terms of energy and performance. To overcome the so-called memory-wall problem, computing-in-memory (CIM) is one of the promising solutions. The CIM paradigm is able to perform certain logical and arithmetic operations directly within the memory bitcell array or the memory periphery. As a result, the data transfer of the operands and the results back and forth between the memory and the processing unit is reduced. ${ }^{[1]}$

Different memory technologies are used for the realization of CIM concepts. Resistive random access memory (RRAM) represents one of the best candidates for CIM due to their specific advantages such as complementary metal oxide semiconductor (CMOS) fabrication compatibility, good scalability, high density, and analog computations, which leads to significant performance and energy efficiency improvement. ${ }^{[2]}$ The two-terminal RRAM devices (also called memristive devices) consists of a metal-insulator-metal structures with typically a metal oxide sandwiched between two metal electrodes. They are able to change their electrical resistance in a nonvolatile way dependent on the applied electric field. For most storage applications, the analog resistance range is parted into two regions, a high-resistance state (HRS) and a low-resistance state (LRS) which are assigned to the binary data values, 0 and $1 .{ }^{[2]}$ Here, we focus on the subclass of filamentary oxide-based valence change mechanism (VCM) Redox resistive random access memory (VCM-ReRAM) devices, ${ }^{[3]}$ as this class is becoming a mature embedded nonvolatile memory technology. ${ }^{[4]}$

RRAM-based CIM has been exploited to realize several logic and arithmetic functions. ${ }^{[1]}$ However, existing CIM approaches face several major challenges, such as device integration and reliability issues. These challenges arise from single device nonidealities up to the algorithm level and, hence, pose severe restrictions both for the application and the circuit design.

Therefore, considering and improving the reliability of designs for CIM are crucial. For the VCM-ReRAM devices, $c y c l e-t o-c y c l e$ (C2C) and device-to-device (D2D) switching variabilites as well as read instabilities ${ }^{[5-7]}$ might occur which can lead to a variation in the observed device resistance or in the switching process. This possibly degrades the device performance as data storage cell or in CIM computation. ${ }^{[8,9]}$ In this article, we exploit the CIM computation possibilities of co-integrated VCM-ReRAM devices with respect to their specific failure mechanisms.

## 2. Background

### 2.1. ReRAM-Based CIM

ReRAM CIM concepts exploit the unique characteristics of ReRAM devices for performing logic or arithmetic operations. As the name states, the operations are located within the data storage, i.e., ReRAM devices. For this, the ReRAM bitcells are arranged in a crossbar structure with horizontal rows and vertical columns. At each cross-junction of row and column an ReRAM bitcell is placed which stores a logic input value encoded in its resistive state. ${ }^{[10]} \mathrm{A}$ distinction is made between stateful and nonstateful CIM concepts. In contrast to more common memristivebased hardware acceleration that is used for large vector-matrix multiplications (which are also non-stateful), ${ }^{[11]}$ here we focus on the realization of Boolean logic functions.

### 2.1.1. Non-Stateful CIM

For non-stateful concepts, either the inputs or the output are represented by a nonvolatile resistive state while the other one is a volatile state (e.g., voltage). Part of this category are sense-based non-stateful operations which are typically based on a device readout sensing and a following current comparison. ${ }^{[12-14]}$ During the sensing operation, a small read voltage is applied and the device output current is measured. For this, one reference current, $I_{\mathrm{ref}}$, is defined for each logic operation. If a current below this threshold is sensed, the corresponding device is classified as HRS, otherwise as LRS. This concept of device sensing can be extended to sensing multiple devices in parallel and
comparing the summed current $\sum_{i} R_{\mathrm{i}}$ to a reference current. This was proposed, i.e., in the Scouting concept. ${ }^{[15,16]}$ As comparison circuitry, these concepts include analog-to-digital converters or voltage-latch sense amplifiers in the crossbar periphery. An exemplary 2-Input Scouting operation is displayed in Figure 1a.

The correct sensing and logic comparison depends on multiple factors, such as the RRAM $R_{\mathrm{OFF}} / R_{\mathrm{ON}}$ ratio, the number of input bits, read noise, and the accuracy of the used comparator. ${ }^{[17]}$ Due to the fact that the operation does not require a device switching, the influence of switching variabilities (C2C, D2D) is reduced. This marks one advantage of the Scouting CIM concepts as well as a fast operation due to the absence of a comparable slow ReRAM switching. In addition, the performed Boolean operation (i.e., AND, XOR, OR) is only set by the external classification based on the reference current, which allows a very flexible adaption and change of the operation with regard to the algorithm without any circuit modifications. The functionality of this approach has been demonstrated several times in 1T-1R nonvolatile memory structures already. ${ }^{[18,19]}$ However, since the logic output is produced in the crossbar periphery, it cannot be reused for consecutive operations directly, but it requires at least temporarily storing or even an additional memory write operation to store the information permanently.

### 2.1.2. Stateful CIM

In stateful CIM concepts, both the output and the inputs are represented by nonvolatile resistive states. The inherent nonvolatile output storage is beneficial for using the output as input in posterior operations. ${ }^{[1]}$ Prominent examples of stateful resistive concepts are the material-implication logic, ${ }^{[20]}$ memristor-aided logic (MAGIC), ${ }^{[21]}$ or fast and energy-efficient logic in memory (FELIX). ${ }^{[22]}$ A MAGIC primitive gate is depicted in Figure 1b. It consists of (at least) two bipolar input ReRAM devices, $R_{1} / R_{2}$, and one output device, $R_{3}$. An input-depending resistive voltage divider forms between the inputs and the output when voltages $V_{\text {In1 }} / V_{\text {In2 }}$ are applied. For certain input combinations, the output ReRAM device will selectively switch its state, if the voltage drop $V_{\text {mid }}$ is sufficiently large. Most MAGIC-based CIM


Figure 1. a) Primitive Scouting gate with two Redox resistive random access memory (ReRAM) inputs (green) and corresponding truth table for a 2-Input Scouting OR. The sensed current $I_{\text {sense }}$ is fed into a sense amplifier (red) together with (an adjustable) reference current $I_{\text {ref }}$. b) Primitive MAGIC logic gate consisting of three bipolar ReRAM-based bitcells (two inputs (green) one output (red)) and corresponding truth table for a MAGIC OR.
concepts exploit the RRAM-RESET (LRS $\rightarrow$ HRS) process ${ }^{[23]}$ for implementing Boolean NOR/NAND primitive gates. However, Hoffer et al. demonstrated experimentally that for RRAM technologies, which show a SET voltage $\left|V_{\text {SET }}\right|$ equal or less than the RESET voltage, $\left|V_{\text {SET }}\right| \leq\left|V_{\text {RESET }}\right|$, e.g., VCM-type ReRAM, MAGIC-RESET is not feasible and will lead to incorrect operation results. ${ }^{[24]}$ In this case, the SET operation has to be exploited. With the MAGIC-SET flavor, the logic complete set of primitive Boolean gates OR (instead of NOR), NOT-material Implication (NIMP), and NOT can be implemented.

During the stateful CIM operation, the output is stored permanently within the crossbar array directly as it is produced. This reduces the necessity for additional memory operations and offers an easy reuse of the logic output for further operations. However, the RRAM switching introduces more variability in the resistive state and requires higher numbers in terms of energy and latency compared to a non-stateful readout.

### 2.2. Related Work and Stateful CIM Concepts

A lot of recent works have been published on the topic of implementing logic functions based on non-stateful ${ }^{[12-14]}$ and stateful (see ref. [23] for a comparison) logic CIM.

Many stateful concepts ${ }^{[22,25-30]}$ exploit the aforementioned MAGIC-RESET as primitive functions in passive memristive 1R-crossbars. The passive bitcell arrangement allows a flexible function mapping and cell access in both, horizontal and vertical direction. However, in passive crossbars, the issue of undesired sneak-path currents due to insufficient cell selection is critical, ${ }^{[31-34]}$ which can lead to a high error rate during the operations. ${ }^{[35]}$ To avoid these issues, different techniques are proposed such as half-select voltages. ${ }^{[36,37]}$ The drawback of such an approach is the risk of unintended switching events and a higher energy demand.

A lesser used possibility to avoid sneak-path issues is the design of active $1 \mathrm{~T}-1 \mathrm{R}$ memristive crossbars. ${ }^{[38]}$ In these arrays, an active selector device (e.g., transistor) is added in serial connection with the RRAM device to enable an individual cell selection and protection against sneak-path currents. By adjusting the transistor gate voltage, the SET and RESET processes can also be controlled precisely. In addition, the transistor could in theory be exploited as additional logic element. ${ }^{[39,40]}$

Unfortunately, there have only been limited studies on the reliability of stateful/non-stateful CIM operations with respect to device and operation condition variabilities ${ }^{[41-43]}$ in active $1 \mathrm{~T}-1 \mathrm{R}$ crossbars. The recent works cover single CIM gate reliability issues, however lacking the challenges of larger circuit and application levels. ${ }^{[44]}$

The novelty of this work lies in the combination of experimental measurements, failure-aware modeling and statistical failure analysis of sneak-path resilient active $1 \mathrm{~T}-1 \mathrm{R}$ crossbars for memristive CIM operations. We investigate the robustness of the single gates and the overall arithmetic by including variability and failure-aware modeling in simulations and measuring single logic gates experimentally. Furthermore, we combine stateful and non-stateful logic and exploiting the transistor-specific conditions to improve the performance for arithmetic calculations.

## 3. 1T-1R Single Logic Gate Evaluation

For performing logic and arithmetic CIM operations, we exploit the previously explained MAGIC-SET OR, NOT, and NIMP as stateful and the Scouting AND, OR, and XOR as non-stateful operations in 1T-1R crossbars. Due to the similar operation conditions, one peripheral circuit can be used for implementing both concepts.

### 3.1. Transistor-Specific Logic

As mentioned before, we aim to include the transistor in addition to being a selector device specifically as part of the logic function to achieve modified logic gates, for both stateful and non-stateful logic.

The serial connection of transistor and resistive device offers the ability to tune the whole $1 \mathrm{~T}-1 \mathrm{R}$ path resistance not only by switching the RRAM state but also by tuning the transistor channel resistance via the applied gate voltage. This corresponds to a logic AND between the transistor gate and the RRAM state. Since both, stateful and non-stateful operations are based on the conditional resistance difference within the bitcells, this enables a novel logic paradigm for MAGIC and Scouting gate evaluation and a reduction in the required logic levels. As example, a modified logic OR gate computes to
$X * A+Y * B$
with $A$ and $B$ being the resistive states (HRS/0 or LRS/1) and X and Y via the applied gate voltage at the corresponding transistor (GND/0 or VDD/1) in one step. In Scouting logic, the same approach can also be extended to AND $[(X * A) *(Y * B)]$ or XOR $[(X * A) \oplus(Y * B)]$. The modified $1 \mathrm{~T}-1 \mathrm{R}$ operation is depicted in Figure 2a for MAGIC-OR and Figure 2b for Scouting logic. If both transistor inputs X and Y are set to 1 , this operation corresponds to the standard MAGIC/Scouting gate.

The performances of these modified gates as well as standard Scouting/MAGIC gates are tested in experimental measurements in 1T-1R crossbar structures as well as variability-aware circuit simulations. It has to be noticed that in any $1 \mathrm{~T}-1 \mathrm{R}$ structure which features bipolar memory devices, e.g., ReRAM, the body effect in the MOSFET transistor has to be considered. ${ }^{[45]}$ This effect will lead to a shift in the transistor threshold voltage and a modified current conduction through the transistor depending on the applied bulk-source voltage, $V_{\text {SB }}$. In the MAGIC operation the body effect marks one of several error sources which are discussed in more detail in Section 3.3.

### 3.2. Experimental Demonstration of 1T-1R Logic Gates

We perform several measurements on integrated $1 \mathrm{~T}-1 \mathrm{R}$ devices based on $\mathrm{HfO}_{2}$ ReRAM provided by the memory advanced demonstrator 200 mm (MAD200) $0.13 \mu \mathrm{~m}$ process from CEA-LETI/ CMP. ${ }^{[46]}$ A detailed explanation of the chip layout has already been published. ${ }^{[47]}$

A critical part for using resistive devices as logic memory is the mapping of a continuous resistance state R to a binary value $0 / 1$. In most cases, a read-based state classification is exploited. By applying a small source voltage $\left(0.2 \mathrm{~V}<V_{\text {switching }}\right)$ and


Figure 2. a) Modified MAGIC OR in $1 T-1 R$ bitcell. b) Modified Scouting AND/OR/XOR in 1T-1R bitcell. In both, MAGIC and Scouting, the transistor gates act as additional logic inputs. c) Logic encoding for resistive and voltage inputs.
measuring the resulting current $I_{\text {meas }}$, the RRAM resistance can be measured and thresholded, $I_{\text {meas }} \leq I_{\text {threshold }} \rightarrow 0$; else $\rightarrow 1$.

However, this measurement senses the serial resistance formed by the transistor channel resistance and the resistive device. To resolve the resistive device as best as possible, we operate the transistor in a low-Ohmic state by applying the positive suppy voltage VDD as gate voltage. Figure 3 shows the resulting current distributions for 1T-1R measurements fitted with normal distributions. To incorporate C2C, D2D, and read variability, the data was recorded over 80 devices each cycled 100 times between HRS and LRS with three readouts in between. This yields to a total number of 24000 datapoints per state which are displayed in Figure 3. Based on these distributions, the assignment for the resistive device states to binary values $0 / 1$ is conducted, with $I_{\text {meas }} \leq 19.3 \mu \mathrm{~A} \rightarrow 0$; else $\rightarrow 1$.

A similar measurement procedure is conducted for the 2Input Scouting logic by programming two adjacent 1T-1R cells into either 0 or 1 state. Afterward, a sensing voltage is applied to both cells and the output current is measured. Figure 4 shows the current distributions and fitted normal distributions for the standard 2-Input Scouting operations as well as selected modified gates according to Figure 2. Based on these distributions we can calculate the inherent error probabilities of the Boolean


Figure 3. Measured resistance distributions of high- and low-resistive states for single 1T-1R bitcells with fitted normal distributions and marked reference current. Measurement pulses are conducted at 0.2 V . Distributions contain data from 80 different devices each cycled 100 times and read out three times with a total number of 24000 datapoints per distribution.
operations (OR, AND) as the overlap of the fitted distributions for each expected output state. These probabilities are given in Table 1. Further information about the conducted statistical framework can be found in Supporting Information.

The results imply a high asymmetry between the functions. This effect arises from the fact that during a logic AND, the distinction is made between the 11 -distributions and the three others. However, the spacing between this distribution and the $10 / 01$ ones is comparable narrow, which leads to an incorrect separation between those states. In the logic OR, the 00 -distribution has to be distinguished from the other three ones, which tends to be more stable due to the larger separation between 00- and 10/01/11-distributions.

A similar observation can be found for the modified Scouting operations. The high-transistor OFF-channel resistances lead to a more distinct separation between the distributions and a highly decreased failure probability, which denotes a major insight into Scouting CIM evaluation.

Due to the experimental setup, only a limited number of measurements for MAGIC logic could be performed and the corresponding failure probability can unfortunately only be estimated. Since the MAGIC operation failure depends on a conditional switching, the accurate failure probability modeling would require extensive characterization of the underlying ReRAM material stack and measurements with and without transistor which cannot be performed in the fully integrated MAD-200 chip. For MAGIC logic, we therefore performed 100 MAGIC operations according to the previously explained scheme, again for the standard Boolean combinations 00, 01, 10, 11, and selected modified combinations according to Figure 2 to demonstrate the operation principle.

To increase the switching probability in a 1T-1R MAGIC operation, two parameters can be tuned: the applied source voltage $V_{\text {Set }}$ and the corresponding gate voltage, $V_{\text {Gate }}$. We measure three parameter sets, one for moderate $V_{\text {Set }} / V_{\text {Gate }}$ and one for increase $V_{\text {Set }} / V_{\text {Gate }}$, respectively to investigate their influence. For these parameter sets, we perform the MAGIC-OR operation and readout the postoperation output device with previously explained LRS/HRS classification.

The measurement results in Table 2 indicate the promising state of stateful MAGIC operations for the parameter set 3 . The indented switching combinations ( $01,10,11$,



Figure 4. a) Standard 2 -Input Scouting current measurements for $00,01,10$, and 11 inputs with fitted normal distributions. The 00 -distribution was scaled by a factor of $1 / 5$ for better visibility. The data contains $5121 T-1 R$ devices ( 256 programmed inputs pairs) on a MAD $2000.13 \mu \mathrm{~m}$ chip from CEA-LETI/ CMP, ${ }^{[46]}$ and each pair is sensed 10 times. Due to similar currents, the data sets for 01 and 10 input are overlapping significantly and merge visually (for the digital viewer, we recommend to zoom in to resolve both distributions properly). b) Modified 2-Input Scouting current measurements and corresponding fitted normal distributions for the proposed modified transistor logic. Data is sampled similar as in (a).

Table 1. Experimental failure probabilities (FPs) for Scouting OR and AND.

| Standard |  |  | Modified 1T-1R |  |
| :---: | :---: | :---: | :---: | :---: |
| Inputs | FP (AND) | FP (OR) | Inputs | FP (OR) |
| 00 | $1.05 \times 10^{-71}$ | $6.23 \times 10^{-27}$ | $0 * H R S+0 * H R S$ | $3.73 \times 10^{-40}$ |
| 10 | $1.26 \times 10^{-6}$ | $3.79 \times 10^{-23}$ | 1*HRS + 0*LRS | $3.40 \times 10^{-27}$ |
| 01 | $1.17 \times 10^{-7}$ | $3.09 \times 10^{-26}$ | 1*HRS $+0 * H R S$ | $2.14 \times 10^{-24}$ |
| 11 | $3.08 \times 10^{-6}$ | $8.9 \times 10^{-68}$ | $0 *$ LRS $+0 *$ LRS | $2.37 \times 10^{-40}$ |
|  |  |  | $0 *$ HRS $+1 *$ LRS | $9.40 \times 10^{-22}$ |
|  |  |  | $0 *$ LRS $+1 *$ LRS | $2.14 \times 10^{-26}$ |

Table 2. Experimental switching rates (SRs) in percentage for MAGIC OR. The rates denote the number of postoperation output devices (out of 100) in LRS state. The measured parameter sets are $V_{\text {Set }} / V_{\text {Gate }}=1.0 \mathrm{~V} / 1.5 \mathrm{~V}$ (1), $1.2 \mathrm{~V} / 1.5 \mathrm{~V}(2)$, and $1.0 \mathrm{~V} / 1.7 \mathrm{~V}$ (3).

| Standard |  |  |  |  | $1 T-1 R$ modified |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Inputs | SR (1) $[\%]$ | SR (2) [\%] | SR (3) [\%] |  | Inputs | SR (3) [\%] |
| 00 | 0 | 0 | 0 |  | $0 * \mathrm{HRS}+0 * \mathrm{HRS}$ | 0 |
| 01 | 38 | 41 | 100 |  | $1 * \mathrm{HRS}+0 * \mathrm{LRS}$ | 0 |
| 10 | 55 | 27 | 99 |  | $1 * \mathrm{HRS}+0 * \mathrm{HRS}$ | 0 |
| 11 | 94 | 88 | 100 | $0 * \mathrm{LRS}+0 * \mathrm{LRS}$ | 0 |  |
|  |  |  |  | $0 * \mathrm{HRS}+1 * \mathrm{LRS}$ | 100 |  |
|  |  |  |  | $0 * \mathrm{LRS}+1 * \mathrm{LRS}$ | 98 |  |

$0 *$ HRS $+1 *$ LRS and $0 *$ LRS $+1 *$ LRS ) show a nearly $100 \%$ switching rate, while for the other input combinations, no switching occurs. Tuning the voltage parameters ( $V_{\text {Set }} / V_{\text {Gate }}$ ) offers a high optimization potential toward low error rates. While the applied operation voltage $V_{\text {Set }}$ has only a minor influence on the switching rate, the transistor gate voltage $V_{\text {Gate }}$ marks the critical parameter for a successful switching operation. A possible explanation for this is the limited transistor current
for low gate voltages, which inhibits the VCM switching process (cutoff), even for increased applied SET voltage.

Although we could not perform a full statistical failure analysis for the stateful operation due to limited experimental data, we could demonstrate of stateful CIM logic operations and their reliability beyond the prove-of-concept status.

### 3.3. Simulation Study of Failure Probability Dependencies

In the following, we study the failure probabilities of all proposed individual CIM logic gates with variability-aware circuit simulations based on a modified version of a previously published failure investigation framework for stateful and non-stateful CIM. ${ }^{[48,49]}$ The simulation allows to investigate more complex operations which offers beneficial insights that are not accessible in the used measurements setup. To achieve this, we use the variability-aware Juelich-Aachen resistive switching tools (JART)-VCM-v1b ${ }^{[50]}$ compact model for simulating VCM-type ReRAM (based on experimental $\mathrm{HfO}_{2} / \mathrm{TiO}_{2}$ from FZ Juelich ${ }^{[51]}$ ) devices, while for the transistors the 22 nm GlobalFoundries (GF) process design kit (PDK) was used. We conduct the active 1T-1R crossbar simulations in the Cadence Spectre environment. Furthermore to aim for realistic simulations, we include distributed parasitic elements, one resistance and capacitance per bitcell, to the crossbar design. The parasitic values as well as other simulation parameters are listed in Table 3. A more detailed explanation of the VCM

Table 3. Simulation parameters.

| Parameters | Value |
| :--- | :---: |
| CMOS process | GF 22 nm FDX |
| VDD and temperature | 1.5 V and $27^{\circ} \mathrm{C}$ |
| $V_{\text {Sense }}($ Scouting | 0.2 V |
| $V_{\text {Set }}(M A G I C)$ | 1.35 V |
| Line resistance/capacitance | $9.7 \Omega / 33 \mathrm{aF}$ |
| Resistive state variation | $\pm 10 \%$ |



Figure 5. Simulated failure probabilities in 1T-1R crossbars for a) standard MAGIC logic gates and b) modified MAGIC logic gates with transistor as additional logic inputs. All non-depicted Scouting failure probabilities were below the simulation precision of $1 \times 10^{-50}$ and not included in the figure.
model and the exploited statistical framework is given in Supporting Information.

Figure 5 depicts the resulting failure probabilities for a 16 -row crossbar. For certain Scouting simulations, the calculated failure probabilities were below the simulation precision of $1 \times 10^{-50}$ and are not shown in the figures. The simulation results match the experimentally observed trends, i.e., the higher failure probability for 10,01 , and 11 in standard Scouting AND. In addition, the simulated MAGIC failure probabilities match with the measured MAGIC switching rates for the optimized voltages $\left(V_{\text {Set }} / V_{\text {Gate }}\right)=(1.0 \mathrm{~V} / 1.7 \mathrm{~V})$. The slight deviation between simulated values and experimental results can correspond to the different technology nodes, 22 nm in simulation, and 130 nm in experiment.

The simulation results imply an input asymmetry as well as a position dependency. The position dependency has its origin in the voltage drop along one crossbar column due to circuit parasitics (e.g., line resistances), which influences the voltageinduced switching (stateful) or the sensing voltage (non-stateful). This effect could be reduced by stabilizing the voltage along one crossbar column or limiting the crossbar dimension. However, as shown in ref. [48], the failure rate asymmetry for different input combinations cannot be avoided in the MAGIC operation. The origin of this input asymmetry lies in the exploited conditional switching. To improve the switching probability for the desired input combination, the applied voltage $V_{\text {In }}$ has to be increased. In contrast, this unavoidably leads to an increased switching probability also for the input combination where a switching is not intended. The opposing optimization between improving the switching probability and preventing a false switching is inherent for all CIM concepts which rely on a conditional device switching. Furthermore, in 1T-1R arrays the body effect in the n-type metal oxide semiconductor (NMOS) bitcell transistors has to be considered. Compared to the switching probability in passive configuration, the body effect in active $1 \mathrm{~T}-1 \mathrm{R}$ arrangements will lead to a reduced overall switching of the output device due to the voltage degradation in the SET direction. These effects have to be taken into account for the optimization of the crossbar for both reliability and performance. For instance, the effect of asymmetric input failure can be improved by modifying the order of consecutively performed operations. To reduce the influence of the NMOS body effect,
the operation voltage and/or the gate voltage can be increased or larger transistors (higher $\frac{\mathrm{W}}{\mathrm{L}}$ ) could be used. By this, we find an operation parameter set which will minimize the overall operation failure probability.

## 4. Combined Stateful and Non-Stateful Arithmetic Concept

Based on the aforementioned set of primitive logic gates (stateful and non-stateful), we designed an efficient carry-ripple adder (CRA).

### 4.1. CRA

Other CIM adders such as parallel prefix adders (LadnerFischer, ${ }^{[12]}$ Sklanksy, ${ }^{[52]}$ Koggle-Stone) have been proven to have a logarithmic dependency of the computation delay on the number of bits N , which makes them faster in general. However, proposed architectures require either highly specialist periphery ${ }^{[52,53]}$ or read-write back loops and a huge number of devices, which makes them impractical. ${ }^{[12]}$ Our proposed CRA offers an area-efficient design with a minimum of required devices while still being faster than comparable stateful concepts. This is achieved by splitting the calculation in a stateful and non-stateful part. The stateful evaluation is used for computing necessary intermediate values which are used in multiple operations. Also the addition SUM (S) is evaluated statefully since the sum is the important addition results. The CARRYOut ( $C_{\text {out }}$ ) is calculated in a non-stateful manner since each CARRY-Out bit is only required in one following step. This mixed concept combines the inherent advantages of stateful (nonvolatile evaluation, permanent storage) and non-stateful (fast, less variability).

The N-bit CRA is based on the representations for SUM and CARRY-Out ( $C_{\text {out }}$ ) bit shown as follows:
$\begin{array}{ll}C_{\text {out }}=\overline{C_{\text {in }}} *(A * B)+C_{\text {in }} *(A+B) & (I) \\ S=C_{\text {in }} *(\overline{A \oplus B})+\overline{C_{\text {in }}} *(A \oplus B) & (I I)\end{array}$
with $C_{\text {in }}$ the CARRY-In bit and $*,+, \oplus$ the Boolean functions AND, OR, and XOR, respectively. For the MAGIC-SET primitive

Table 4. Logic gate representations for the SET-based standard MAGIC operation.

| Logic gate | Symbol | Representation in MAGIC-SET |
| :--- | :---: | :---: |
| OR $(A, B)$ | $A+B$ | $\operatorname{OR}(A, B)$ |
| $\operatorname{NOT}(A)$ | $\bar{A}$ | $\operatorname{NOT}(A)$ |
| $\operatorname{NIMP}(A, B)$ | $A \nrightarrow B$ | $\operatorname{NIMP}(A, B)$ |
| $\operatorname{AND}(A, B)$ | $A * B$ | $\operatorname{NOT}(\operatorname{NOT}(A) \operatorname{OR} \operatorname{NOT}(B))$ |
| $\operatorname{XOR}(A, B)$ | $A \oplus B$ | $\operatorname{NIMP}(A, B)+\operatorname{NIMP}(B, A)$ |
| $X N O R(A, B)$ | $\overline{A \oplus B}$ | $\operatorname{NOT}(\operatorname{NIMP}(A, B)+\operatorname{NIMP}(B, A))$ |

operations, Table 4 lists the corresponding Boolean gate representations. The logic truth tables for the used gates and further information are presented in Supporting Information.

For an N -bit full adder calculation, the operations according to the representations in Equation (2) split into three parts: 1) storing two N -bit input numbers $\mathrm{A}, \mathrm{B}$ in binary representation, 2) obtaining the input-dependent factors $(A * B) /(A+B) /$ $(A \oplus B) /(\overline{A \oplus B})$ (Pre-Steps), and 3) concatenating them with the CARRY-Inputs, $C_{\text {in }} / \overline{C_{\text {in }}}$ (Calculation).

During the Pre-Steps, MAGIC-SET operations based on the primitive standard MAGIC set $\{$ OR, NIMP, NOT $\}$ are performed which store the results directly as the resistive state of the output RRAM cell. Since the Pre-Step operations for each bit are independent of the bit position, they can be performed for all N bits in parallel, exploiting the column-wise operation structure in 1T-1R crossbars.

Afterward, the Calculation phase is initialized by setting the CARRY input as $C_{\mathrm{in}, 1}=0 \rightarrow \overline{C_{\mathrm{in}}}=1$ for the first bit. Starting at this point, the first SUM bit $S_{1}$ is calculated according to Equation (1) statefully and stored in another crossbar column. For this step, the proposed modified MAGIC operation is exploited where the CARRY inputs $C_{\mathrm{in}, 1}, \overline{C_{\mathrm{in}}}$ are applied as gate voltages. The advantage of this $1 \mathrm{~T}-1 \mathrm{R}$ logic is directly visible by

Table 5. Failure of the simulated full adder accuracy for different bit lengths N .

| Number of bits | Absolute failure | Relative failure |
| :--- | :---: | :---: |
| N | Per addition | Per addition |
| 2 | $2.97 \times 10^{-5}$ | $4.94 \times 10^{-6}$ |
| 4 | $1.19 \times 10^{-4}$ | $3.96 \times 10^{-6}$ |
| 8 | $2.01 \times 10^{-3}$ | $3.94 \times 10^{-6}$ |
| 16 | $6.16 \times 10^{-1}$ | $4.70 \times 10^{-6}$ |

The absolute failure and relative failure per addition. Relative failure is calculated as absolute failure divided by maximum output for the addition of two N -bit numbers $2^{N+1}-2$.
comparing the structures of Equation (1) and (2) II, as both hold two ANDs, concatenated by an OR.

From this point, the CARRY bit $C_{\text {out, } 1}$ is calculated via a modified non-stateful Scouting in a similar manner with Equation (2) I and set as new CARRY input $C_{\text {in }, 2}=C_{\text {out, }, 1}$. This flow of SUM (stateful writing) and CARRY (volatile sensing) calculation is repeated for all N bits consecutively, which results in the CRA typical step-like, cascading procedure. The vector representation of this concept is shown in Figure 6.

### 4.2. Accuracy Validation

The proposed N-bit CRA flow based on the cascading logic scheme is validated based on a probabilistic simulation. For one addition run, two N -bit inputs are drawn from a random distribution and stored as inputs. At each point in Pre-Steps and Calculation, the single-gate failure probabilities from Figure 5 are used to simulate the gate output in accordance to the input values and the crossbar position. The achieved $N+1$ bit output value is then compared to the theoretical expected value and the failure is measured for the full adder.


Figure 6. Abstracted flow for logic operations on vectors in proposed carry-ripple adder. A and B represent the $N$-bit input vectors and $\mathrm{D}-\mathrm{J}$ represent the Pre-Step operation results. These are used together with the non-stateful CARRY vector $C$ to calculate $S$, the resulting $N+1$-bit SUM vector.

Table 6. Comparison of proposed concept with benchmarks of state-of-the-art N -bit full adders.

| Logic primitives | Crossbar | Circuit area | Steps | Result state | References |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Type | No. RRAM | Cycles |  |  |
| NOT/MAJORITY | $1 \mathrm{~T}-1 \mathrm{R}$ | $6 \times(8 N+16)$ | $4 \times \log _{2}(N)+6$ | Voltage | [12] |
| Scouting |  |  |  | Volatile |  |
| NOT, AND, OR | 1S-1R | $12 N-1$ | $12 N+1$ | Resistance | [52] |
| CRS-Logic |  |  |  | Nonvolatile |  |
| NOR, NAND | 1T-1R | 14 N | $13 N$ | Resistance | [56] |
| MAGIC |  |  |  | Nonvolatile |  |
| XOR/MAJORITY | 1T-1R | 5 N | $2 N+2$ | Voltage | [57] |
| Scouting |  |  |  | Volatile |  |
| NOR/NOT | 1 R | $10 \times 3$ | $20 N+15$ | Resistance | [58] |
| MAGIC |  |  |  | Nonvolatile |  |
| RIMP, NIMP, XOR | 1 R | $2(N+1)$ | $2(N+1)+2$ | Resistance | [54] |
| CRS-Logic |  |  |  | Nonvolatile |  |
| NOT, NIMP, OR | $1 T-1 \mathrm{R}$ | $10 N+1$ | $8+N(W r i t e)+N($ Read $)$ | Resistance | This work |
| MAGIC/Scouting |  |  |  | Nonvolatile |  |

For a bit of length $N=[2,4,8,16]$, we simulated $M=1 \times 10^{7}$ additions and calculated additions and calculated the absolute failure per addition as $\frac{\sum_{i}\left(x_{i}-y_{i}\right)^{2}}{M}$, with $x_{i} / Y_{i}$ the theoretical/simulated addition results. Since the absolute failure has only limited meaning, e.g., a deviation of $\pm 1$ on a 2 -bit addition is worse than $\pm 1$ for a 16 -bit addition, we also calculate the relative failure per addition by dividing the absolute failure by possible addition range $2^{N+1}-2$. The results in Table 5 show an increasing absolute failure for higher N while the relative failure remains constant.

### 4.3. Comparison to Other Memristive Adders

In this subsection, we compare our proposed full adder design to various other state-of-the-art N-bit CIM-based full adder concepts, in terms of required cells and cycles. This is shown in Table 6.

The comparison shows that the proposed vector-based 1T-1R architecture and the combination of non-stateful and stateful operations offer a unique trade-off between required circuit area and latency. Although pure non-stateful concepts such as provided in ref. [12] are inherent faster due to different adder architectures and multi-bit operations, the volatile output and the required CMOS periphery for logic computation and storing marks a significant disadvantage. While the complementary resistive switching (CRS)-logic approach ${ }^{[54]}$ shows a better performance, during the CRS computation the inputs are overwritten, which terminates a reuse of the original addition inputs.

## 5. Conclusion

We demonstrate two exemplary resistive CIM logic families, namely Scouting and MAGIC, experimentally and in failureaware simulations to estimate their operation reliability.

We extend each operation by exploiting the transistor gate in resistive $1 \mathrm{~T}-1 \mathrm{R}$ structures as additional logic input and based on single logic gates we propose a combined stateful/non-stateful CIM CRA. Achieving the operation result as nonvolatile resistance states while replacing intermediate steps with faster and error-tolerant non-stateful operation can be an important step toward reliable and CMOS competitive CIM. Possible applications for such an arithmetic structure are standalone systems with a limited chip area and only occasional but unavoidable computations. Due to the nonvolatile memory, resistive device can reliably store data without power-consuming refreshing and conduct operations only if necessary. Furthermore, the measured low experimental failure probabilities emphasize the promising aspects of non-stateful and stateful resistive CIM concepts based on industrial-grade 1T-1R devices. The obtained accuracy results are highly promising with respect to state-of-theart static RAM (SRAM) CIM designs ${ }^{[55]}$ which spend significant resources for error correction and reliability. Compared to the advanced SRAM technology, the upcoming nonvolatile ReRAM memories offer a huge potential of reliable and energy efficient CIM.

## Supporting Information

Supporting Information is available from the Wiley Online Library or from the author.

## Acknowledgements

L.B. and T.Z. equally contributed to this work. This work was supported by the priority program Memristive Devices Toward Smart Technical Systems (Priority Program SPP 2262, project number 422738993), which is funded by the Deutsche Forschungsgemeinschaft (German Research Foundation). This work was also supported by the Federal Ministry of Education and Research (BMBF, Germany) within the NEUROTEC II
project (project numbers 16ME0398K and 16ME0399) and the NeuroSys A project (project number 03ZU1106AA).

## Conflict of Interest

The authors declare no conflict of interest.

## Data Availability Statement

The data that support the findings of this study are available from the corresponding author upon reasonable request.

## Keywords

1T-1R logics, computing-in-memory, resistive devices, valence change mechanism, Redox resistive random access memory (VCM-ReRAM)

Received: September 18, 2023
Revised: December 5, 2023 Published online:
[1] H. A. D. Nguyen, J. Yu, M. A. Lebdeh, M. Taouil, S. Hamdioui, F. Catthoor, J. Emerg. Technol. Comput. Syst. 2020, 16, 2.
[2] A. Sebastian, M. Le Gallo, R. Khaddam-Aljameh, E. Eleftheriou, Nat. Nanotechnol. 2020, 15, 529.
[3] R. Dittmann, S. Menzel, R. Waser, Adv. Phys. 2021, 70, 155.
[4] A. Grossi, M. Coppetta, S. Aresu, A. Kux, T. Kern, R. Strenz, in 2023 IEEE Inter. Memory Workshop (IMW), Monterey, CA, USA 2023, pp. 1-4.
[5] A. Fantini, L. Goux, R. Degraeve, D. Wouters, N. Raghavan, G. Kar, A. Belmonte, Y.-Y. Chen, B. Govoreanu, M. Jurczak, in 2013 5th IEEE Inter. Memory Workshop, Monterey, CA, USA 2013, pp. 30-33
[6] C. Zambelli, A. Grossi, P. Olivo, D. Walczyk, T. Bertaud, B. Tillack, T. Schroeder, V. Stikanov, C. Walczyk, in 2014 International Conference on Microelectronic Test Structures (ICMTS), Udine, Italy 2014, pp. 27-31.
[7] A. Grossi, C. Zambelli, P. Olivo, E. Nowak, G. Molas, J. F. Nodin, L. Perniola, IEEE Electron Device Lett. 2018, 39, 27.
[8] D. Wouters, in 2019 IEEE Inter. Reliability Physics Symp. (IRPS), Monterey, CA, USA 2019, pp. 1-4.
[9] E. Perez, M. K. Mahadevaiah, E. P.-B. Quesada, C. Wenger, IEEE Trans. Electron Devices 2021, 68, 2693.
[10] D. Ielmini, H.-S. P. Wong, Nat. Electron. 2018, 1, 333.
[11] W. Wan, R. Kubendran, C. Schaefer, S. B. Eryilmaz, W. Zhang, D. Wu, S. Deiss, P. Raina, H. Qian, B. Gao, S. Joshi, H. Wu, H.-S. P. Wong, G. Cauwenberghs, Nature 2022, 608, 504.
[12] J. Reuben, J. Low Power Electron. Appl. 2021, 11, 4.
[13] C. Fernandez, I. Vourkas, in 2022 IFIP/IEEE 30th Inter. Conf. on Very Large Scale Integration (VLSI-SoC), Patras, Greece 2022, pp. 1-6.
[14] Q. Huang, D. Reis, C. Li, D. Gao, M. Niemier, X. S. Hu, M. Imani, X. Yin, C. Zhuo, IEEE Des. Test 2022, 39, 56.
[15] W.-H. Chen, W.-J. Lin, L.-Y. Lai, S. Li, C.-H. Hsu, H.-T. Lin, H.-Y. Lee, J.-W. Su, Y. Xie, S.-S. Sheu, M.-F. Chang, in 2017 IEEE Inter. Electron Devices Meeting (IEDM), San Francisco, CA, USA 2017, pp. 28.2.1-28.2.4.
[16] L. Xie, H. A. Du Nguyen, J. Yu, A. Kaichouhi, M. Taouil, M. AlFailakawi, S. Hamdioui, in IEEE Computer Society Annual Symp. on VLSI (ISVLSI), Bochum, Germany 2017.
[17] M. Mayahinia, A. Jafari, M. B. Tahoori, in 2022 IEEE 40th VLSI Test Symp. (VTS), San Diego, CA, USA 2022, pp. 1-7.
[18] C.-M. Dou, W.-H. Chen, C.-X. Xue, W.-Y. Lin, W.-E. Lin, J.-Y. Li, H.-T. Lin, M.-F. Chang, in 2018 IEEE Symp. on VLSI Technology, Honolulu, HI, USA 2018, pp. 171-172.
[19] W.-H. Chen, C. Dou, K.-X. Li, W.-Y. Lin, P.-Y. Li, J.-H. Huang, J.-H. Wang, W.-C. Wei, C.-X. Xue, Y.-C. Chiu, Y.-C. King, C.-J. Lin, R.-S. Liu, C.-C. Hsieh, K.-T. Tang, J. J. Yang, M.-S. Ho, M.-F. Chang, Nat. Electron. 2019, 2, 420.
[20] S. Kvatinsky, G. Satat, N. Wald, E. G. Friedman, A. Kolodny, U. C. Weiser, IEEE Trans. Very Large Scale Integrat. Syst. 2014, 22, 2054.
[21] S. Kvatinsky, D. Belousov, S. Liman, G. Satat, N. Wald, E. G. Friedman, A. Kolodny, U. C. Weiser, IEEE Trans. Circuits Syst. II: Express Briefs 2014, 61, 895.
[22] S. Gupta, M. Imani, T. Rosing, in 2018 IEEE/ACM Inter. Conf. on Computer-Aided Design (ICCAD), San Diego, CA, USA 2018, pp. 1-7.
[23] Y. S. Kim, M. W. Son, K. M. Kim, Adv. Intell. Syst. 2021, 3, 2000278.
[24] B. Hoffer, V. Rana, S. Menzel, R. Waser, S. Kvatinsky, IEEE Trans. Electron Devices 2020, 67, 3115.
[25] C. K. Jha, P. L. Thangkhiew, K. Datta, R. Drechsler, IEEEJ. Explor. SolidState Comput. Devices Circuits 2022, 8, 68.
[26] C. K. Jha, S. Ahmadi-Pour, R. Drechsler, IEEE Trans. Circuits Syst. II: Express Briefs 2023, 70, 2635.
[27] N. Peled, R. Ben-Hur, R. Ronen, S. Kvatinsky, in 2020 IFIP/IEEE 28th Inter. Conf. on Very Large Scale Integration (VLSI-SOC), Salt Lake City, UT, USA 2020, pp. 64-69.
[28] O. Leitersdorf, R. Ronen, S. Kvatinsky, CoRR 2021, abs/2108.13378.
[29] P. L. Thangkhiew, K. Datta, in 2018 8th Inter. Symp. on Embedded Computing and System Design (ISED), Cochin, India 2018, pp. 105-109.
[30] A. Zulehner, K. Datta, I. Sengupta, R. Wille, ASPDAC '19. Association for Computing Machinery, New York, NY, USA, ISBN 9781450360074, 2019, pp. 237-242.
[31] L. Shi, G. Zheng, B. Tian, B. Dkhil, C. Duan, Nanoscale Adv. 2020, 2, 1811.
[32] S. Pi, C. Li, H. Jiang, W. Xia, H. Xin, J. J. Yang, Q. Xia, Nat. Nanotechnol. 2019, 14, 35.
[33] Y.-C. Chen, C.-C. Lin, Y.-F. Chang, Micromachines 2021, 12, 1.
[34] S. Kannan, J. Rajendran, R. Karri, O. Sinanoglu, IEEE Trans. Nanotechnol. 2013, 12, 413.
[35] F. Gül, Results Phys. 2019, 12, 1091.
[36] S. Kim, J. Zhou, W. D. Lu, IEEE Trans. Electron Devices 2014, 61, 2820.
[37] K. Datta, S. Shirinzadeh, P. L. Thangkhiew, I. Sengupta, R. Drechsler, in 2022 25th Euromicro Conf. on Digital System Design (DSD), Maspalomas, Spain 2022, pp. 793-800.
[38] J. Louis, B. Hoffer, S. Kvatinsky, in 2019 26th IEEE Inter. Conf. on Electronics, Circuits and Systems (ICECS), Genoa, Italy 2019, pp. 787-790.
[39] Z.-R. Wang, Y.-T. Su, Y. Li, Y.-X. Zhou, T.-J. Chu, K.-C. Chang, T.-C. Chang, T.-M. Tsai, S. M. Sze, X.-S. Miao, IEEE Electron Device Lett. 2017, 38, 179.
[40] T. Singh, CoRR 2015, abs/1506.06735.
[41] T. Zanotti, F. M. Puglisi, P. Pavan, in 2020 IEEE Inter. Reliability Physics Symp. (IRPS), Dallas, TX, USA 2020, pp. 1-5.
[42] M. Escudero, I. Vourkas, A. Rubio, F. Moll, IEEE Trans. Nanotechnol. 2019, 18, 635.
[43] P. Inglese, E. I. Vatajelu, G. Di Natale, in 2021 16th Inter. Conf. on Design a Technology of Integrated Systems in Nanoscale Era (DTIS), Montpellier, France 2021, pp. 1-5.
[44] X. Zhu, Z. Li, H. Long, H. Liu, Y. Wang, H. Xu, 2020 IEEE Inter. Symp. on Circuits and Systems (ISCAS), Seville, Spain 2020, pp. 1-5.
[45] C. Bengel, K. Zhang, J. Mohr, T. Ziegler, S. Wiefels, R. Waser, D. Wouters, S. Menzel, Front. Electron. Mater. 2023, 3, 1061269.
[46] https://europractice-ic.com/technologies/asics/cea-leti/.
[47] S. Siegel, T. Ziegler, Y. Bouhadjar, T. Tetzlaff, R. Waser, R. Dittmann, D. Wouters, in Proceedings of the 2023 Annual Neuro-Inspired Computational Elements Conf., NICE '23, Association for Computing Machinery, New York, NY, USA 2023, pp. 108-114.
[48] L. Brackmann, A. Jafari, C. Bengel, M. Mayahinia, R. Waser, D. Wouters, S. Menzel, M. Tahoori, in 2022 IEEE Inter. Test Conf. in Asia (ITC-Asia), Taipei, Taiwan 2022, pp. 67-72.
[49] D. J. Wouters, L. Brackmann, A. Jafari, C. Bengel, M. Mayahinia, R. Waser, S. Menzel, M. Tahoori, in 2022 Inter. Electron Devices Meeting (IEDM), San Francisco, CA, USA 2022, pp. 5.3.1-5.3.4.
[50] C. Bengel, A. Siemon, F. Cüppers, S. Hoffmann-Eifert, A. Hardtdegen, M. von Witzleben, L. Hellmich, R. Waser, S. Menzel, IEEE Trans. Circuits Syst. I Reg. Papers 2020, 67, 4618.
[51] F. Cüppers, S. Menzel, C. Bengel, A. Hardtdegen, M. von Witzleben, U. Böttger, R. Waser, S. Hoffmann-Eifert, APL Mater. 2019, 7, 091105.
[52] A. Siemon, S. Menzel, D. Bhattacharjee, R. Waser, A. Chattopadhyay, E. Linn, Eur. Phys. J. Special Top. 2019, 228, 2269.
[53] D. Bhattacharjee, A. Siemon, E. Linn, S. Menzel, A. Chattopadhyay, ACM J. Emerg. Technol. Comput. Syst. 2018, 14, 1.
[54] A. Siemon, S. Menzel, R. Waser, E. Linn, IEEE J. Emerg. Select. Top. Circuits Syst. 2015, 5, 64.
[55] N. Surana, M. Lavania, A. Barma, J. Mekie, in 2020 Design, Automation \& Test in Europe Conf. \& Exhibition (DATE), Grenoble, France 2020, pp. 1323-1326.
[56] Y. S. Kim, M. W. Son, H. Song, J. Park, J. An, J. B. Jeon, G. Y. Kim, S. Son, K. M. Kim, Adv. Intell. Syst. 2020, 2, 1900156.
[57] F. Pinto, I. Vourkas, Electronics 2021, 10, 9.
[58] P. L. Thangkhiew, R. Gharpinde, P. V. Chowdhary, K. Datta, I. Sengupta, in 2016 11th Inter. Design \& Test Symp. (IDT), Hammamet, Tunisia 2016, pp. 142-147.

