

Received 30 January 2023, accepted 16 February 2023, date of publication 23 February 2023, date of current version 1 March 2023. Digital Object Identifier 10.1109/ACCESS.2023.3248303

### **RESEARCH ARTICLE**

## A 0.3V Rail-to-Rail Three-Stage OTA With High DC Gain and Improved Robustness to PVT Variations

# RICCARDO DELLA SALA<sup>®</sup>, FRANCESCO CENTURELLI<sup>®</sup>, (Senior Member, IEEE), PIETRO MONSURRÒ<sup>®</sup>, GIUSEPPE SCOTTI<sup>®</sup>, (Senior Member, IEEE), AND ALESSANDRO TRIFILETTI<sup>®</sup>

Dipartimento di Ingegneria dell'Informazione, Elettronica e Telecomunicazioni (DIET), University of Rome "La Sapienza," 00184 Rome, Italy Corresponding author: Riccardo Della Sala (riccardo.dellasala@uniroma1.it)

**ABSTRACT** This paper presents a novel 0.3V rail-to-rail body-driven three-stage operational transconductance amplifier (OTA). The proposed OTA architecture allows achieving high DC gain in spite of the bulkdriven input. This is due to the doubled body transconductance at the first and third stages, and to a high gain, gate-driven second stage. The bias current in each branch of the OTA is accurately set through gatedriven or bulk-driven current mirrors, thus guaranteeing an outstanding stability of main OTA performance parameters to PVT variations. In the first stage, the input signals drive the bulk terminals of both NMOS and PMOS transistors in a complementary fashion, allowing a rail-to-rail input common mode range (ICMR). The second stage is a gate-driven, complementary pseudo-differential stage with an high DC gain and a local CMFB. The third stage implements the differential-to-single-ended conversion through a body-driven complementary pseudo-differential pair and a gate-driven current mirror. Thanks to the adoption of two fully differential stages with common mode feedback (CMFB) loop, the common-mode rejection ratio (CMRR) in typical conditions is greatly improved with respect to other ultra-low-voltage (ULV) bulk-driven OTAs. The OTA has been fabricated in a commercial 130nm CMOS process from STMicroelectronics. Its area is about 0.002  $mm^2$ , and power consumption is less than 35nW at the supply-voltage of 0.3V. With a load capacitance of 35pF, the OTA exhibits a DC gain and a unity-gain frequency of about 85dB and 10kHz, respectively.

**INDEX TERMS** Bulk-driven OTA, ultra-low voltage, three-stage amplifier, body-biased, local common mode feedback (LCMFB).

#### **I. INTRODUCTION**

Recent years have seen a growing interest in sub-0.5V electronics [1], [2], motivated not only by the need to minimize power consumption, but also to allow powering the system by exploiting energy harvested from the environment: energy harvesting systems typically provide DC voltages of a few hundreds milliVolts [3]. Since, for digital circuits, supply voltage lowering results mainly in a speed degradation, operating digital systems at ULV conditions (e. g. supply

The associate editor coordinating the review of this manuscript and approving it for publication was Harikrishnan Ramiah<sup>(D)</sup>.

voltage lower than 0.5V) is still feasible by exploiting the subthreshold operation of CMOS gates and using a reduced clock frequency. The situation is quite different for analog circuits. In fact, the reduction of the supply voltage below 0.5V, combined with the reduced intrinsic gain of MOS transistors implemented in modern deep submicron technologies [4], [5], makes it very hard to meet design goals of analog circuits, and solutions where analog functions are implemented taking advantage of true digital circuits have been proposed in the literature [6], [7].

The operational transconductance amplifier (OTA) is a key building block for analog applications, and the ultra-low

voltage (ULV) and ultra-low power (ULP) context makes designing high performance OTAs very hard. In particular, when the supply voltage is reduced to 0.5V or less, the standard design approaches used to design OTAs, such as input transconductor implemented through a conventional differential pair with a tail current generator, and cascoding to increase gain, are no longer applicable, forcing CMOS designers to search for different paradigms. Moreover, the limited supply voltage requires to fully exploit the available dynamic range, thus making solutions with a rail-to-rail input common mode range (ICMR) mandatory.

The absence of the tail current generator makes achieving a stable biasing and a high common mode rejection ratio (CMRR) a very critical task. Body biasing [8] has been proposed in the literature as a substitute for the tail generator, but the reduced supply voltage, together with the limited body transconductance gain, makes it impossible to reach a stable bias point under process, supply voltage and temperature (PVT) variations through the body terminal [9]. This strongly limits the applicability of inverter-based solutions such as [10] and [11] and also those which exploits bodybiasing [12]. Most ULV OTAs in the literature exploit body driving (the input signal is applied to the body terminal) [9], [13], [14], [15], [16], [17], [18], [19], [20], [21], complementary n-type and p-type pseudo-differential transconductors [22] or floating-gate and quasi-floating-gate solutions [23]. CMRR is improved by the use of common mode feedback (CMFB) loops, common mode feedforward (CMFF) [9], [24], by optimizing the topology of differentialto-single-ended converter (D2S) stages [21] or by optimizing the OTA architecture [20]; gain can be improved by exploiting positive feedback [15], [18] or by using additional gain stages [14], [16], [17], [19].

In this paper we present a ULV body-driven three-stage rail-to-rail OTA with high DC gain and CMRR. It features an architecture with two fully differential stages followed by a D2S, to take advantage of CMFB loops to accurately set bias points and allow improved robustness to PVT variations. The OTA has been designed referring to a 130nm CMOS technology from STMicroelectroincs and measured results on the fabricated test chip are presented.

The paper is structured as follows. Section II introduces the OTA architecture and presents the analytical computation of main performance parameters. Section III introduces the design of the OTA in a 130nm CMOS process and the results of the simulations. Section IV presents the results of measurements on the test chip. A comparison against other ULV OTAs taken from the literature is reported in section V and some conclusion are drawn in Section VI.

#### **II. OTA ARCHITECTURE**

The architecture of the proposed OTA is reported in Fig. 1. The first and second stages are fully differential amplifiers with CMFB, whereas the third stage implements a differential to single ended converter (D2S). The detailed schematic



FIGURE 1. Block scheme of the proposed OTA architecture.

of the proposed OTA is shown in Fig. 2. The body-driven complementary pseudo-differential input stage is exploited to double the transconductance gain and allow rail-to-rail ICMR with bias currents accurately set through gate terminals. The second stage is a gate-driven, complementary pseudo-differential stage with an high DC gain and a local CMFB. A further CMFB reads the common mode output voltage of the second stage, and controls the gates of the NMOS devices in the first stage. The third stage implements the differential-to-single-ended conversion through a body-driven complementary pseudo-differential pair and a gate-driven current mirror.

The first stage has to be bulk-driven in order to guarantee a rail-to-rail ICMR, whereas the second stage is gate-driven to enhance the overall DC gain. Since, in the proposed architecture, the third stage has to perform the differentialto-single-ended conversion, we have chosen to implement it as bulk-driven at the input to allow the implementation of a gate-driven current mirror at the output.

A Reverse Nested Miller (RNM) compensation scheme suitable for the proposed architecture in which the D2S is the last stage, and implemented through capacitors  $C_1$ ,  $C_2$  and  $C_3$  is exploited to guarantee the stability of the OTA with adequate phase margin.

Since the proposed OTA requires to drive independently the bulk terminal of NMOS and PMOS devices, it requires a triple well CMOS process. However, since nowadays most of the CMOS technologies allow the body terminals to be independently driven, we do not consider this point a limitation.

More details about the different OTA stages are given in the following subsections.

#### A. FIRST STAGE

The first stage of the architecture is composed by transistors  $Mp_{1,2}$  and  $Mn_{1,2}$  which are body driven and gate biased. More specifically, well defined bias currents are set through the bias voltage Vbg, generated from a reference current injected into a diode-connected PMOS device, and applied to the PMOS devices  $Mp_{1,2}$ , thus mirroring the reference current (see Fig. 2) in order to gurantee good robustness under PVT



FIGURE 2. Detailed schematic of the proposed OTA.



FIGURE 3. Linearized block scheme of the OTA for the common mode gain computation: orange color corresponds to the first stage transistors, green color corresponds to the second stage transistors, purple color corresponds to the third stage common mode rejection. The error amplifier has been represented in yellow color.

variations. The CMFB loop is closed by controlling the gates of MNOS devices  $Mn_{1,2}$  in order to set the common mode voltage, reduce the output offset voltage and enhance the CMRR performance of the whole OTA.

The differential gain of the first stage can be expressed as:

$$Av_{d1} = \frac{G_{mb_1}}{G_{o_1}} \cdot \frac{1}{1 + s \frac{C_{o_1}}{G_{o_1}}}$$
(1)

where

$$G_{mb_1} = g_{mb_{n1,2}} + g_{mb_{p1,2}} \tag{2}$$

$$G_{o_1} = g_{ds_{n1,2}} + g_{ds_{p1,2}} \tag{3}$$

and  $C_{o_1}$  is the capacitance seen at the output nodes of the first stage, which can be expressed as:

$$C_{o_1} = C_{gd_{n1,2}} + C_{gd_{p1,2}} + C_{in_2} + C_{bd_{n1,2}} + C_{bd_{p1,2}}$$
(4)

where  $C_{in_2}$  is the input capacitance of the second stage. Usual notation has been used for small signal parameters of MOS transistors.

The common mode gain of the first stage (without considering the effect of the CMFB loop) is given by the following relation:

$$Av_{c1} = \frac{G_{mb_1}}{G_{o_1}}$$
(5)

#### **B. SECOND STAGE**

The second stage of the OTA is composed by transistors  $Mp_{3,4}$  and  $Mn_{3,4}$  which are gate driven and body biased in order to boost the gain-bandwidth product of the whole architecture. In addition, a local CMFB (LCMFB) implemented by the two pseudoresistors  $M_{NR1,2}$  is exploited to accurately set the output static voltages of the second stage in spite of PVT variations, and at the same time to improve its CMRR performance. In fact, since bias currents of  $Mp_{3,4}$  are set through their body terminals, the biasing of the second stage is somewhat sensitive to PVT variations, and the adoption of the LCMFB allows to improve the robustness of the second stage.

The differential gain of the second stage can be expressed as:

$$Av_{d2} = \frac{G_{m_2}}{G_{o_2} + g_{R_{1,2}}} \cdot \frac{1}{1 + s \frac{C_{o_2}}{G_{o_2} + g_{R_{1,2}}}}$$
(6)

where

$$G_{m_2} = g_{m_{n3,4}} + g_{m_{p3,4}} \tag{7}$$

$$G_{o_2} = g_{ds_{n3,4}} + g_{ds_{p3,4}} \tag{8}$$

 $g_{R_{1,2}}$  is the equivalent conductance of the two pseudresistors  $M_{N_{R_{1,2}}}$ , and  $C_{o_2}$  is the capacitance seen at the output nodes of the second stage, which can be written as:

$$C_{o_2} = C_{gd_{n3,4}} + C_{gd_{p3,4}} + C_{in_3} + C_{bd_{n3,4}} + C_{bd_{p3,4}} + C_{R_{1,2}}$$
(9)

where  $C_{in_3}$  is the input capacitance of the third stage.

The common mode gain of the second stage (considering only the effect of the LCMFB) can be expressed as follows:

$$Av_{c2} = \frac{G_{m_2}}{G_{o_2} + g_{mb_{n3,4}}} \tag{10}$$

#### C. THIRD STAGE

The third stage of the OTA is a differential to single-ended converter made up of transistors  $Mp_{5,6}$  and  $Mn_{5,6}$ , which are body driven and gate biased, in order to properly set the bias point and thus attain stable phase margin and gain-bandwidth-product (GBW) under PVT variations. The differential to single-ended conversion is performed by the gate-driven current mirror composed by  $M_{n_5}$  and  $M_{n_6}$ .

The differential gain of the third stage can be expressed as:

$$Av_{d3} = \frac{G_{mb_3}}{G_{o_3}} \frac{1}{1 + s \frac{C_L + C_{o_3}}{G_{o_3}}}$$
(11)

where

$$G_{mb_3} = g_{mb_{n5,6}} + g_{mb_{p5,6}} \tag{12}$$

$$G_{o_3} = g_{ds_{n5,6}} + g_{ds_{p5,6}} \tag{13}$$

 $C_{o_3}$  is the capacitance seen at the output nodes of the third stage, which can be expressed as:

$$C_{o_3} = C_{gd_{n5,6}} + C_{gd_{p5,6}} + C_{bd_{n5,6}} + C_{bd_{p5,6}}$$
(14)

and  $C_L$  is the load capacitance at the output node of the OTA. The common mode gain of this stage can be written as:

$$Av_{c_3} = \frac{G_{mb_3}}{G_{o_3}} \cdot \frac{G_{o_3}}{g_{m_{n5,6}} + G_{o_3}} \approx \frac{G_{mb_3}}{g_{m_{n5,6}}}$$
(15)

#### D. ANALYSIS OF THE CMFB LOOPS AND CMRR

The proposed OTA architecture exploits two CMFB loops which both sense the common mode output voltage of the second stage through the pseudoresistors  $M_{n_{R1,2}}$ .

The LCMFB is closed through the body terminals of  $M_{n_{3,4}}$ and is needed to guarantee proper biasing of the second stage when considering the current offset due to threshold voltage variations of PMOS and NMOS devices under process and temperature variations. Its main effect is to reduce the common-mode output impedance of the second stage, thus extending the linear range of the main CMFB, which allows to strongly improve the CMRR of the OTA. In detail, the estimation of the output common mode voltage of the second stage  $V_{oc2}$  provided by  $M_{n_{R1,2}}$  is sent to the error amplifier Ae, composed by  $M_{p_{7,8}}$  and  $M_{n_{7,8}}$ , which compares  $V_{oc2}$  with a reference voltage  $V_{REF}$  and then adjusts the gate voltages of  $M_{n_{1,2}}$  in order to improve CMRR performance and increase the accuracy of the DC operating point of the second stage under PVT variations. It has to be noted that  $M_{n_{R1,2}}$  implement a voltage divider used to extract the common mode voltage at the output of the second stage and provide an estimation of the common-mode voltage which is insensitive to PVT variations.

The error amplifier Ae is implemented through a gatedriven body-biased stage depicted in Fig. 2 whose gain is:

$$A_e = \frac{g_{m_{n7,8}}}{g_{ds_{p7,8}} + g_{ds_{n7,8}}} \tag{16}$$

The linearized block scheme of the OTA architecture adopted for small signal analysis is depicted in Fig. 3, for what concerns the common-mode behavior. Referring to the block scheme in Fig. 3, the common-mode voltage  $V_{oc1} = \frac{V_{o1p}+V_{o1m}}{2}$  at the output of the first stage as a function of the input common-mode voltage  $V_{ic} = \frac{V_{ip}+V_{im}}{2}$  can be easily computed as:

$$\frac{V_{oc1}}{V_{ic}} = -\frac{G_{mb_1}}{\left(\frac{G_{m2}}{g_{m_{bn3,4}}}\right)g_{m_{n1,2}}A_e}$$
(17)

the common-mode voltage  $V_{oc2} = \frac{V_{o2p}+V_{o2m}}{2}$  at the output of the second stage as a function of the input common-mode voltage  $V_{ic}$  can be expressed as:

$$\frac{V_{oc2}}{V_{ic}} = \frac{Av_{c1}Av_{c2}}{1 + A_eAv_{c2} \left(\frac{g_{m_{n1,2}}}{G_{o_1}}\right)}$$
(18)

Finally, the common mode gain of the whole OTA can be expressed at node  $V_{out}$  as:

$$A_{V_{C_{tot}}} = \frac{V_{out}}{V_{ic}} \approx -\frac{G_{mb_1}Av_{c_3}}{g_{m_{l_1}}Ae}$$
(19)



**FIGURE 4.** Block scheme for the computation of the output offset voltage of the proposed OTA:  $I_{off_i}$  denotes the i - th stage offset current given by mismatch variations between NMOS and PMOS.

In conclusion, by considering the gain of the error amplifier expressed in Eq. 16 the common mode gain of the architecture can be derived:

$$A_{V_{C_{tot}}} \approx -\frac{G_{mb_1}}{g_{m_{n_{1,2}}}} \cdot \frac{G_{mb_3}}{g_{m_{n_{5,6}}}} \cdot \frac{g_{ds_{n_{7,8}}} + g_{ds_{p_{7,8}}}}{g_{m_{n_{7,8}}}}$$
(20)

The differential gain of the OTA can be derived by multiplying the differential gains of the three-stages as follows:

$$A_{V_{D_{tot}}} = \prod_{i=1}^{3} A_{V_{D_i}} \approx \frac{G_{mb_1}}{G_{o_1}} \cdot \frac{G_{m_2}}{G_{o_2} + g_{R_{1,2}}} \cdot \frac{G_{mb_3}}{G_{o_3}} \quad (21)$$

Finally, Eq. 20 and Eq. 21 can be used to derive the expression of CMRR according to its definition:

$$CMRR = \frac{A_{V_{D_{tot}}}}{A_{V_{C_{tot}}}} \approx \frac{g_{m_{n_{1,2}}}}{G_{o_1}} \cdot \frac{G_{m_2}}{G_{o_2} + g_{R_{1,2}}} \cdot \frac{g_{m_{n_{5,6}}}}{G_{o_3}} \cdot A_e \quad (22)$$

From Eq. 22 it is evident that the proposed OTA exhibits a very high CMRR (in the order of  $A_{\nu}^4$ ) in typical conditions. However, it has to be noted that this result has been obtained without considering the effect of mismatches, which can result in a strong degradation of CMRR performance.

#### E. ANALYSIS OF OUTPUT OFFSET UNDER MISMATCH VARIATIONS

In this section we analyze the output offset voltage of the proposed OTA considering the current offset due to threshold voltage variations of PMOS and NMOS devices under process and temperature variations. In detail, the block scheme adopted for the computation of the output offset voltage is depicted in Fig. 4. The three-stages are highlighted in different colors: the first stage is denoted in orange, the second stage in green and finally, the third stage in purple. For each stage we consider that the currents drawn by the NMOS and PMOS transistors in each branch, due to process and temperature variations, are not perfectly equal to each other and this generates a DC offset current. This offset current, multiplied by the output resistance of the i-th stage, produces a DC offset voltage (i. e. a variation of the static output voltage with respect to the analog ground). In the following of this analysis, we denote the output offset current of each stage with  $I_{off_i}$ .

Then, referring to the block scheme of Fig. 4 the output offset voltage of the whole OTA can be computed as:

$$V_{oDC} \approx \frac{I_{off_3}}{G_{o_3}} - \frac{I_{off_2}}{Av_{x_1}} \cdot \frac{Av_{x_3}}{A_e G_{m2}} + \frac{I_{off_1} \cdot Av_{x_3}}{A_e g_{m_{1,2}}}$$
(23)

where

$$Av_{x_1} = \frac{g_{m_{n_{1,2}}}}{G_{a_1}} \tag{24}$$

$$Av_{x_3} = \frac{g_{m_{n_{5,6}}}}{G_{mb_3}} \tag{25}$$

Now, expressing the offset currents and the DC output voltage in terms of their mean value and standard deviation as follows:

$$I_{off_i} = \mu_{I_i} + \sigma_{I_i}, i = 1, 2, 3 \tag{26}$$

$$V_{o_{DC}} = \mu_V + \sigma_V \tag{27}$$

and assuming both  $\mu_{I_i}$  and  $\mu_V$  approximately equal to 0, we can compute the standard deviation of the DC output voltage as follows:

$$\sigma_V^2 = \frac{Av_{x_3}^2}{A_e^2 Av_{x_1}^2} \cdot (\frac{\sigma_{I_1}^2}{G_{o_1}^2} + \frac{\sigma_{I_2}^2}{G_{m_2}^2}) + \frac{\sigma_{I_3}^2}{G_{o_3}^2}$$
(28)

By looking at Eq. 28, it can be observed that, if compared with the solution presented in [16], the proposed OTA architecture allows to set the static node voltages and DC bias points with higher accuracy and less dependence on mismatch variations. In fact, since the offset voltage of the first and second stages are rejected by feedback loops, the bias points are stable under mismatch variations, resulting in very stable GBW and  $P_D$ .

#### **III. OTA DESIGN AND SIMULATION RESULTS**

The proposed three-stage OTA has been designed and implemented in a 130nm CMOS process from STMicroelectronics. Table 1 reports the dimensions and bias currents of the transistors implementing the architecture in Fig. 2. The bias voltages  $V_{bg}$  and  $V_{bb}$  in Fig. 2 are both set at 150mV, and the reference voltage  $V_{REF}$  is 150mV too. Compensation capacitors  $C_1$ ,  $C_2$  and  $C_3$  are set to 100fF, 100fF and 1.5pF respectively, whereas  $C_{R1}$  and  $C_{R2}$  are 40fF. The design has

| Transistor        | Stage | Width [ $\mu m$ ] | Length [ $\mu m$ ] | $I_{bias} [nA]$ |
|-------------------|-------|-------------------|--------------------|-----------------|
| $M_{n1,2}$        | 1     | 0.375             | 3                  | 5               |
| $M_{p1,2}$        | 1     | 4.465             | 1                  | 5               |
| M <sub>n3,4</sub> | 2     | 0.375             | 3                  | 5               |
| $M_{p3,4}$        | 2     | 4.465             | 1                  | 5               |
| M <sub>n5,6</sub> | 3     | 3                 | 3                  | 40              |
| $M_{p5,6}$        | 3     | 35.72             | 1                  | 40              |
| M <sub>n7,8</sub> | 3     | 0.375             | 3                  | 40              |
| M <sub>p7,8</sub> | 3     | 4.465             | 1                  | 40              |
| $M_{nR1,2}$       | 3     | 0.15              | 1.5                | -               |

#### TABLE 1. Transistors' sizing and bias currents.



**FIGURE 5.** Magnitude and Phase of the differential gain of the proposed three-stage OTA.

been carried out within the Cadence Virtuoso environment for a nominal supply voltage  $V_{DD}$  of 0.3V and assuming a load capacitance of 35pF at the output.

The differential transfer function (magnitude and phase) of the OTA is reported in Fig. 5, showing a phase margin of about  $58.27^{\circ}$  and a gain-bandwidth product of about 10kHz.

Fig. 6 reports the CMRR frequency response in typical conditions showing a low frequency value in excess of 136dB. However, it has to be noted that this good result is obtained without considering the effect of mismatches which, as will be shown in the following of this section, strongly impact CMRR performance.

Fig. 7 shows the DC transfer characteristic of the proposed OTA in unity-gain configuration, highlighting the rail-to-rail ICMR and the high accuracy of the voltage gain.

The input referred noise of the proposed OTA is reported in Fig. 8: the white noise at 1 kHz is about 2.86  $\mu V / \sqrt{Hz}$ .

The transient response of the OTA in unity-gain configuration to a rail-to-rail input step is depicted in Fig. 9. The



FIGURE 6. CMRR of the proposed three-stage OTA.



**FIGURE 7.** DC transfer characteristic of the proposed OTA in unity-gain configuration.



FIGURE 8. Input referred noise of the proposed three-stage OTA.

amplifier with respect to an input step of amplitude of 220 mV shows positive and negative slew rate ( $SR_+$  and  $SR_-$ ) equal to about 2.5 *V*/*ms* and 5 *V*/*ms* respectively, highlighting an average slew rate of about 3.75 *V*/*ms*.

Sinusoidal inputs at different amplitudes and with a frequency of 100 Hz have been used to excite the OTA in unity-gain configuration and evaluate the total harmonic distortion (THD). The OTA exhibits a very good THD (0.2%) for an input signal amplitude of about 100mV. THD is good also for higher amplitudes, in fact it is about (0.36%) for an input amplitude as high as 220mV (i. e. about the 75% of the rail-to-rail swing).

Extensive parametric and Monte Carlo simulations have been carried out in order to assess the robust-

 TABLE 2. Performance of the OTA in the different process corners.

|                            | Nominal | FF      | SS      | FS      | SF      |
|----------------------------|---------|---------|---------|---------|---------|
| $Av_D [dB]$                | 86.83   | 85.67   | 87.71   | 85.37   | 87.63   |
| GBW [kHz]                  | 10.32   | 10.2    | 10.44   | 10.41   | 10.24   |
| $m\varphi \ [deg]$         | 58.27   | 62.08   | 49.53   | 61.41   | 55.88   |
| $Av_c \ [dB]$              | -49.68  | -32.38  | -34.13  | -37.15  | -41.2   |
| CMRR [dB]                  | 136.51  | 118.05  | 121.84  | 122.55  | 128.83  |
| PSRR [dB]                  | 100.22  | 93.44   | 106.45  | 95.23   | 115.68  |
| $P_D [nW]$                 | 33.73n  | 38.39n  | 31.09n  | 38.68n  | 30.81n  |
| Offset <sub>1</sub> $[mV]$ | -5.74   | -11.06  | 2.36    | -16.66  | 9.45    |
| Offset <sub>2</sub> $[mV]$ | -9.029m | -3.743m | -14.94m | -13.59m | -5.152m |
| Offset <sub>3</sub> $[uV]$ | -478.2m | -1.759  | 425.4m  | -1.739  | 362.9   |
| $SR_+ [V/ms]$              | 2.315   | 2.263   | 2.317   | 2.418   | 2.173   |
| $SR_{-}[V/ms]$             | 5.135   | 4.854   | 5.5     | 5.261   | 5.029   |
| $SR_{avg} [V/ms]$          | 3.725   | 3.559   | 3.909   | 3.839   | 3.601   |



**FIGURE 9.** Transient response of the OTA in unity-gain configuration to a rail-to-rail input step.



**FIGURE 10.** Total Harmonic Distortion in percentage vs input signal amplitude at a frequency of 100Hz.

ness of the amplifier to PVT and mismatch variations, referring both to open-loop and closed-loop simulation testbenches.

Main OTA performance parameters have been evaluated in the different process corners and considering a +/-10%variation of the supply voltage and a temperature range from 0 to 80 °C, and results are summarized in Tables 2 and 3 respectively. Both small signal and large signal performance of the proposed OTA resulted to be very robust with respect



FIGURE 11. Histrogram of the CMRR over 200 mismatch Monte Carlo Iterations.

to PVT variations. The analysis in Table 2, reports also the offset voltage of the output of each stage, denoted as  $Offset_i$  and, as it can be observed, in the whole range of variations they result very stable (offset voltages are all very close to 0). This behavior is due to the explicit bias reference voltage in the error amplifier circuit of the CMFB and also to the local CMFB of the second stage.

Table 4 summarizes the results of 200 mismatch Monte Carlo iterations, showing how most of the OTA performance parameters are only slightly sensitive to mismatch variations. This is not true for CMRR and output offset voltage which are the most sensitive parameters. In particular the mean value of the CMRR under mismatch variations is much lower than the nominal value, in which al signal paths are assumed identical to each other. However, it has to be noted that we have used relatively small transistors to keep the area low, and that the mean value of the CMRR under mismatch variations can be improved by increasing the area of MOS transistors according to the Pelgrom law [25].

Fig. 11 shows the histrogram of the CMRR obtained from 200 mismatch Monte Carlo Iterations and confirms the strong impact of mismatch variations at ULV conditions.

TABLE 3. Performance of the OTA under supply voltage and temperature variations.

|                            | Nominal | Vo     | tage    | Temperature |         |  |
|----------------------------|---------|--------|---------|-------------|---------|--|
| $V_{DD} [mV]$              | 300     | 270    | 330     | 300         | 300     |  |
| T[C]                       | 27      | 27     | 27      | 0           | 80      |  |
| $Av_D \left[ dB \right]$   | 86.83   | 81.85  | 90.83   | 88.02       | 82.73   |  |
| GBW [kHz]                  | 10.32   | 10.31  | 10.28   | 10.15       | 10.14   |  |
| $m \varphi \ [deg]$        | 58.27   | 51.16  | 62.32   | 50.07       | 63.35   |  |
| $Av_c \ [dB]$              | -49.68  | -39.85 | -35.75  | -35.11      | -28.05  |  |
| $CMRR\left[dB ight]$       | 136.51  | 121.70 | 126.58  | 123.13      | 110.78  |  |
| $PSRR\left[dB ight]$       | 100.22  | 107.47 | 100.98  | 105.14      | 83.03   |  |
| $P_D [nW]$                 | 33.73   | 27.31  | 42.12   | 30.75       | 42.54   |  |
| Offset <sub>1</sub> $[mV]$ | -5.73   | 1.26   | -10.88  | -5.606m     | -5.606m |  |
| Offset <sub>2</sub> $[mV]$ | -9.03   | -8.19  | -10.02  | -19.87      | 3.992   |  |
| Offset <sub>3</sub> $[mV]$ | -478.2u | 486.2u | -831.3u | -6.59       | -6.58   |  |
| $SR_+ [V/ms]$              | 2.315   | 2.064  | 2.516   | 2.297       | 2.185   |  |
| $SR_{-}[V/ms]$             | 5.135   | 4.927  | 4.741   | 5.581       | 4.647   |  |
| $SR_{avg} [V/ms]$          | 3.725   | 3.496  | 3.628   | 3.939       | 3.416   |  |

#### TABLE 4. Monte Carlo mismatch simulations.

|                            | Nominal | $\mu$ | σ     |  |
|----------------------------|---------|-------|-------|--|
| $A_d$ [dB]                 | 86.11   | 85.81 | 0.64  |  |
| GBW [kHz]                  | 10.32   | 10.81 | 1.12  |  |
| $m\varphi$ [deg]           | 58.27   | 58.05 | 2.21  |  |
| $SR_{avg}$ [V/ms]          | 3.74    | 3.36  | 0.45  |  |
| CMRR [dB]                  | 136.11  | 57.80 | 8.73  |  |
| PSRR [dB]                  | 100.22  | 46.59 | 7.85  |  |
| $P_D$ [nW]                 | 33.73   | 30.12 | 4.63  |  |
| Offset <sub>1</sub> $[mV]$ | -5.73   | -5.71 | 2.05  |  |
| Offset <sub>2</sub> $[mV]$ | -9.03   | -6.11 | 7.46  |  |
| Offset <sub>3</sub> $[mV]$ | -478.2u | 0.05  | 11.82 |  |



FIGURE 12. Chip microphotograph.

#### **IV. MEASURED RESULTS**

The microphotograph of the 130nm fabricated test-chip and the detail with the layout of the proposed three-stage OTA are reported in Fig. 12. The area footprint of the proposed OTA is about  $60 \times 39 \ \mu m^2$ .



**FIGURE 13.** Measured closed-loop AC response (*GBW* = 9.8 *kHz*).

The measured frequency response of the three-stage OTA in unity-gain configuration is reported in Fig. 13. The measured GBW is 9.8KHz and results in very good agreement with the simulated value. Fig. 14 reports the measured transient response to a 220mV input step. The measured  $SR_+$  and  $SR_-$  are 2.5 V/ms and 5 V/ms respectively, and are in good agreement with simulations.

#### **V. COMPARISON WITH LITERATURE**

The main performance parameters of the proposed OTA are reported in Table 5 and compared with other ULV OTAs taken from the literature. The proposed three-stage OTA results in better performance in terms of  $FOM_S$ , linearity and also Silicon area with respect to [16] which was the most performant three-stage OTA. Furthermore, we want to remark that the proposed architecture results in lower area footprint, with respect to both two-stage and three-stage OTAs in the comparison table.

#### TABLE 5. Comparison with the literature.

|                              | This Work          | [26]   | [14]   | [27]*  | [17]  | [16]            | [28]  | [11]   | [15]  |
|------------------------------|--------------------|--------|--------|--------|-------|-----------------|-------|--------|-------|
| Year                         | 2023               | 2022   | 2015   | 2021   | 2020  | 2020            | 2020  | 2019   | 2018  |
| Tech [nm]                    | 130                | 180    | 65     | 130    | 65    | 180             | 180   | 130    | 180   |
| V <sub>DD</sub> [V]          | 0.3                | 0.4    | 0.35   | 0.3    | 0.25  | 0.3             | 0.3   | 0.3    | 0.3   |
| A <sub>d</sub> [dB]          | 86.83              | 60     | 43     | 40.80  | 70    | 98.1            | 64.7  | 49.8   | 65.8  |
| C <sub>L</sub> [pF]          | 35                 | 15     | 3      | 40     | 15    | 30              | 30    | 2      | 20    |
| GBW [kHz]                    | 10.32              | 7      | 3.6k   | 18.65  | 9.5   | 3.1             | 2.96  | 9100   | 2.78  |
| mφ [°]                       | 58.27              | 60.2   | 56     | 51.93  | 89.9  | 54              | 52    | 76     | 61    |
| SRavg [V/ms]                 | 3.74               | 79     | 5.6k   | 21.60  | 2     | 9.1             | 4.15  | 3.8    | 7.12  |
| THD [%]                      | 0.2 †              | -      | 0.6    | 1.4    | -     | 0.49            | 1     | -      | 1     |
| % input swing                | 73                 | -      | 90     | 80     | -     | 83.33           | 85    | -      | 93.33 |
| CMRR [dB]                    | 57.80 <sup>‡</sup> | 85.40  | 46     | 67.49  | 62.5  | 60 <sup>‡</sup> | 110   | -      | 72    |
| PSRR [dB]                    | 46.59 <sup>‡</sup> | 76.30  | 35     | 45     | 38    | 61              | 56    | -      | 62    |
| IRN [ $\mu$ V/ $\sqrt{Hz}$ ] | 2.86 †             | 0.31   | 0.93   | 2.12   | -     | 1.8             | 1.6   | 0.035  | 1.85  |
| @freq [Hz]                   | 10k                | 1k     | 10k    | 1k     | -     | -               | -     | 100k   | 36    |
| Pd [nW]                      | 33.73 <sup>†</sup> | 24     | 17k    | 73     | 26    | 13              | 12.6  | 1800   | 15.4  |
| Mode                         | BD                 | BD     | GD     | BD     | BD    | BD              | BD    | GD     | BD    |
| $  FOM_S [MHz  pF/mW]$       | 10.70k             | 4.38k  | 635.29 | 10.20k | 5.48k | 7.15k           | 7.05k | 10.11k | 3.61k |
| $FOM_L [V \ pF/\mu W]$       | 3.88k              | 49.38k | 988.24 | 11.82k | 1.15k | 21.00k          | 9.88k | 4.67k  | 9.25k |
| Area $[\mu m^2]$             | 2340               | 7900   | 5000   | 3600   | 2000  | 9800            | 8500  | -      | 8200  |

\*Simulated;  $^{\dagger}$ Given by Nominal Simulations;; $^{\ddagger}$ Given by Monte Carlo Simulations;

BD=Body driven; GD=Gate driven; DIG=Digital



**FIGURE 14.** Measured transient step response ( $SR_+ = 2.5$  V/ms,  $SR_- = 5$  V/ms.

#### **VI. CONCLUSION**

In this work we have presented a 0.3V ULV three-stage OTA with high DC gain and rail-to-rail ICMR. The three-stage OTA occupies an area of about 0.002 *mm*<sup>2</sup> and its power consumption is around 30nW at the supply voltage of 0.3V. With a load capacitance of 35pF, the OTA exhibits a DC gain and a unity-gain frequency of about 85dB and 10kHz, respectively. The OTA performances are remarkably stable with respect to PVT variations and mismatches. Results reported in tables 2 and 3 show that the variation of GBW with PVT is less than 3%, and in general highlight the very good robustness of the proposed solution to PVT variations.

Compared with the state of the art, the proposed OTA exhibits very good overall performance being the most compact between the body-driven three-stage OTAs.

#### REFERENCES

- S. Chatterjee, Y. Tsividis, and P. Kinget, "0.5-V analog circuit techniques and their application in OTA and filter design," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2373–2387, Dec. 2005.
- [2] F. Khateb, S. B. A. Dabbous, and S. Vlassis, "A survey of nonconventional techniques for low-voltage low-power analog circuit design," *Radioengineering*, vol. 22, no. 2, pp. 415–427, 2013.
- [3] M. Grossi, "Energy harvesting strategies for wireless sensor networks and mobile devices: A review," *Electronics*, vol. 10, no. 6, p. 661, Mar. 2021.
- [4] P. R. Kinget, "Scaling analog circuits into deep nanoscale CMOS: Obstacles and ways to overcome them," in *Proc. IEEE Custom Int. Circuits Conf. (CICC)*, Sep. 2015, pp. 1–8.
- [5] B. Xu, S. Li, N. Sun, and D. Z. Pan, "A scaling compatible, synthesis friendly VCO-based delta-sigma ADC design and synthesis methodology," in *Proc. 54th Annu. Design Autom. Conf.*, Jun. 2017, pp. 1–6.
- [6] S. Weaver, B. Hershberg, and U.-K. Moon, "Digitally synthesized stochastic flash ADC using only standard digital cells," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 1, pp. 84–91, Jan. 2014.
- [7] P. Toledo, R. Rubino, F. Musolino, and P. Crovetti, "Re-thinking analog integrated circuits in digital terms: A new design concept for the IoT era," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 68, no. 3, pp. 816–822, Mar. 2021.
- [8] A. D. Grasso and S. Pennisi, "Ultra-low power amplifiers for IoT nodes," in *Proc. 25th IEEE Int. Conf. Electron., Circuits Syst. (ICECS)*, Dec. 2018, pp. 497–500.
- [9] F. Centurelli, R. Della Sala, G. Scotti, and A. Trifiletti, "A 0.3 V, rail-torail, ultralow-power, non-tailed, body-driven, sub-threshold amplifier," *Appl. Sci.*, vol. 11, no. 6, p. 2528, Mar. 2021.
- [10] J. Liu, B. Park, M. Guzman, A. Fahmy, T. Kim, and N. Maghari, "A fully synthesized 77-dB SFDR reprogrammable SRMC filter using digital standard cells," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 26, no. 6, pp. 1126–1138, Jun. 2018.
- [11] L. Lv, X. Zhou, Z. Qiao, and Q. Li, "Inverter-based subthreshold amplifier techniques and their application in 0.3-V ΔΣ-modulators," *IEEE J. Solid-State Circuits*, vol. 54, no. 5, pp. 1436–1445, May 2019.

- [12] H. F. Baghtash, "A 0.4 V, body-driven, fully differential, tail-less OTA based on current push-pull," *Microelectron. J.*, vol. 99, May 2020, Art. no. 104768.
- [13] L. H. C. Ferreira and S. R. Sonkusale, "A 60-dB gain OTA operating at 0.25-V power supply in 130-nm digital CMOS process," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 6, pp. 1609–1617, Jun. 2014.
- [14] O. Abdelfattah, G. W. Roberts, I. Shih, and Y.-C. Shih, "An ultralow-voltage CMOS process-insensitive self-biased OTA with rail-to-rail input range," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 62, no. 10, pp. 2380–2390, Oct. 2015.
- [15] T. Kulej and F. Khateb, "Design and implementation of sub 0.5-V OTAs in 0.18-μm CMOS," *Int. J. Circuit Theory Appl.*, vol. 46, no. 6, pp. 1129–1143, Jun. 2018.
- [16] T. Kulej and F. Khateb, "A 0.3-V 98-dB rail-to-rail OTA in 0.18 μm CMOS," *IEEE Access*, vol. 8, pp. 27459–27467, 2020.
- [17] K-C. Woo and B-D. Yang, "A 0.25-V rail-to-rail three-stage OTA with an enhanced DC gain," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 7, pp. 1179–1183, Nov. 2020.
- [18] N. Deo, T. Sharan, and T. Dubey, "Subthreshold biased enhanced bulkdriven double recycling current mirror OTA," *Anal. Integr. Circuits Signal Process.*, vol. 105, no. 2, pp. 229–242, Nov. 2020.
- [19] S. Dong, W. Wang, and X. Tong, "A 0.25-V 90 dB PVT-stabilized four-stage OTA with linear Q-factor modulation and fast slew-rate enhancement for ultra-low supply ADCs," AEU Int. J. Electron. Commun., vol. 144, Feb. 2022, Art. no. 154044.
- [20] F. Centurelli, R. D. Sala, P. Monsurró, G. Scotti, and A. Trifiletti, "A treebased architecture for high-performance ultra-low-voltage amplifiers," *J. Low Power Electron. Appl.*, vol. 12, no. 1, p. 12, Feb. 2022.
- [21] R. Della Sala, F. Centurelli, and G. Scotti, "Enabling ULV fully synthesizable analog circuits: The BA cell, a standard-cell-based building block for analog design," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 69, no. 12, pp. 4689–4693, Dec. 2022.
- [22] Z. Qin, A. Tanaka, N. Takaya, and H. Yoshizawa, "0.5-V 70-nW railto-rail operational amplifier using a cross-coupled output stage," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 63, no. 11, pp. 1009–1013, Nov. 2016.
- [23] J. M. A. Miguel, A. J. Lopez-Martin, L. Acosta, J. Ramirez-Angulo, and R. G. Carvajal, "Using floating gate and quasi-floating gate techniques for rail-to-rail tunable CMOS transconductor design," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 7, pp. 1604–1614, Jul. 2011.
- [24] A. N. Mohieldin, E. Sanchez-Sinencio, and J. Silva-Martinez, "A fully balanced pseudo-differential OTA with common-mode feedforward and inherent common-mode feedback detector," *IEEE J. Solid-State Circuits*, vol. 38, no. 4, pp. 663–668, Apr. 2003.
- [25] M. J. M. Pelgrom, A. C. J. Duinmaijer, and A. P. G. Welbers, "Matching properties of MOS transistors," *IEEE J. Solid-State Circuits*, vol. 24, no. 5, pp. 1433–1439, Oct. 1989.
- [26] M. Akbari, S. M. Hussein, Y. Hashim, and K.-T. Tang, "0.4-V tail-less quasi-two-stage OTA using a novel self-biasing transconductance cell," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 69, no. 7, pp. 2805–2818, Jul. 2022.
- [27] F. Centurelli, R. Della Sala, P. Monsurró, G. Scotti, and A. Trifiletti, "A 0.3 V rail-to-rail ultra-low-power OTA with improved bandwidth and slew rate," J. Low Power Electron. Appl., vol. 11, no. 2, p. 19, Apr. 2021.
- [28] T. Kulej and F. Khateb, "A compact 0.3-V class AB bulk-driven OTA," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 28, no. 1, pp. 224–232, Jan. 2020.



**RICCARDO DELLA SALA** was born in Naples, in 1996. He received the bachelor's and M.S. degrees (summa cum laude) in electronics engineering from the University of Rome "La Sapienza," Italy, in 2018 and 2020, respectively. His research interests include the design and development of PUFs and TRNGs for hardware security. Furthermore, in the context of analog design, his research activity is focused on ultra-low voltage ultra-low power topologies for the IoT and

biomedical applications, including standard-cell-based architectures for fully synthesizable designs.



**FRANCESCO CENTURELLI** (Senior Member, IEEE) was born in Rome, Italy, in 1971. He received the Laurea (cum laude) and Ph.D. degrees in electronic engineering from the University of Roma "La Sapienza," Rome, in 1995 and 2000 respectively. In 2006, he became an Assistant Professor with the DIET Department, University of Roma "La Sapienza." He has published more than 100 papers in international journals and refereed conferences and has been

involved in research and development activities held in collaboration between Università La Sapienza and some industrial partners. His research interests include system-level analysis and design of clock recovery circuits and high-speed analog integrated circuits, and the design of analog-to-digital converters and very low-voltage circuits for analog and RF applications.



**PIETRO MONSURRÒ** was born in Rome, Italy. He received the Ph.D. degree in electronic engineering from the Department of Electronic Engineering, University of Rome "La Sapienza," Italy, in 2008. He is currently a Research Fellow with the Department of Information, Electronic and Communication Engineering, University of Rome "La Sapienza." His current research interests include low-voltage low-power analog and mixedsignal circuits in advanced CMOS processes,

analog filter design in CMOS and BiCMOS processes, filter synthesis techniques, behavioral models of mixed-signal and RF systems, and digital background calibration techniques for pipeline and time-interleaved analog to digital converters, including advanced time-interleaved architectures, model identification, and adaptive algorithms.



**GIUSEPPE SCOTTI** (Senior Member, IEEE) received the M.S. and Ph.D. degrees in electronic engineering from the University of Rome "La Sapienza," Italy, in 1999 and 2003, respectively. In 2010, he became a Researcher (Assistant Professor) at the DIET Department, University of Rome "La Sapienza," where he was appointed as an Associate Professor, in 2015. In the context of cryptographic hardware, his focus has been on novel PAAs methodologies and countermeasures.

He has coauthored more than 60 publications in international journals, about 70 contributions to conference proceedings, and is the co-inventor of two international patents. His research interests include integrated circuit design and design methodologies able to guarantee robustness with respect to parameter variations in both analog circuits and digital VLSI circuits.



**ALESSANDRO TRIFILETTI** was born in Rome, Italy, in 1959. In 1991, he joined the Electronic Engineering Department, University of Rome "La Sapienza," as a Research Assistant, where he was involved in research activities dealing with analog, RF, and microwave IC design. In 2001, he joined the Faculty of Engineering, University of Rome "La Sapienza," as an Assistant Professor, and became an Associate Professor, in 2005 and a Full Professor, in 2019. He worked in the field

of microelectronics, both from the point of view of design methodologies and circuit topologies. On these subjects, he has coauthored more than 210 publications, of which about 80 were published in international journals and the others published in the proceedings of major international conferences (a large part of these sponsored by the IEEE). In the last 20 years, he was engaged in the coordination of research teams from DIET (previously DIE), in the framework of national and international programs, involving both industrial and academic partners. From an industrial perspective, his expertise covers topics about analog and RF microelectronics, radar and ESM systems, high-speed communication systems, security issues in cryptographic algorithms implementation, and embedded systems design.

Open Access funding provided by 'Università degli Studi di Roma "La Sapienza"' within the CRUI CARE Agreement