

# Manuscript version: Author's Accepted Manuscript

The version presented in WRAP is the author's accepted manuscript and may differ from the published version or Version of Record.

# Persistent WRAP URL:

http://wrap.warwick.ac.uk/179681

# How to cite:

Please refer to published version for the most recent bibliographic citation information. If a published version is known of, the repository item page linked to above, will contain details on accessing it.

# Copyright and reuse:

The Warwick Research Archive Portal (WRAP) makes this work by researchers of the University of Warwick available open access under the following conditions.

Copyright © and all moral rights to the version of the paper presented here belong to the individual author(s) and/or other copyright owners. To the extent reasonable and practicable the material made available in WRAP has been checked for eligibility before being made available.

Copies of full items can be used for personal research or study, educational, or not-for-profit purposes without prior permission or charge. Provided that the authors, title and full bibliographic details are credited, a hyperlink and/or URL is given for the original metadata page and the content is not changed in any way.

# Publisher's statement:

Please refer to the repository item page, publisher's statement section, for further information.

For more information, please contact the WRAP Team at: wrap@warwick.ac.uk.

FAILURE MECHANISMS AND RELIABILITY CONSTRAINTS OF 4H-SIC POWER MOSFETS UNDER SHORT CIRCUIT EVENTS

# Measurements and Review of Failure Mechanisms and Reliability Constraints of 4H-SiC Power MOSFETs Under Short Circuit Events

Renze Yu, Graduate Student Member, IEEE, Saeed Jahdi, Senior Member, IEEE, Olayiwola Alatise, Senior Member, IEEE, Jose Ortiz-Gonzalez, Member, IEEE, Sai Priya Munagala, Nick Simpson, Member, IEEE, and Phil Mellor, Member, IEEE

Abstract—The reliability of the SiC MOSFET has always been a factor hindering the device application, especially under high voltage and high current conditions, such as in the short circuit events. This paper experimentally reviews the failure mechanisms caused by destructive short circuit impulses, and investigates the degradation patterns of key electrical parameters under repetitive short circuit events. The impact of test parameters on the short circuit reliability of SiC MOSFET has been analyzed. Approaches to characterize the electrical-thermal-mechanical stress during the short circuit period and advanced test methods are highlighted. Finally, the constraints from the standpoint of both manufacturers and users have been presented, including comparison of current SiC MOSFET devices, reliability evaluation of parallel SiC MOSFET devices, reliability improvement of the chip, performance improvement of protection circuits, and reliability assessment of SiC MOSFET devices under application-representative stress.

*Index Terms*—Device Degradation, Failure Mechanism, Modeling, Reliability, SiC MOSFET, Short Circuit

#### I. INTRODUCTION

▼ OMPARED with Silicon (Si), wide-bandgap semiconductors such as Silicon Carbide (SiC) have better properties like higher breakdown field, higher thermal conductivity, and higher electron mobility. The wider bandgap of SiC offers a higher operating temperature. A higher breakdown field is advantageous to reduce the chip size, capacitance, and on-state resistance  $(R_{on})$ . Higher thermal conductivity contributes to better heat dissipation and less thermal resistance. Higher electron mobility is conducive to higher switching capability and higher current density. Thus, power electronic systems using SiC devices have become more compact, more efficient, and more lightweight in contrast with Si Insulated Gate Bipolar Transistor (IGBT) counterparts, and SiC Metal-Oxide-Semiconductor Field-Effect Transistor (MOSFET) devices are the most popular one among all SiC devices [1]-[4].

R. Yu, S. Jahdi, S. P. Munagala, N. Simpson and P. Mellor, are with the Electrical Energy Management Group, School of Electrical, Electronics and Mechanical Engineering, University of Bristol, Bristol BS8 1UB, U.K. (e-mail: renze.yu@bristol.ac.uk, saeed.jahdi@bristol.ac.uk, priya.munagala@bristol.ac.uk, nick.simpson@bristol.ac.uk, p.h.mellor@bristol.ac.uk)

O. Alatise and J. O. Gonzalez are with are School of Engineering, University of Warwick, Coventry CV4 7AL, U.K. (e-mail: O.Alatise@warwick.ac.uk, J.A.Ortiz-Gonzalez@warwick.ac.uk)

This research is funded by the UK Engineering and Physical Research Council (EPSRC) under the Supergen Energy Networks Hub initiative Under Grant Number EP/S00078X/2.

Although SiC MOSFETs outperform Si counterparts under several circumstances, the reliability of SiC MOSFET devices is not very desirable, especially under extreme conditions. The instant, simultaneous high voltage and high current will cause larger and more concentrated electrical-thermal stress to a smaller die, which might be beyond the capability of the device and result in destructive failure [5]. On the other hand, the gate oxide of SiC MOSFET is another reliability concern compared with Si IGBT [6], [7]. First, the defect density in the SiC/SiO<sub>2</sub> interface is approximately two orders of magnitude higher than that of Si/SiO<sub>2</sub> interface, which strongly affects the overall performance of the device. Second, the lower energy band offset between SiC/SiO2 interface and higher temperature dependency of the barrier height are also responsible for the instability of the gate oxide. Tunnelling and injection of carriers into the gate oxide will result in higher leakage current. Finally, the gate oxide of the SiC MOSFET device is deigned thinner to obtain acceptable threshold voltage  $(V_{\rm th})$ , which means that the gate oxide suffers from higher electrical-thermal-mechanical stress under the same operating conditions [8], [9].

1

Short circuit is one of the worst working conditions for power devices. It happens when the load is shorted by the false trigger of the gate driver or the error in control strategy. Large power dissipation in this short period induces rapid temperature rise and has the possibility to destroy the device instantly. In industry, power devices are required to be able to withstand the short circuit fault for at least 10  $\mu$ s before the protection circuit operates [10], [11]. This is not a problem for Si IGBT devices, but it is a challenge for SiC MOSFET devices. It has been reported that the typical short circuit withstand time (SCWT) for commercial SiC MOSFET devices is within 2-7  $\mu$ s, and it is even shorter at elevated temperatures and voltages [12], [13]. Therefore, it is significant to investigate the failure mechanism under short circuit events so as to know the weakest location inside the device. Also, it is important to figure out the impact of test conditions on device reliability to provide reference for device application and protection.

Furthermore, it is possible that the device survives after one short circuit impulse, but suffers from repeated short circuit events throughout its operation time. In this case, the electrical parameters will degrade and the performance of the SiC MOSFET device will deteriorate over time. In order to further evaluate the health status and calculate the lifetime of the SiC MOSFET device, knowing how and why these parameters change in the long run is meaningful.

Except for short circuit tests, many researchers have established simulation models to analyze the internal device behaviour during the short circuit period. For example, a Technology Computer Aided Design (TCAD) model was built to simulate the current distribution inside the device [14]. An analytical thermal model depending on temperature and drift region thickness was proposed in [15]. In [16], an electrical-thermal model was presented to simulate the failure mechanism in the short circuit event. A multiphysics model was proposed in [17] to reveal the thermal-mechanical stress of the chip in the transient period. Recently, advanced online test methods have also been proposed to inspect the surface morphology and health status of SiC MOSFET devices [18], [19], which are useful tools to analyze the device failure mechanism and monitor the long-term reliability under the short circuit conditions.

Although existing literature provides valuable references for the short circuit reliability research of SiC MOSFET, a comprehensive summary of the current work from failure mechanism, degradation pattern, effect of test condition, to modeling method is still missing. Hence, the paper is written aimed at four purposes: (1) To summarize different failure and degradation mechanisms of SiC MOSFET devices under different test conditions, (2) To illustrate the latest methods to reproduce the short circuit behaviour of the SiC MOSFET devices, (3) To highlight issues on chip technology, short circuit protection, lifetime prediction of SiC MOSFET devices, (4) To propose meaningful feedback to manufacturers and users about the short circuit reliability research. Contents of the paper are arranged as follows: Section II introduces different failure modes in destructive short circuit conditions. Section III focuses on the degradation of electrical parameters and related mechanisms. The impact of test conditions on device reliability is analyzed in Section IV. Section V describes how to characterize the short circuit performance of SiC MOSFET devices during the short circuit. Five perspectives for future research are put forward in Section VI, and Section VII concludes the paper.

# II. Analysis of Failure Modes under Destructive Short Circuit Events

To gain better knowledge of the short circuit reliability SiC MOSFET and optimize the device thereafter, it is necessary to conduct in-depth research on the failure mechanism to know why the device fails, how the failure is reflected and where the fragile part is.

#### A. Typical Short Circuit Characteristics

Typical short circuit waveforms of voltage and current are shown in Fig. 1. The short circuit event can be divided into four phases:

(1) The short circuit fault starts at  $t_0$ , and the dc-link voltage is directly applied on the conducting SiC MOSFET device. Because of the low resistance in the main circuit, the current increases rapidly, and the device shifts from the cutoff region



Fig. 1. Typical current and voltage waveforms for a SiC MOSFET device under short circuit event.

to the saturation region. The dc-link voltage has a small voltage drop induced by stray inductance in the circuit but recovers quickly. The short circuit current reaches the peak  $(I_{\text{peak}})$  at  $t_1$ . The huge instant power causes a large temperature rise inside the SiC MOSFET chip.

(2) The device still works in saturation region between  $t_1$  to  $t_2$ . The voltage on the device remains unchanged as the dc-link voltage and the temperature continues to increase in this period, leading to the increase of acoustic scattering and surface roughness scattering, which brings about the negative temperature coefficient of carrier mobility [20]. The drain-source current ( $I_{ds}$ ) begins to decrease and exhibits a negative slope.

(3) As the temperature continues to increase from  $t_2$  to  $t_3$ , more thermal carriers will be activated and leakage current can be generated. If the decreasing rate of the channel current is slower than the increasing rate of the leakage current caused by thermal excitation, the current slope changes to positive, and  $I_{ds}$  increases again. Also, the high temperature and high electric field are likely to induce the injection of carriers into the gate oxide, increasing the gate leakage current and decreasing the gate voltage ( $V_{gs}$ ). If the device is overheat, the device will no longer be controllable and thermal runaway failure will happen.

(4) The short circuit fault is removed when the negative gate bias is applied at  $t_3$ . From  $t_3$  to  $t_4$ , the short circuit current reduces quickly, but there might be a current tail that occurs at the end of the short circuit event, which is the aforementioned leakage current caused by thermal excitation. The device can be safely turned off on the condition that the short circuit energy does not exceed the safe operating area (SOA).

#### B. Failure modes 1: Thermal Runaway Failure

Thermal runaway failure tends to happen under high drain-source voltage ( $V_{ds}$ ) conditions, where a steep temperature rise inside the SiC MOSFET chip is induced within only a few  $\mu$ s [21]–[24]. When thermal runaway failure is triggered, a change in the current slope and a tail current are often observed [21], [25]–[29]. This is caused by the generation of carriers in the drift region induced by the high temperature. Large amounts of electrons and holes are generated because of the high voltage and high

temperature during the short circuit. The electrons and holes will increase the current density, further increasing the chip temperature and forming positive feedback. Eventually, the device fails due to thermal runaway. Another mechanism leading to thermal runaway is the latch-up of the parasitic NPN transistor (N-drift/P-well/N<sup>+</sup>-channel region) inside the MOSFET [8], [10], [30], [31]. This will happen when the current flowing through the P-well region is large enough to activate the parasitic Bipolar Junction Transistor (BJT). The current is generated by the high electric field across the P-well/N-drift region and high temperature. Once this current is large enough and the parasitic BJT becomes uncontrollable, thermal runaway will happen. Eventually, the temperature is so high to melt the Al and is able to form a hot spot or burnt area on the chip. Typical waveforms under this failure mechanism are illustrated in Fig. 2. Under  $V_{ds}$  of 600 V and after 9  $\mu$ s of short circuit stress, negative V<sub>gs</sub> is applied to turn off the device, but a large leakage current can still be seen. Combined with the high  $V_{ds}$ , the temperature inside the device keeps increasing and more electron-hole pairs are generated, which in turn increases the current and temperature. In the end, thermal runaway failure happens in 4-5  $\mu$ s after turn-off. The surface of the chip after failure is shown in Fig. 3. The device has been exploded in the experiment, and the Al on the chip surface was totally melt.



Fig. 2. Typical current and voltage waveforms under thermal runaway failure.



Fig. 3. Exploded device and surface of the SiC MOSFET chip under thermal runaway failure.

#### C. Failure Modes 2: Gate Destruction

Different from the failure mode caused by the rapid temperature rise, gate failure is more likely to happen under lower temperature and longer time duration ( $t_{sc}$ ) occasions, which means the device is heated up at a lower speed, and the final temperature is not high enough to induce the

massive generation of electron-hole pairs to cause thermal runaway [26], [28], [32].

3

Gate destruction is reflected by the malfunction of the gate oxide. The failure mode is the sudden short circuit between the gate and source electrodes. Typical waveforms causing gate destruction is plotted in Fig. 4. In this condition, the device is short-circuited for 30  $\mu$ s under V<sub>ds</sub> of 300 V . After the device is switched off by a negative  $V_{gs}$  for 6  $\mu$ s, the gate and source electrodes are short-circuited. Compared with the previous situation,  $V_{ds}$  is much lower and  $t_{sc}$  is increased by twofold. In [33], post failure analysis by Scanning Electron Eicroscope (SEM) and Focused Ion Beam (FIB) found out that the SiO<sub>2</sub> between the gate and source electrodes has cracked after gate destruction. Silicon particles and deformation of Al material were observed near the gate oxide. In [34], the composition of elements was detected using Energy Dispersive Spectrometer (EDS) after the device failed. A notable increase of Al (71.58% in atomic scale) was found near the gate oxide crack. A thermal-mechanical model was further built to simulate the chip temperature and oxide stress in the short circuit period. The failure mechanism can be explained as follow: At the beginning of the short circuit impulse, the temperature inside the device began to increase. The stress between the Al and gate oxide increased because of the increasing temperature difference. After several microseconds, the maximum stress of oxide reached above the strength limit of the SiO<sub>2</sub>, and caused the rupture of the gate oxide. However, the temperature at this moment was not high enough to melt the Al, it kept increasing until exceeding the melting point of Al. The molten Al gradually sept into the crack and led to the short circuit of the gate in a short period of time. Since it takes time to cause crack and fully short circuit the gate oxide, this kind of failure often happens in long-time short circuit events [23], [35].



Fig. 4. Typical current and voltage waveforms under gate failure.

Two failure mechanisms of SiC MOSFET in the short circuit event are more straightforwardly demonstrated in Fig. 5. To summarize, when the junction temperature  $(T_j)$  rises relatively quickly to a high value during the short circuit, a large number of carriers will be generated. The positive feedback between the generated current and increasing temperature will eventually cause the thermal runaway of the chip. The critical value for this failure is  $T_{RWF}$ . However, if  $T_j$  rises at a slower speed with a longer time, there will be enough time to accumulate thermal-mechanical stress. Once the temperature is high enough ( $T_{GF}$ ) to melt the Al, the molten Al will infiltrate into the ruptured oxide and cause the short circuit of the gate.



Fig. 5. Summary of failure mechanisms of the SiC MOSFET under different short circuit conditions [26].

# III. DEGRADATION OF SIC MOSFET IN REPETITIVE SHORT CIRCUIT CONDITIONS

Repetitive short circuit events are more likely to happen compared with single, destructive short circuit impulse because the action of the short circuit protection circuit will protect the device from instant failure. Under repetitive short circuit events, the short circuit energy is not high enough to cause the direct failure, but the electrical-thermal-mechanical stress will cause the gradual degradation of the chip, which affects the electrical performance and long-term reliability of the device. Thus, it is meaningful to investigate the degradation of chip parameters in order to provide information for health monitoring and reliability assessment of SiC MOSFET devices.

#### A. Static Parameters

1)  $V_{\text{th}}$ : Most reliability issues in SiC MOSFET can be explained by the vulnerable gate oxide and unstable  $V_{\text{th}}$  [7]. Compared with Si IGBT, the gate oxide in SiC MOSFET is much thinner to ensure a low  $V_{\text{th}}$  and transconductance [36]. Hence, its gate oxide suffers from higher stress compared with Si counterparts. Besides, the gate oxide in SiC MOSFET is of poor quality due to the presence of carbon atoms and manufacturing technology. High-density defects take part in the trapping near the SiC/SiO<sub>2</sub> interface and result in the parameter drift over time [37], [38]. The relationship between  $V_{\text{th}}$  and interface charge is expressed in Eq. 1 in [39]:

$$V_{\rm th} = \frac{\sqrt{4\varepsilon_{\rm S}kTN_{\rm A}\ln\left(N_{\rm A}/n_{\rm i}\right)}}{C_{\rm ox}} + \frac{2kT}{q}\ln\left(\frac{N_{\rm A}}{n_{\rm i}}\right) - \frac{Q_{\rm ox}}{C_{\rm ox}} \qquad (1)$$

where  $\varepsilon_{\rm S}$  is the dielectric constant of SiC material, k is the Boltzmann's constant, T is the lattice temperature,  $N_{\rm A}$ denotes the doping concentration in the P-region,  $n_{\rm i}$  represents the intrinsic carrier concentration,  $C_{\rm ox}$  is the gate oxide capacitance,  $Q_{\rm ox}$  is the accumulated charges in the gate oxide, and q is the electronic charge. It can be deduced that the capture of positive charges leads to the decrease in  $V_{\rm th}$ , and the capture of negative charges leads to the increase in  $V_{\rm th}$ . In [40], two different changing trends of  $V_{\rm th}$  were observed: Under the test condition at  $V_{gs}=20$  V and  $V_{ds}=600$  V, an increase in  $V_{\rm th}$  happened when  $t_{\rm sc}$  was 3.3  $\mu$ s, a change from negative to positive variation of  $V_{\rm th}$  was seen when  $t_{\rm sc}$  was 2  $\mu$ s; and a complete negative change was observed when  $t_{\rm sc}$  was shortened to 0.8  $\mu$ s. A similar phenomenon was also observed in [41].  $V_{\rm th}$  decreased until  $t_{\rm sc}$  reached 4  $\mu$ s and after that,  $V_{\rm th}$  shifted positively with short circuit time. This was explained by the competition of different mechanisms as stated in [37]. At the beginning of the short circuit event, the intrinsic electrical potential in the JFET region was lower than the gate oxide. Holes generated from impact ionization can gain enough energy from the electric field and overcome the SiC/SiO<sub>2</sub> barrier, causing a negative  $V_{\rm th}$  bias. When  $t_{\rm sc}$  was prolonged, the effect of impact ionization was mitigated, and high energy electrons that were able to overcome the barrier became dominated, which led to the increase of  $V_{\rm th}$ . When  $t_{\rm sc}$  was long enough, thermally activated electrons became absolutely dominant and presented a pure positive change in  $V_{\rm th}$ . It should be mentioned that the occurrence of  $V_{\rm th}$ turn around depends on the accumulated charge state in the oxide [42]. There is also a chance that the shift of  $V_{\rm th}$  gradually recovers once the electrical stress is removed on the condition that there is no permanent destruction of gate oxide [43].

IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY

2)  $R_{on}$  and  $I_{ds}$ : For SiC MOSFET,  $R_{on}$  is mainly constituted of source contact resistance ( $R_{cs}$ ), channel resistance ( $R_{ch}$ ), accumulation resistance ( $R_a$ ), drift region resistance ( $R_{epi}$ ), N<sup>+</sup> substrate resistance ( $R_{sub}$ ) and drain contact resistance ( $R_{con}$ ). Although  $R_{on}$  is mostly decided by  $R_{ch}$  and  $R_{epi}$ , the change of  $R_{on}$  is mostly influenced by the change of  $V_{th}$ , and only  $R_{ch}$ and  $R_a$  are related to  $V_{th}$ . The dependency of  $R_{ch}$ ,  $R_a$  and  $I_{ds}$ on  $V_{th}$  is shown in Eq. 2-Eq. 4 in [44].

$$R_{\rm ch} = \frac{L_{\rm ch}}{W_{\rm ch}} \mu_{\rm n} C_{\rm ox} \left( V_{\rm gs} - V_{\rm th} \right) \tag{2}$$

$$R_{\rm a} = \frac{L_{\rm a}}{W_{\rm a}\mu_{\rm na}C_{\rm ox}\left(V_{\rm gs} - V_{\rm th}\right)} \tag{3}$$

$$I_{\rm ds} = \frac{W_{\rm ch} \mu_{\rm n} C_{\rm ox}}{L_{\rm ch}} \left[ \left( V_{\rm gs} - V_{\rm th} \right) V_{\rm ds} - \frac{1}{2} V_{\rm ds}^2 \right]$$
(4)

where  $L_{ch}$  is the length of the channel,  $W_{ch}$  is the width of the channel,  $\mu_n$  is the mobility of electrons in the channel,  $L_a$  is the length of the accumulation area,  $W_a$  is the width of the accumulation area, and  $\mu_{na}$  is the mobility of electrons in the accumulation area. The injected high-energy electrons caused by high temperature and high electric field lead to the positive shift in  $V_{th}$ , which increases the  $R_{ch}$ ,  $R_a$  and overall  $R_{on}$ . Moreover, the increase of  $R_{on}$  could also be caused by the deterioration of the Al metallization layer or the packaging of the device (such as the lift-off of bond-wire), as reported in [27], [45].

3)  $I_{gss}$ : Gate leakage current ( $I_{gss}$ ) can be used to evaluate the degradation of the gate oxide. In repetitive short circuit tests, if  $I_{gss}$  is minor and stable, then the gate oxide is healthy. If  $I_{gss}$  increases sharply with short circuit cycles, then the gate oxide has suffered from irreversible degradation. The degradation of the gate oxide are attributed to two main mechanisms. One is related to the electrical-related factor, which is cumulative-carrier-induced electric breakdown: the accumulation of carrier injection is speculated to lead to the increase in  $I_{gss}$ . Once the accumulated carrier reaches a certain amount or they are close enough to form a great local electric field, the gate oxide will break down [9], [46], [47]. The other failure mechanism is caused by the thermal-mechanical stress, which is associated with the conductive path as a result of the oxide crack and Al infiltration and is similar to the singular short circuit failure [48], [49]. In practice, the large  $I_{gss}$  will increase the voltage drop shared by gate resistance  $(R_g)$  and reduce the  $V_{\rm gs}$  that is actually applied on the chip, which will increase the  $R_{on}$  and reduce the switching speed of the SiC MOSFET device. Typical  $I_{gss}$  and  $V_{gs}$  degradation patterns with the progress of repetitive stress are shown in Fig. 6.



Fig. 6. Degradation of the gate oxide (a)  $I_{gss}$ , (b)  $V_{gs}$ .

It should be mentioned that the gradual increase in  $I_{gss}$  could also happen during the singular short circuit impulse [21], [35], [50], [51]. The underlying mechanism was assumed to be caused by Fowler-Nordheim (FN) tunnelling effect and Schottky emission in [25], but according to the model fitting and experimental measurements, the FN tunnelling effect would overestimate the results under the simulated condition. The generation of  $I_{gss}$  comes from the Schottky emission effect, in which carriers could gain enough thermal energy to overcome the SiC/SiO<sub>2</sub> barrier and be injected into the dielectric layer [50]. Besides,  $I_{gss}$  increases and the oxide degrades faster with the increase in the applied  $V_{gs}$  and  $V_{ds}$ as reported in [9], [52], [53].

#### B. Dynamic Parameters

1) Switching time: According to [54], the dynamic performance of the SiC MOSFET is closely linked to static parameters, such as  $V_{\rm th}$ , and so far most studies focus on revealing the degradation of static parameters of SiC MOSFET, and neglect the influence on dynamic behaviour.

Since the SiC MOSFET device often works at switching states, it is meaningful to study the influence of repetitive short circuit events on the switching behaviour.

In [55], the charge pumping test was performed on a planar SiC MOSFET with short circuit impulses of 1000 times, and there was a positive shift in the  $C_g$ - $V_g$  curve. The results indicated that the JFET region was not degraded, but the channel at the gate-oxide interface was severely degenerated. These were caused by the hot electrons injection and the generation of extra traps, which acted as negative charges and led to the positive drift of  $V_{\rm th}$ . To analyze the connection between static performances and dynamic parameters, expressions of the turn-on time ( $t_{\rm on}$ ) are shown in Eq. 5-Eq. 9 in [54].

$$t_{\rm d} = R_{\rm g} C_{\rm iss} \ln \left( \frac{V_{\rm gs}}{V_{\rm gs} - V_{\rm th}} \right) \tag{5}$$

$$t_{\rm ri} = R_{\rm g} C_{\rm iss} \ln \left( \frac{V_{\rm gs} \mu_{\rm n} C_{\rm ox} W_{\rm ch}}{V_{\rm gs} \mu_{\rm n} C_{\rm ox} Z - L_{\rm ch} \sqrt{I_{\rm ds}} - V_{\rm th} \mu_{\rm n} C_{\rm ox} W_{\rm ch}} \right)$$
(6)

$$t_{\rm fv} = \frac{R_{\rm g}C_{\rm gd}}{\left(V_{\rm gs} - V_{\rm gp}\right)} \left(V_{\rm ds} - I_{\rm ds}R_{\rm on}\right) \tag{7}$$

$$V_{\rm gp} = V_{\rm th} + \sqrt{\frac{J_{\rm c} W_{\rm ch} L_{\rm ch}}{2\mu_{\rm n} C_{\rm ox}}} \tag{8}$$

$$t_{\rm on} = t_{\rm d} + t_{\rm ri} + t_{\rm fv} \tag{9}$$

where  $t_d$  is the turn-on delay time,  $C_{iss}$  is the input capacitance,  $t_{ri}$  is the current rise time,  $C_{gd}$  is the gate-drain capacitance, and  $t_{fv}$  is the voltage fall time,  $J_c$  is the current density, and  $V_{gp}$  is the miller plateau voltage. Thus, the increase in  $V_{th}$ led to a increase in  $t_d$  and  $t_{ri}$ , corresponding to  $t_{d(on)}$  in [55]. Although there was an increase in  $V_{gp}$ ,  $t_{fv}$  hardly changed, corresponding to  $t_r$ . The combined effect of  $t_{d(on)}$  and  $t_r$  finally led to an increase in  $t_{on}$ .

Similarly, the turn-off switching time ( $t_{off}$ ) can be written as Eq. 10-Eq. 13 in [54]:

$$t_{\rm s} = R_{\rm g} C_{\rm iss} \ln \left( \frac{V_{\rm gs}}{V_{\rm gp}} \right) \tag{10}$$

$$t_{\rm rv} = R_{\rm g} C_{\rm gs} \frac{(V_{\rm ds} - V_{\rm on})}{V_{\rm gp}} \tag{11}$$

$$t_{\rm fi} = R_{\rm g} C_{\rm iss} \ln \left( \frac{V_{\rm gp}}{V_{\rm th}} \right) \tag{12}$$

$$t_{\rm off} = t_{\rm s} + t_{\rm rv} + t_{\rm fi} \tag{13}$$

where  $t_s$  is the storage time,  $t_{rv}$  is the voltage rise time,  $V_{on}$  is the voltage drop of the device under conduction mode, and  $t_{fi}$ is the current fall time. The increase in  $V_{gp}$  led to decrease in  $t_s$ , corresponding to the  $t_{d(off)}$  in [55].  $t_{rv}$  and  $t_{fi}$  also decreased, leading to the reduction in  $t_f$  and overall  $t_{off}$ . 2) Switching speed: Turn-off/on speed can be reflected by voltage and current switching rates, namely dv/dt and di/dt. The voltage and current switching rates could be written in Eq. 14 and Eq. 15 in [56], [57]. It could be found out that switching rates for a specific device are dependent on  $V_{gs}$ ,  $V_{th}$ , and  $V_{gp}$ . Thus, the degradation of static parameters will cause the degradation of dv/dt and di/dt.

$$\frac{dV_{\rm ds}}{dt} = \frac{V_{\rm gs} - V_{\rm gp}}{R_{\rm g} \cdot C_{\rm gd} \left( V_{\rm ds} \right)} \tag{14}$$

$$\frac{dI_{\rm ds}}{dt} = \frac{\mu_{\rm n} W_{\rm ch} C_{\rm ox} \left( V_{\rm gs} \left( 1 - e^{\frac{-t}{C_{\rm iss} R_{\rm g}}} \right) - V_{\rm th} \right) V_{\rm gs}}{L_{\rm ch} C_{\rm iss} R_{\rm g} e^{\frac{t}{C_{\rm iss} R_{\rm g}}}}$$
(15)

The only reported degradation of dv/dt and di/dt under short circuit event was in [58]. However, the fluctuation was rather large. In order to avoid the random error in data processing, dv/dt and di/dt during turn-off period was differentiated, and the peak absolute value was extracted as the degrading indicator. The refined data for symmetrical and asymmetrical trench SiC MOSFET devices are shown in Fig 7. It could be seen that for both symmetrical and asymmetrical trench devices, |dv/dt| and |di/dt| increase with the decrease in  $V_{th}$  at first. When the gate oxides begin to degrade after 100 cycles (obvious increase in  $I_{gss}$  in the measurement), both |dv/dt|and |di/dt| are decreased, and the reduced  $V_{gs}$  instead of  $V_{th}$ becomes the dominate reason.



Fig. 7. Turn-off switching rates of symmetrical and asymmetrical trench devices.

Similar to the turn-off transient, the decreased  $V_{th}$  is the responsible reason for the degradation of turn-on |dv/dt| and |di/dt|, which is shown in Fig 18. Once the oxide is severely degraded with large  $I_{gss}$ , the switching speed will be reduced. In contrast with turn-off |dv/dt| and |di/dt|, turn-on |dv/dt| and |di/dt| are lower and have milder degradation trend.

3) Switching energy: Due to the increase in  $t_{on}$  and the decrease of  $t_{off}$ , the turn-on switching energy  $(E_{on})$  and the turn-off switching energy  $(E_{off})$  were calculated to be increasing and decreasing as the short circuit experiments



Fig. 8. Turn-on switching rates of symmetrical and asymmetrical trench devices.

proceeded [55]. However, it should be mentioned that  $E_{\rm on}$  and  $E_{\rm off}$  depend on the combined effect of switching time, oscillation, and dynamic  $R_{\rm on}$ . It is hard to tell which parameter has the most significant impact on  $E_{\rm on}$  and  $E_{\rm off}$  variation. Thus, mathematical models should be built in the future to fully understand the impact of repetitive short circuit events on the degradation of dynamic performances. Also, the effect of different short circuit test conditions on the variation of  $E_{\rm on}$  and  $E_{\rm off}$  should be investigated.

### IV. EFFECTS OF TEST CONDITIONS ON SHORT CIRCUIT RELIABILITY OF SIC MOSFET

#### A. $V_{\rm ds}$

In applications such as electric vehicles,  $V_{ds}$  may change to adjust the output voltage. Thus, investigating the short circuit performance of the device under different  $V_{ds}$  is of significance. In [30], researchers investigated the influence of  $V_{ds}$  on the failure mechanism of SiC MOSFET. It has been observed that the large current density caused by the high electric field and high temperature finally led to the thermal runaway failure under high  $V_{\rm ds}$  condition (48-63%) of the breakdown voltage). For medium  $V_{ds}$  (36-47% of the breakdown voltage), the inability to turn off the channel current was the reason for device failure. By applying a lower negative  $V_{gs}$ , the failure of the SiC MOSFET device can be avoided. The gate-source resistance was low after the low  $V_{\rm ds}$  experiment (24-31% of the breakdown voltage), and gate failure was observed. Similar patterns have been reported and verified by the test results of planar, shield-planar, and trench SiC MOSFETs, which are summarized in Fig. 9 [35]. Based on simulations and post-failure analysis performed under similar conditions in [23], [34],  $T_i$  rose to a high value in a very short time under high  $V_{ds}$  condition, which was enough to instantly cause the thermal runaway failure. However, lower  $V_{\rm ds}$  reduced the rising speed of temperature, thereby providing adequate time for gate oxide rupture and Al infiltration, leading to the gate malfunction.



Fig. 9. Statistical results of failure modes under different  $V_{ds}$  for different devices (results from [35] - re-adapted for visualisation.)

 $B. V_{gs}$ 

 $V_{\rm gs}$  affects  $R_{\rm on}$ , thereby influencing  $I_{\rm peak}$ ,  $T_{\rm j}$  and SCWT [59]. According to results in [21], [60], [61], SCWT increased with the decrease in  $V_{gs}$  due to lower  $I_{peak}$  and lower  $T_j$ . Also, it has been reported in [21], higher positive  $V_{\rm gs}$  could induce gate short circuit failure under  $V_{ds}$ =600 V test, while low positive  $V_{\rm gs}$  caused the thermal runaway failure instead. Similar results was also observed in [12]. However, compared with the effect of  $V_{gs}$ , the failure mechanism is more determined by the magnitude of V<sub>ds</sub> [12], [30]. Furthermore, it has been reported that the value of  $V_{gs}$  affects the drift direction of  $V_{th}$  [62]. With  $V_{gs}$  of 10 V and  $V_{ds}$  of 400 V,  $V_{th}$  decreased with the progress of repetitive tests. However, with  $V_{\rm gs}$  of 20 V and  $V_{\rm ds}$ of 400 V, V<sub>th</sub> increased instead. The interesting finding was explained to be caused by the different electric field directions in the oxide layer under different  $V_{gs}$ , which determined the type of injected carriers.

For commercial SiC MOSFET devices, a moderate negative  $V_{\rm gs}$  is preferred to safely turn off the device [63], [64], which holds in short circuit events. According to test results in [65], for both planar and trench devices, if turn-off  $V_{gs}$  changes from 0 V to -5 V, SCWT can be increased by 0.5  $\mu$ s and 1  $\mu$ s, respectively. This phenomenon is because a more negative  $V_{\rm gs}$  can suppress the current density and lower the lattice temperature, proven by simulation results in [24], [66]. In [67], researchers discovered that after the device was turned-off in the short circuit event, the residual high temperature combined with negative  $V_{gs}$  could provide enough energy for holes to inject and accumulate within the gate oxide, and mitigate the shift of parameters compared with the condition of the applied  $V_{\rm gs}$  of 0 V. In [58], similar phenomena was also reported, but different from the positive  $V_{\rm th}$  shift in most papers, radical negative drifts for both symmetrical and asymmetrical trench SiC MOSFETs were observed, as shown in Fig 21. The reason behind was because of the negative  $V_{gs}$  between short circuit intervals. The residual high temperature right after the short circuit caused energized holes to overcome the barrier and inject into the gate oxide, which not only counteracted but also outweighed the effect of injected electrons. Nevertheless, it should be noted that if negative  $V_{gs}$  exceeds the recommended value in the datasheet, the short circuit reliability of the SiC MOSFET will be reduced.



Fig. 10. Negative drift of  $V_{\rm th}$  by applying negative  $V_{\rm gs}$  during the turn-off intervals between short circuit impulses.

# $C. R_g$

Although  $R_g$  affects the switching speed, current and voltage oscillation of the SiC MOSFET device, its variation seems to have a minor impact on short circuit current within a reasonable range, as is shown in Fig. 11. With lower  $R_g$ , the current rises faster at first, leading to the increase of  $T_j$  correspondingly. After reaching its peak, the mobility of carriers begins to decrease because of the negative temperature coefficient, which increases the  $R_{on}$  and lowers the short circuit current. The smaller the  $R_g$ , the higher the  $I_{peak}$  is and the earlier the current drops. However, the critical short circuit energy ( $E_{sc}$ ) and SCWT seem irrelevant with  $R_g$ , verified by both test and simulation in [60], [68], [69].



Fig. 11. Effect of  $R_g$  on short circuit current.

#### D. Case Temperature

SiC MOSFET devices often work in conditions where the temperature is higher than the room temperature. Thus, the influence of temperature on device reliability should be considered. According to test results shown in Fig. 12, higher ambient temperature increases the current rising speed but lowers the short circuit current after reaching  $I_{\text{peak}}$  for planar, symmetrical and asymmetrical trench SiC MOSFETs, which is related to the negative temperature coefficient of  $V_{\text{th}}$  and positive temperature coefficient of  $R_{\text{on}}$ .

The contribution of temperature on device robustness seemed dependent on the device manufacturer [21], [31]. SCWT was less relevant to temperature for devices from Wolfspeed, but it decreased significantly with the temperature increase for Rohm devices under same test conditions.  $E_{sc}$  decreased with the increase in temperature for both devices. In [70], the effect of temperature on repetitive short circuit reliability was investigated and an interesting trend was



Fig. 12. Effect of temperature on short circuit current.

discovered: the repetition cycle was higher for devices with higher case temperature. The difference phenomena between destructive and degraded tests under given test condition was caused by  $t_{sc}$ . In destructive short circuit tests,  $t_{sc}$  lasted until the devices fail, which was relatively longer than the time in repetitive tests. With the increase in case temperature, the gap between the initial temperature and the critical failure temperature shown in Fig. 5 was decreased and less energy/heat was needed for thermal runaway failure or gate failure. Hence, SCWT is reduced for some devices. For repetitive experiments with shorter  $t_{sc}$  of 2.2  $\mu s$ ,  $T_{i}$  was not high enough to cause any immediate failure. According to the thermal model in [70], devices with lower initial temperature had higher temperature swing, leading to higher mechanical stress between Al and SiO<sub>2</sub> caused by coefficient of thermal expansion (CTE) mismatch. Thus, it took less cycles for the gate oxide to be ruptured.

# V. MODELING AND CHARACTERIZATION OF SIC MOSFET DURING SHORT CIRCUIT

To reproduce the internal behavior of SiC MOSFET during the short circuit event, different characterization methods have been developed, which are suitable for investigating the device performance from different aspects.

#### A. TCAD Model

TCAD is a useful tool to reveal the internal behaviour of the SiC MOSFET cell during the short circuit process. In [71], an electrical-thermal model of a planar SiC MOSFET was built and verified. The distribution of the drain current and temperature in the single pulse test was revealed. The channel region was observed to have the highest impact ionization rate and the electric field. By manually setting the carriers near the gate oxide, the degradation of the device in repetitive tests can be simulated. Based on energy-dispersive X-ray spectroscopy images, simulation models for planar and trench SiC MOSFET devices considering the coupling of the electrical, thermal, and mechanical field were developed to investigate the gate failure mechanism in [23]. For planar devices, the electric field inside the gate oxide was lower than the breakdown electric field of SiO<sub>2</sub>, indicating the gate failure of the device was not caused by insulation breakdown. The temperature profile showed that the temperature on the source surface exceeded the melting point of Al, and could lead to the deformation of electrodes. The distribution of the maximum mechanical stress was consistent with the region of crack in practice. As for trench devices, the simulated electric field was also proven not to be the root cause of device failure. Similarly, the surface temperature at the source would result in the melt of the electrode metal. The tensile stress near the trench wall could induce the formation and stretch of the crack, leading to the gate short circuit eventually. In [22], the TCAD model was improved to be a three-dimensional one. Both thermal runaway failure and gate destruction failure can be reproduced by setting different conditions. According to simulated results, the high current density near the gate channel resulted in the NPN transistor latch-up in high voltage conditions, while the concentrated mechanical stress in the gate interlayer caused the gate failure in low voltage conditions. Although using TCAD models can achieve comprehensive results, the method requires detailed device information, such as dimension, doping concentration, material properties, and physical models, etc. Besides, it takes lots of time and computing resources to calculate a TCAD model. The higher accuracy, the more computationally demanding it is.

#### B. Behavioral Model

The behavioural model is a feasible way to simplify the model. Considering the equations of power semiconductors, a behavioural model was built in [31]. The results roughly demonstrated the changing trend of temperature and current in the short circuit duration, but its accuracy should be improved further. Taking the thermally generated current, parasitic NPN transistor, and the effect of mobility degradation into account, a mathematical model was proposed to simulate the electrical behaviour of SiC MOSFET device in [72]. The model can precisely predict the performance of the device under high current and high voltage conditions, which was in good agreement with waveforms in SPICE software. Combined with the Cauer thermal network,  $T_i$  can be estimated. Based on tested short circuit waveforms and heat dissipation equations, a behavioural model was proposed to estimate  $T_i$  in [73]. To ensure high accuracy estimation, the temperature dependency of thermal conductivity and specific heat capacity of chip materials was considered. The uneven distribution of current in the JFET region and the latent heat of Al melting were taken into account as well. Similar to TCAD models, the device degradation can be simulated by considering the effect of interface trap accumulation. In [74], the impact of carrier scattering on channel mobility and the contribution of gate bias and temperature were considered, where the Coulombic scattering was set to be related to the interface state. Simulation results were proved to be in good agreement with the experiments under various conditions.

#### C. Thermal Network Model

Thermal network models predict the thermal behaviours of power devices. By calculating the power loss under specific working conditions and taking the device packaging into account, the temperature distribution of each layer can be accurately predicted [75]. Compared This article has been accepted for publication in IEEE Transactions on Device and Materials Reliability. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TDMR.2023.3316928

with complex TCAD models, thermal network models have advantages of time-saving and higher computation efficiency. However, most studies have focused on the module or system-level temperature estimation under normal operating conditions [76], [77], and few studies have paid attention to the temperature change and distribution inside the chip using the thermal network model. In [78], a 5-layer Cauer thermal network model was built according to parameters provided by the datasheet. Although the effect of temperature on material parameters were considered, the temperature was still underestimated since the chip was taken as a whole. In order to avoid such errors, the chip was treated as an uneven heat source and a chip-level thermal network model was proposed in [79]. Based on heat distribution results in the TCAD model, the chip was divided into 9 RC units. The temperature dependency of thermal resistance and thermal capacitance of chip material was considered. In contrast with TCAD results, the chip-level thermal network can not only assure similar accuracy but also reduce the computational time to a great extent. In [80], a similar chip-level thermal network model was proposed independent of the TCAD model. Based on the chip structure and dimension, the power dissipation was calculated in PLECS through current, mobility, and  $V_{\rm th}$  equations. Taking into the temperature dependency of electrical and thermal parameters into account, the effect of  $V_{gs}$  and  $V_{ds}$  on lattice temperature was revealed. Although basic information of the chip was still needed, this method greatly reduces the computational complexity, and can obtain reliable results quickly.

#### D. Advanced Measurement

Except for simulation models, some researchers have applied advanced test methods to observe the performance of SiC MOSFETs during the short circuit transient in real-time. In [81], a dynamic platform was built to evaluate the thermal behaviour and to extract electrical parameters of the device during the short circuit event. By importing test data into MATLAB, T<sub>i</sub> was calculated based on heat diffusion equations. By applying different  $t_{sc}$  and processing data at the end of the short circuit event instantly, device parameters such as  $V_{\rm th}$ , average channel mobility could be obtained at different temperatures. The accuracy of the results was verified by comparing the chip surface roughness with the estimated temperature that may potentially induce the melt of Al. In [82], a novel method was proposed to observe the failure process of the SiC MOSFET chip during the short circuit transient. A SiC MOSFET device was specially made without packaging, and a high-speed camera was used to record the fast dynamic process. The starting point of Al melting, the complete liquid phase of Al, the change of electrode roughness, and the re-solidification of Al can be seen from the reflection of dark and bright regions, which were intuitive.

# VI. Outlook

Although the failure and degradation mechanisms and characterization methods have been summarized, there are still some points worth studying in order to improve the reliability of the SiC MOSFET device, evaluate and monitor the health status of the device under application conditions.

# A. Reliability Comparison of SiC MOSFETs from Different Manufactures and with Different Structures

The reliability of SiC MOSFET devices is of importance to the safe operation of the power system. It would be helpful for engineers to select devices if there is sufficient information about the reliability of the device. Therefore, it is necessary to compare the robustness and reliability of SiC devices from different companies or with different structures.

The comparison of the short circuit robustness of SiC MOSFETs was made in [45]. It was reported that SiC MOSFETs with similar current ratings from different manufacturers had notable differences in the short circuit test at  $V_{\rm ds}$  of 600 V: SCWT was 13  $\mu$ s and 5  $\mu$ s, and  $E_{\rm sc}$  density was 2.4 J/cm<sup>2</sup> and 0.9 J/cm<sup>2</sup> for two tested devices, respectively. In [31], the short circuit performance of commercial SiC MOSFETs from Wolfspeed and Rohm was tested under various electrical-thermal conditions. Results showed that the 2<sup>nd</sup> generation SiC MOSFETs from Wolfspeed withstood the lowest  $E_{sc}$  and had the lowest SCWT under different case temperatures and dc-link voltages, while the devices from Rohm had the highest reliability. Besides, the reliability of Wolfspeed products seemed to be less sensitive to different temperatures. In recent years, researchers have done experiments on SiC MOSFETs from Wolfspeed, Rohm and STMicroelectronics with different device technology [52]. Key indicators such as SCWT, current density and  $E_{sc}$  have been comprehensively compared to reveal the reliability among 5 devices. In this paper, the robustness of 7 commercial SiC MOSFETs from different vendors was compared at different temperatures to reflect the short circuit robustness with the latest chip technology. All devices have the same voltage rating and similar current rating. Details of 7 devices are listed in Table I. The devices were tested at  $V_{\rm ds}$  of 600 V,  $V_{\rm gs}$  of +17/-5 V. SCWT and  $E_{sc}$  were compared at 25°C and 175°C, shown in Fig. 13 and Fig. 14. It can be discovered that at room temperature, Device B shows the lowest reliability, whose SCWT is only 5  $\mu$ s. Device A, F and G have similar reliability, and their SCWT is 9  $\mu$ s. Device C, and D also exhibit high robustness, and they can withstand the short circuit impulse up to 11-12  $\mu$ s. The highest reliability among all devices belongs to Device E, which did not even fail after 19  $\mu$ s. The robustness at higher temperature is slightly different. Device B still has the lowest robustness, and its SCWT seems irrelevant with temperature. SCWT for Device A, F and G show slight dependency on temperature, and is 8, 7 and 8  $\mu$ s, respectively, decreasing by 1-2  $\mu$ s. For rest devices, their reliability also exhibit temperature dependency more or less, but Device C and E can still withstand the short circuit stress over 10  $\mu$ s.  $E_{\rm sc}$  comparison of these devices can be found in Fig. 14. The devices with higher SCWT also have higher  $E_{sc}$ , and  $E_{sc}$ at 175°C is always lower than the energy at 175°C, which is because of the lowered SCWT and lowered short circuit current at high temperature.

To further quantify the device reliability, SCWT and  $E_{sc}$  density were calculated based on chip area and plotted in

Voltage Current Chip Area Ron  $C_{\rm iss}$ Vendor Rating (V) Rating (A)  $(m\Omega)$ (pF)  $(mm^2)$ A 1200 18 160 606 5.79 1200 В 19 160 724 3.21 С 1200 22 160 870 5.50 D 1200 20 189 650 6.44 Е 1200 22 160 1200 24.52 F 1200 17 160 398 5.76 G 1200 19 140 454 3.61

TABLE I Key Parameters of SIC MOSFETs



Fig. 13. SCWT comparison of devices from different manufacturers.



Fig. 14. Esc comparison of devices from different manufacturers.

Fig. 15 and Fig. 16. From Fig. 15, it can be seen that Device C and G have high SCWT density at both temperatures. The SCWT density of Device D and F show high dependence on temperature, while Device A and B exhibit little dependence. Although Device E has the highest SCWT in the test, its SCWT density is the lowest. The good short circuit performance is at the expense of large chip area, which will lead to slow dynamic performance. Even though Device C and G still have high SCWT density, they also have relatively high  $E_{\rm sc}$  density compared with other devices, as can be seen from Fig. 16.  $E_{sc}$  density is very stable for Device A and B at both 25°C and 175°C. Not surprisingly, Device E has the lowest energy density, which totally gives credit to its large area. It can be concluded that Device C and G have achieved the best balance among short circuit performance, temperature stability, and chip area.

The robustness of SiC MOSFET with different structures was also investigated in Table II. There is no conclusion as



Fig. 15. Comparison of normalized SCWT of devices from different manufacturers.



Fig. 16. Esc density comparison of devices from different manufacturers.

to which structure is more reliable because the short circuit performance of devices with different structures was dependent on multiple factors such as the thickness and quality of the oxide, chip size, doping concentration, manufacturer, etc. excluding from chip structure. In [83], [84], the trench SiC MOSFETs exhibited shorter SCWT compared with the planar SiC MOSFETs with similar power ratings. The reason behind this was attributed to the bigger chip area of the planar device, which reduced the current density and heat density. However, similar SCWT was found in a 1200 V planar SiC MOSFET and a 650 V rated symmetrical trench device at various  $V_{ds}$ in [30], and a 650 V-rated symmetrical trench device was found more reliable than a 900 V planar device in [14]. The reliability of planar and asymmetrical trench SiC MOSFETs, symmetrical and asymmetrical trench SiC MOSFETs was studied in [23], [32] with matching SCWT under different  $V_{ds}$ . However, the failure mechanisms are regardless of the chip structure and is more related to the test conditions: thermal runaway failure is prone to happen under high  $V_{ds}$  while gate failure tends to happen under low  $V_{ds}$  for planar, symmetrical and asymmetrical trench SiC MOSFETs [22]-[24], [30].

The comparison of short circuit reliability under repetitive stress is also important, but most studies have focused on the planar SiC MOSFETs [40], [53], [55], [62], [67], [71], [85]. Test conditions such as  $t_{sc}$  [40], the magnitude of positive  $V_{gs}$  [62], and the off-state negative  $V_{gs}$  after the short circuit event [67] were found to have impacts on the device degradation and the drift of  $V_{th}$ . In [62], it was found that the degradation of  $V_{th}$  of planar SiC MOSFET was more obvious than symmetrical trench SiC MOSFET because the

This article has been accepted for publication in IEEE Transactions on Device and Materials Reliability. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TDMR.2023.3316928

#### FAILURE MECHANISMS AND RELIABILITY CONSTRAINTS OF 4H-SIC POWER MOSFETS UNDER SHORT CIRCUIT EVENTS

11

TABLE II

An overview of reliability comparison of SiC MOSFETs under singular short circuit experiment

| Source     | Device Type                                                     | Experiment Condition                                                                                                                             | Test Results/Reliability                                                                                                                                | Failure Mechanism/Conclusion                                                                                                                                                                                                                                                                                                                                                |
|------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [21]       | 1200 V Planar<br>SiC MOSFETs                                    | $V_{gs}$ =15-19/-5 V,<br>$V_{ds}$ =400-800 V,<br>T=25-150°C                                                                                      | SCWT and failure mode depend on test conditions                                                                                                         | <ol> <li>(1) V<sub>gs</sub> was a key factor to cause<br/>gate dielectric breakdown.</li> <li>(2) High DC bus voltage was responsible<br/>for thermal runaway failure.</li> <li>(3) Case temperature had a minor impact<br/>on the ruggedness of selected devices.</li> </ol>                                                                                               |
| [30]       | 1200 V Planar,<br>650 V Symmetrical<br>trench SiC MOSFETs       | $V_{gs}$ =18/-5 V for<br>Planar SiC MOSFET,<br>$V_{gs}$ =15/-4 V for<br>Symmetrical trench<br>SiC MOSFET,<br>$V_{ds}$ =400/600/800 V,<br>T=25°C  | Planar: SCWT=19.5/9/5.8 μs<br>at V <sub>ds</sub> =400/600/800 V                                                                                         | <ul> <li>For both devices:</li> <li>(1) High DC bus voltage was likely to cause thermal runaway failure.</li> <li>(2) Medium DC bus voltage was likely to re-open the MOS channel after turn-off.</li> <li>(3) Low DC bus voltage would result in gate oxide failure.</li> <li>(4) No significant difference in failure mechanisms between two types of devices.</li> </ul> |
|            |                                                                 |                                                                                                                                                  | Symmetrical trench:<br>SCWT=20.4/8.6/5.7 $\mu$ s<br>at $V_{ds}$ =400/600/800 V                                                                          |                                                                                                                                                                                                                                                                                                                                                                             |
| [22]       | 1200 V Symmetrical<br>trench SiC MOSFETs                        | $V_{gs}$ =15/-4 V,<br>$V_{ds}$ =400/800 V,<br>T=25°C                                                                                             | $V_{\rm ds}$ =400 V, SCWT=20.4 $\mu$ s                                                                                                                  | <ul> <li>(1) At 400 V, the devices failed because of the conductive path between poly gate and source aluminium.</li> <li>(2) At 800 V, thermal runaway happened due to high current density near the gate and the activation of parasitic BJT.</li> </ul>                                                                                                                  |
|            |                                                                 |                                                                                                                                                  | $V_{\rm ds}{=}800$ V, SCWT=5.7 $\mu {\rm s}$                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                             |
| [23]       | 1200 V Planar,<br>Asymmetrical trench<br>SiC MOSFETs            | $V_{gs}$ =18/-5 V for<br>Planar SiC MOSFET,<br>$V_{gs}$ =15/-5 V for<br>Asymmetrical<br>trench SiC MOSFET,<br>$V_{ds}$ =400/800 V,<br>T=25°C     | Planar: SCWT=16/5 $\mu$ s at<br>$V_{ds}$ =400/800 V                                                                                                     | For both devices:<br>(1) At 400 V, the high von Mises stress in<br>the gate oxide led to the fracture.<br>(2) At 800 V, the high temperature caused<br>the activation of parasitic BJT.                                                                                                                                                                                     |
|            |                                                                 |                                                                                                                                                  | Asymmetrical trench:<br>SCWT=15/5 $\mu$ s<br>at $V_{ds}$ =400/800 V                                                                                     |                                                                                                                                                                                                                                                                                                                                                                             |
| [24]       | 1200 V Symmetrical trench SiC MOSFETs                           | $V_{gs}$ =15/-4 V,<br>$V_{ds}$ =400/800 V,<br>T=25°C                                                                                             | Device 1: SCWT=15/10 $\mu$ s<br>at $V_{ds}$ =400/800 V<br>Device 2: SCWT=32/4 $\mu$ s<br>at $V_{ds}$ =400/800 V                                         | <ul> <li>For both devices:</li> <li>(1) At 400 V, the devices failed due to SiO<sub>2</sub> rapture.</li> <li>(2) At 800 V, the devices failed due to thermal runaway.</li> </ul>                                                                                                                                                                                           |
| [32]       | 1200 V Symmetrical,<br>Asymmetrical trench<br>SiC MOSFETs       | $V_{gs}$ =18/-5 V for<br>Symmetrical trench device,<br>$V_{gs}$ =15/-5 V for<br>Asymmetrical trench device,<br>$V_{ds}$ =400/600/800 V<br>T=25°C | Symmetrical trench:<br>SCWT=15/8/5.2 $\mu$ s at<br>$V_{ds}$ =400/600/800 V                                                                              | <ul> <li>(1) Thermal runaway failure for all<br/>Symmetrical trench SiC MOSFETs.</li> <li>Gate failure for Asymmetrical trench</li> <li>SiC MOSFETs at V<sub>ds</sub>=400/600 V.</li> <li>Thermal runaway failure at V<sub>ds</sub>=800 V.</li> <li>(2) No obvious disparity of short circuit<br/>reliability between two types of devices.</li> </ul>                      |
|            |                                                                 |                                                                                                                                                  | Asymmetrical trench:<br>SCWT=15/8.5/5.8 $\mu$ s at<br>$V_{ds}$ =400/600/800 V                                                                           |                                                                                                                                                                                                                                                                                                                                                                             |
| [35]       | 9 different 1200 V<br>Planar, Symmetrical trench<br>SiC MOSFETs | $V_{\rm gs}$ is within safe<br>operating range for<br>all SiC MOSFETs,<br>$V_{\rm ds}$ =150-600 V,<br>T=25°C                                     | Gate fail-to-open, thermal<br>runaway failure, and drain-<br>source short circuit were<br>observed at different test<br>conditions for various devices. | Each device had its own behaviour<br>during the test under the same test<br>condition, depending on chip size,<br>doping, chip topology, etc.                                                                                                                                                                                                                               |
| [41], [84] | 650 V Planar,<br>Symmetrical trench<br>SiC MOSFETs              | $V_{gs}$ =15,18,20/-3.8 V,<br>$V_{ds}$ =200-350 V,<br>T=25°C                                                                                     | SCWT and failure mode depend on test conditions.                                                                                                        | Planar SiC MOSFET was more robust than<br>trench SiC MOSFET because of higher<br>current and heat density of trench structure.                                                                                                                                                                                                                                              |
| [14]       | Planar, Symmetrical<br>trench SiC MOSFETs                       | $V_{gs} = 15/0 \text{ V},$<br>$V_{ds} = 300 \text{ V},$<br>$T = 25^{\circ} \text{C}$                                                             | 900 V Planar:<br>SCWT=14 μs                                                                                                                             | Thermal runaway for Planar MOSFET.<br>Gate oxide breakdown for trench MOSFET<br>due to large current and impact ionization<br>rate were generated at the gate trench corner.                                                                                                                                                                                                |
|            |                                                                 |                                                                                                                                                  | 650 V Symmetrical trench:<br>SCWT=19 μs                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                             |

degradation happened in the channel region for the planar device, while the degradation happened at the trench corner for the trench device. In [86], the reliability of planar and trench devices was compared. Results showed that the long-term reliability of planar devices was five times higher in contrast with trench devices.

The repetitive short circuit reliability of planar, symmetrical, and asymmetrical trench SiC MOSFETs was also compared at different temperatures by authors [87]. The same test conditions ( $V_{ds}$ =400 V,  $V_{gs}$ =+17/-5 V,  $t_{sc}$ =10  $\mu$ s) were applied on three types of devices with similar power rating. The increase in  $I_{gss}$  shown Fig. 17 clearly showed the reliability difference among three structures. At both 25°C and 175°C temperatures,  $I_{gss}$  of planar devices had almost no degradation after 5000 cycles. After tens of cycles, symmetrical trench devices showed large increase in  $I_{gss}$  at both temperatures, indicating the oxide had suffered from irreversible damage. For asymmetrical trench SiC MOSFETs, the large  $I_{gss}$  ramp occurred after 500 cycles at room temperature. The gate and source electrodes were short-circuited after 500 cycles as well at elevated temperature.  $I_{gss}$  could not be measured anymore.

Taking the case at 25°C for example, the current density distribution at the peak points and temperature distribution at the end of the short circuit impulse of three devices in TCAD simulation were revealed in Fig. 18. The effectiveness of the model has been validated in [87]. From Fig. 18(a), it can be discovered that planar and symmetrical trench SiC MOSFETs have symmetrical current distribution, while the current flows in the left side for asymmetrical trench SiC MOSFET due to its special structure to protect the gate oxide and reduce chip area. For all three types of devices under test, the channel region has the highest current density. Compared with trench SiC MOSFETs, the current density in the channel is smaller for planar SiC MOSFET which is due to its larger chip area. In Fig. 18(b), the highest temperature locates under the gate region for three types of SiC MOSFETs. The asymmetrical trench device has the highest temperature, while the planar device has the lowest temperature.

Overall, short circuit robustness and reliability for the commercial SiC MOSFET devices should keep up with the device technology. Systematic comparisons and summaries would provide valuable reference for device selection and technology improvement.

# B. Short Circuit Reliability of Parallel SiC MOSFETs and Multi-chip SiC Module

Since discrete SiC MOSFET device is unable to carry high current, parallel SiC MOSFET devices and SiC power modules are more commonly used in practice. Ideally, each parallel chip is supposed to share same current in the parallel configuration. However, the uneven distribution of intrinsic parameters such as  $V_{\text{th}}$  and  $R_{\text{on}}$ , and external parameters such as parasitic inductance,  $R_g$ , and  $T_j$  among chips will lead to the uneven distribution of current and energy during the short circuit impulse, which will further affect the  $T_j$  of the chips. Since the transient energy is large and the temperature can easily reach a high value, the failure of the chip may directly



Fig. 17. Reliability comparison of planar, symmetrical, asymmetrical trench SiC MOSFET devices under repetitive short circuit tests. (a) 25°C, (b) 175°C.



Fig. 18. Internal performance of planar, symmetrical, and asymmetrical SiC MOSFETs during short circuit event [87]. (a) current density distribution at the peak point, (b) temperature distribution at the end of the test.

happen if the worst condition is considered. If the chips suffer from multiple short circuit events, then they will mutually affect until failure and each chip may have different degrees of degradation. Both conditions will greatly lower the reliability of the power electronic systems. Besides, it has been reported in [78] that due to the reduced resistance and inductance in the parallel configuration, the total short circuit current of parallel chips is larger than that of the single chip. Thus, the reliability and current distribution among parallel SiC MOSFET chips needs to be discussed.

In [88], the short circuit performance of SiC MOSFETs with different  $V_{\text{th}}$  were compared. It has been found out that the device with lower  $V_{\text{th}}$  had higher  $I_{\text{peak}}$ . Except for the spread in  $V_{\text{th}}$ , the effects of case temperature and  $R_{\text{g}}$  difference were also discussed in [78], [89]. Test results under

different case temperatures and  $R_g$  are shown in Fig 19 and Fig 20. The results show that the device with high initial temperature rises faster. After reaching its peak, the current begins to fall, and the higher case temperature difference between parallel devices, the greater difference in the current dropping phase. As for the influence of  $R_g$  mismatch, the difference in current distribution is not significant. The device with lower  $R_g$  operates faster and has higher  $I_{\text{peak}}$  at first. The device with higher  $R_g$  has slightly lower  $R_{\text{on}}$  and higher current in the current dropping phase. This is because the fast rising current also increases  $T_j$ , which reduces the mobility of carriers and increase the  $R_{\text{on}}$  after reaching  $I_{\text{peak}}$ .



Fig. 19. Influence of temperature on short circuit current between parallel devices. (a)  $25^{\circ}$ C and  $25^{\circ}$ C, (b)  $25^{\circ}$ C and  $75^{\circ}$ C, (c)  $25^{\circ}$ C and  $125^{\circ}$ C, (d)  $25^{\circ}$ C and  $175^{\circ}$ C.



Fig. 20. Influence of  $R_{\rm g}$  on short circuit current between parallel devices. (a) 20  $\Omega$  and 5  $\Omega$ , (b) 20  $\Omega$  and 20  $\Omega$ , (c) 20  $\Omega$  and 100  $\Omega$ , (d) 20  $\Omega$  and 200  $\Omega$ .

With regard to power modules, a 1.2 kV/300 A SiC power module from Wolfspeed and a 1.2 kV/180 A SiC power module from Rohm were tested and compared in [90] under same conditions. The 1.2 kV/300 A module can only withstand 1.9  $\mu$ s while the 1.2 kV/180 A module can withstand 7.2  $\mu$ s short circuit impulse under V<sub>ds</sub> of 800 V at 25°C. On one hand, the notable difference in SCWT may be caused by the difference in device technology. On the other hand, it is reasonable to infer that the most fragile chip directly determined the short circuit reliability of the whole module and there were huge spreads of parameters in the Wolfspeed module that lowered the overall reliability. To ensure the consistency of the chip performance and improve the reliability of the module, SiC MOSFET chips should be carefully selected. A screening strategy to balance the offset of static parameters to avoid difference in short circuit performance was proposed in [91]. The deviation in short circuit current and short circuit energy can be significantly decreased by appropriately screening the transfer characteristics.

Furthermore, due to higher saturation carrier drift rate and smaller internal capacitance, SiC MOSFET devices switch faster and are easily affected by parasitic inductance. Thus, the difference in switching speed between parallel devices affects the short circuit reliability to a great extent. The imbalance ratio of main circuit stray inductance on short circuit performance SiC MOSFET device was briefly discussed in [92]. Although researchers drew the conclusion that under the ratio of 1.5, parallel devices exhibited minor difference, it should be noted that compared with the ratio of 1, the short circuit energy between devices was completely different. The impact of different inductance mismatch on short circuit behaviour was more thoroughly clarified in [93]. Results indicated that the inductance mismatch in the gate-source path and the quasi-source path contributed to the current and energy imbalance most because of the feedback of  $V_{gs}$ . The difference in drain inductance, gate inductance, and auxiliary inductance had minor effects on the short circuit performance. The difference between the gate-source inductance and the quasi-source inductance may promote each other's effect and further exacerbate the short circuit performance.

Although researchers have figured out the influence of parameter mismatch on the short circuit performance of parallel devices, repetitive short circuit tests should be carried out to see how parallel devices and power modules degrade in the long run. It is important to know the degradation relationship and reliability among parallel chips. Except for the consistency of chip parameters, special attention needs to be paid to the conformity of packaging parameters. Advanced mathematical models could be built to better guide the design of the packaging of multi-chip modules.

#### C. Chip Optimization

To improve the short circuit reliability of SiC MOSFET devices, many research work has been trying to optimize the device structure. Methodologies to improve the ruggedness of SiC MOSFET devices can be divided into the following three types: (1) by selecting different gate dielectric materials [21], [34], (2) by redesigning the thickness of the gate oxide and changing  $V_{gs}$  correspondingly to reduce the saturation current of the device [66], [94], [95], (3) by restructuring the chip topology (changing doping profiles, adopting different structures, etc) [96]–[101].

(1) Selection of gate material: Based on the failure mechanisms discussed above, the rupture of the gate oxide and the melting Al induced by the high thermal-mechanical stress are responsible for the gate destruction for all types of SiC MOSFET devices. Thus, the researchers proposed to alleviate the thermal-mechanical stress by reasonably designing the thickness of the gate structure [34] or mitigating the CTE mismatch among the poly-silicon, gate interlayer dielectric, and source metal layer [21]. Nevertheless, since the work function difference between metal and semiconductor, the

thickness of gate dielectric, and the doping in the chip topology have a significant impact on the electrical behaviour of the device [54], the selection of the materials in the gate structure is crucial and needs to be further investigated. The feasibility of the manufacturing process should be concerned.

(2) Redesign of the gate structure: Some researchers also proposed to improve the robustness of the SiC MOSFET device by thickening the gate oxide. Even though the peak short circuit current was reduced and SCWT was increased in [66], the increase in  $R_{on}$  is disadvantageous to the efficiency of the power system. In [94], a constant gate charge scaling method was presented to reduce the current of SiC MOSFET only in the saturation region. By reducing the thickness of gate oxide and the applied  $V_{gs}$  simultaneously, the short circuit current can be suppressed in the simulation, while the  $R_{on}$  in the linear region was unchanged. Although the method was alleged to be suitable for different chip structures, the method would greatly diminish the linear region of SiC MOSFET and reduce the operational  $V_{ds}$  window.

Another way to reduce the saturation current was put forward in [95]. The thickness of the gate oxide was decreased together with the reduction in channel mobility to ensure acceptable  $V_{\rm th}$  for a planar SiC MOSFET. To avoid gate oxide breakdown, the allowable applied positive  $V_{\rm gs}$  range was shrunk. This approach was validated to improve the short circuit robustness significantly, but it should be noted that the gate driver should be carefully designed when the gate oxide is thinned because the reduced  $V_{\rm gs}$  operating window will be susceptible to problems such as crosstalk, and gate voltage overshoot/oscillation. The long-term gate reliability should also be further investigated in the future.

(3) Chip structure modification: In [96], ways to reduce the saturation current were discussed. By increasing  $V_{\rm gs}$ , and the channel width to channel length ratio, the saturation current can be lowered. The reduction in source doping, channel width, gate bias, and the increase in channel doping were simulated to be effective to increase the SCWT in varying degrees, but these methods would also lead to the increase of  $R_{\rm on}$ . Among all the methods, the reduction in source doping was found to achieve the best trade-off.

In [97], the structure of the planar SiC MOSFET was optimized with a deeper P-well region by utilizing channeling implantation. The extended P region was able to generate a larger depletion region at low  $V_{gs}$  and in the short circuit condition, which would increase the  $R_{on}$  and lower the current in the JFET region, thereby improving the short circuit robustness. However, at high  $V_{gs}$  of 20 V, the effective width of JFET region was sufficient to conduct high current, which is advantageous to reduce  $R_{on}$  in the forward conduction mode. The improved design reduced  $I_{\text{peak}}$  and prolonged the SCWT by 2.7 times and 4 times, respectively, in  $V_{ds}$ =800 V and  $V_{\rm gs}$ =20 V short circuit test. Although the output characteristics and blocking capability of the new structure were proved to be less affected, the dynamic performance needs further testing. A structure to achieve better temperature performance of channel resistance in the planar SiC MOSFET was presented in [98]. By dividing the N<sup>+</sup> region into two separate regions and inserting a low-doped region as shown in Fig. 21(a), SCWT

can be slightly increased.  $R_{on}$  performed more stable with the change of temperature, and the dynamic characteristics were verified as well.

In [99], a trench SiC MOSFET device with deep P<sup>+</sup> shielded regions and current spreading layers was proposed as shown in Fig. 21(b). Current spreading layers (CSL) were adopted to provide a better pinch-off effect and reduced saturation current, and P<sup>+</sup> shielded regions can lower the electrical stress of the gate oxide. The optimized structure was proved to have lower  $R_{on}$  in the linear region and lower  $T_i$  compared with a gate bottom P<sup>+</sup> shielded trench structure and a double trench SiC MOSFET. The short circuit robustness of a structure with similar principles was investigated in [100]. The structure was shown in Fig. 21(c), optimized with additional P<sup>+</sup> regions in the N<sup>+</sup> regions and N-base regions next to the gate oxide in the P-base regions. In [101], the robustness of a lateral SiC MOSFET was improved by arranging a heavily doped N region and a lightly doped P region next to the gate channel to lower the saturation current. The method achieved a 24% decrease in saturation current and a doubled SCWT.

Overall, the mainstream chip optimization methods to improve the short circuit robustness focus on increasing the strength of the gate dielectric or reducing the saturation current by adjusting the chip structure. Most studies have provided only simulation results. The feasibility to make actual chips based on these methods, the cost, and the actual performance of the chips should be investigated further.



Fig. 21. Novel chip structures to improve the short circuit robustness of SiC MOSFETs reported in [98]–[100].

#### D. Protection Design of Gate Driver

In contrast with the Si IGBT devices, SCWT for SiC MOSFET devices is much shorter, which proposes a new challenge to the short circuit protection. Based on results in [102], to assure the long time reliability of SiC MOSFET, the short circuit fault was supposed to be identified and removed within 3  $\mu$ s. Thus, a reliable gate driver is required to detect the short circuit fault sensitively, act rapidly and accurately, and can adapt to different working conditions. Researchers have developed short circuit protection circuits by detecting  $V_{gs}$ , desaturation voltage, source parasitic inductance induced voltage spike or the current rising rate [103]–[106]. However, these methods have their advantages and disadvantages. For instance, by detecting  $V_{gs}$  and current changing rate, the protection circuit

can achieve good transient performance, but the detection and control circuits are complex. The desaturation method can avoid this shortcoming, but the accuracy is easily affected by temperature and other noises in the circuit, so are the parasitic inductance detection method. Recently, smaller short circuit protection circuits using digital parts such as 350 nm Bipolar-CMOS-DMOS have been developed to better meet the special needs of short circuit protection for SiC devices, which will not cause a significant increase in the weight and volume of the whole system [107].

Furthermore, auxiliary circuits have been studied. In [108], [109], the researchers proposed to add another depleted-mode Si MOSFET in series with the source electrode of SiC MOSFET to improve the performance of the gate driver. The circuit was called BaSIC(DMM), and its principle was to induce the Si MOSFET to work within the saturated region during the short circuit event, thereby reducing effective  $V_{gs}$ and short circuit current. Ipeak can be reduced by 46% and SCWT can be increased by 65% for a C2M0280120D SiC MOSFET with one series Si MOSFET in a single short circuit event. Short circuit cycles can be enhanced by 15 times in the repetitive test. However, there was still a 17% and 20% increase in  $R_{on}$  and switching energy of the device, generating extra loss and heat. In [110], researchers optimized the circuit and investigated the influence of different Si MOSFET products on short circuit current at various temperatures and  $V_{\rm gs}$ . SCWT for a C2M0160120 SiC MOSFET was able to extend from 7.9  $\mu$ s to over 10  $\mu$ s in the short circuit event with  $V_{\rm ds}$  of 800 V and  $V_{\rm gs}$  of 20 V at room temperature, meeting the standard in industry [111], and there was only a 3.6% increase in  $R_{on}$ . In [112], the circuit was verified to ensure good dynamic performance, and had the potential to be commercial. However, the availability, performance and cost of the method should be more comprehensively evaluated for multi-chip SiC power modules. Moreover, the effect of chip aging on the protection accuracy and sensitivity should also be studied in the future.

# E. SOA and Reliability Assessment of SiC MOSFET Under Practical Conditions

In practice, it is important to adjust the electrical stress to ensure the device work in the SOA. Based on two failure modes of SiC MOSFET, the criterion to identify thermal runaway failure and gate destruction was proposed in [90]. The fundamental idea was that if either kind of failure happened, then the specific current, voltage, and SCWT were chosen to be the short circuit SOA to that corresponding failure mode. Otherwise, the stress would be increased until reaching the limit.  $I_{ds}$  was used to determine the thermal runaway failure boundary and  $I_{gss}$  was used to define the gate failure boundary. Although the effectiveness of the method was proven under different  $V_{ds}$ , the influence of factors such as temperature and device degradation on short circuit SOA was not considered. According to [113], short circuit SOA was decreased after short circuit tests. Thus, the conception of "repetitive critical energy" was proposed to describe the short circuit SOA in [48], below which the device can suffer from short circuit impluses multiple times and excessive temperature inside the chip can be avoided. Otherwise, the device would degrade rather quickly under a rather high temperature.

On the other hand, the performance and the reliability of the device is strongly influenced by working conditions [114]. Thus, the reliability evaluation on SiC MOSFET will be more valuable if the impact of actual operating states is taken into account. In [78], the impact of Bias Temperature Instability (BTI) on short circuit performance for planar and trench SiC MOSFET was firstly reported. According to test results, the increasing stress time will continuously lower the short circuit current for both planar and trench SiC MOSFETs. Furthermore, the effect of positive and negative BTI tests on short circuit current is clarified in this paper. Four brand new trench SiC MOSFETs were applied with  $V_{\rm gs}$  of -36 V, -24 V, 24 V, and 36 V for 1000 s. After the stress, short circuit stress with  $V_{\rm ds}$  of 400 V and  $V_{\rm gs}$  of +17/-5 V was applied to the devices. Experimental results are shown in Fig. 22. It can be discovered that after BTI tests, all devices experienced  $V_{\rm th}$  and  $R_{\rm on}$  drift, and the greater the gate stress, the more pronounced the drift is. Besides, the negative  $V_{\rm gs}$  tends to decrease the  $V_{\rm th}$ and increase the short circuit current while the impact of the positive  $V_{gs}$  acts the opposite.



Fig. 22. Influence of negative and positive BTI on short circuit performance. (a)  $V_{gs}$ =-36 V, (b)  $V_{gs}$ =-24 V, (c)  $V_{gs}$ =24 V, (d)  $V_{gs}$ =36 V.

Except for the BTI stress, the device also suffers from alternative temperature fluctuation due to frequent turn-on/off, change in case temperature under working conditions. It is important for engineers to develop the overhaul and maintenance plan based on the lifetime of power devices in case of unexpected failure. However, it is a complex subject since it is difficult to reproduce the actual stress and calculate the accurate lifetime. So far, many researchers have conducted different types of accelerated tests from different aspects to induce specific types of failure and plenty of lifetime models have been proposed to improve the accuracy [115]–[118], but the impact of unexpected events, such as short circuit, on lifetime prediction is barely considered. On one hand, the device suffers from alternating electrical and thermal stress, the aging of electrical parameters is inevitable [44], [119]. On the other hand, the occurrence of the short circuit events impacts the power cycling performance in turn, and the effect of short circuit events on the accelerating failure and lifetime reduction should be taken into account. In [120], the short circuit performance of 1.2 kV SiC MOSFETs was tested under different degradation levels. Test results revealed that the parameter degradation induced by the packaging damage barely affected the short circuit reliability, but the deterioration of the gate oxide after power cycling had a huge impact on the device, and SCWT was reduced after the power cycling test. In [121], [122], mixed experiments were firstly carried out to figure out the impact of repetitive short circuit events on the remaining lifetime of the SiC MOSFET device. Different cycles of short circuit events were applied to SiC MOSFETs after same cycles of power cycling tests. Results showed that with the increase in short circuit cycles, there was a decrease in  $I_{ds}$ ,  $V_{gs}$ , and short circuit energy. Besides, devices under mixed experiments dissipated larger power and induced a higher  $T_i$  fluctuation compared with devices that only suffered from power cycling tests. The lifetime deduced as a function of tested short circuit energy and initial short circuit energy was proposed to calibrate current lifetime models. In order to gain more convincing results for lifetime prediction, the mutual effect of power cycling and short circuit events should be thoroughly investigated. Acceleration factors such as temperature,  $V_{gs}$  and  $V_{ds}$  should be considered in the model to precisely evaluate the device reliability under actual working conditions.

#### VII. CONCLUSION

This paper has experimentally reviewed the latest trends on short circuit reliability research of SiC MOSFET devices including the recently released generation of SiC devices and different gate structures. The emphasis is given on four topics including failure mechanism, degradation pattern, influencing factors, and characterization methods to better understand the state-of-art SiC MOSFET devices. Concerning problems in testing, connection, optimization, protection, and evaluation of SiC MOSFETs under short circuit condition have been pointed out. The following conclusions can be drawn:

(1) The failure mechanisms of the SiC MOSFET under singular short circuit event can be divided into two categories: thermal runaway failure and gate destruction. The positive feedback between the sharp temperature rise and carrier generation will eventually cause the thermal runaway failure. The large thermal-mechanical stress and the infiltration of melting Al into the gate oxide crack is the root cause of gate failure. Compared with the thermal runaway failure, the temperature causing the gate failure is lower and the time is longer.

(2) Repetitive short circuit events bring about the degradation of static and dynamic parameters of SiC MOSFETs. The defects in the oxide and the accumulation of charges caused by high electric field and temperature are main reasons. The injection of electrons into the oxide leads to the positive shift of  $V_{\text{th}}$ , thereby increasing  $R_{\text{on}}$ ,  $t_{\text{on}}$ , and  $E_{\text{on}}$ , while the  $I_{\text{ds}}$ ,  $t_{\text{off}}$  and  $E_{\text{off}}$  will be decreased. It is noted that the increase of  $I_{\text{gss}}$  is not only dependent on injected charges but also related to the health status of the oxide.

(3) Test conditions have a notable impact on the short circuit reliability of SiC MOSFET. High  $V_{ds}$  is more likely

to cause thermal runaway failure, while there is a higher probability to cause gate failure under low  $V_{\rm ds}$  conditions. As for the effect of temperature, the device with lower initial temperature tends to have longer SCWT in destructive short circuit events. The reliability for devices in repetitive tests under different temperatures may depend on test conditions and manufacturers.

(4) Several characterization methods have been proposed to reproduce the device behaviour during the short circuit impulse. The TCAD model is the most instinctive and informative way to reveal internal electrical-thermal behavior and verify the degradation/failure mechanism, through which important indicators such as current density, electric field, impact ionization rate, temperature distribution, etc, can be obtained. Recently, the effect of mechanical stress is taken into account and two-dimensional TCAD models have been improved to be three-dimensional ones. However, to build an accurate TCAD model, the chip dimension must be known, and the material properties, doping concentration, and physical models should be carefully selected. Hence, it is hard to develop the model if the chip structure is unknown, and it can also be time-consuming to calculate the finite element model. Compared with the TCAD model, the behavior model can reproduce the voltage, current, power, and  $T_i$  during the short circuit transient more easily by considering semiconductor physics and heat dissipation equations, but it is difficult to illustrate internal behaviors. The thermal network model is a simple and quick way to estimate the overall  $T_i$  based on the generated power. Depending on whether the chip is considered as a whole or the chip is divided into different layers, different accuracy can be achieved, and basic information on the chip size is essential. As for the advanced measurement methods, the devices are often specially treated and test platforms are customized. Specific instruments such as the optical microscope and high-speed camera might be required to make it possible for monitoring the chip behaviour in real-time during the short circuit transient.

(5) Despite plenty of simulations and tests, the research on short circuit reliability of SiC MOSFET is still not comprehensive. Comparisons on the short circuit reliability of state-of-art SiC MOSFETs need updating to provide useful information to engineers and applications. Approaches to improve the short circuit robustness of devices, short circuit protection performance, and short circuit reliability among parallel devices should be further studied. The reliability assessment of SiC MOSFET under application conditions still has a long way to go.

#### References

- X. Yuan, I. Laird, and S. Walder, "Opportunities, challenges, and potential solutions in the application of fast-switching SiC power devices and converters," *IEEE Transactions on Power Electronics*, vol. 36, no. 4, pp. 3925–3945, 2020.
- [2] X. She, A. Q. Huang, Ó. Lucía, and B. Ozpineci, "Review of silicon carbide power devices and their applications," *IEEE Transactions on Industrial Electronics*, vol. 64, no. 10, pp. 8193–8205, 2017.
- [3] M. Rahimo, F. Canales, R. A. Minamisawa, C. Papadopoulos, U. Vemulapati, A. Mihaila, S. Kicin, and U. Drofenik, "Characterization of a silicon IGBT and silicon carbide MOSFET cross-switch hybrid," *IEEE Transactions on Power Electronics*, vol. 30, no. 9, pp. 4638–4642, 2015.

This article has been accepted for publication in IEEE Transactions on Device and Materials Reliability. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TDMR.2023.3316928

- [4] L. Zhang, X. Yuan, X. Wu, C. Shi, J. Zhang, and Y. Zhang, "Performance evaluation of high-power SiC MOSFET modules in comparison to Si IGBT modules," *IEEE Transactions on Power Electronics*, vol. 34, no. 2, pp. 1181–1196, 2018.
- [5] E. Bashar, N. Agbo, R. Wu, S. Mendy, S. Jahdi, M. Jennings, A. Withey, S. Evans, G. Davies, J. Demitrova *et al.*, "A review of short circuit performance in 650 v power devices: Sic mosfets, silicon super-junction mosfets, sic cascode jfets, silicon mosfets and silicon igbts," in *PCIM Europe 2022; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management.* VDE, 2022, pp. 1–8.
- [6] C. Y. Liangchun, G. T. Dunne, K. S. Matocha, K. P. Cheung, J. S. Suehle, and K. Sheng, "Reliability issues of SiC MOSFETs: A technology for high-temperature environments," *IEEE Transactions on Device and Materials Reliability*, vol. 10, no. 4, pp. 418–426, 2010.
- [7] K. Puschkarsky, T. Grasser, T. Aichinger, W. Gustin, and H. Reisinger, "Review on SiC MOSFETs high-voltage device reliability focusing on threshold voltage instability," *IEEE Transactions on Electron Devices*, vol. 66, no. 11, pp. 4604–4616, 2019.
- [8] J. Wang and X. Jiang, "Review and analysis of SiC MOSFETs' ruggedness and reliability," *IET Power Electronics*, vol. 13, no. 3, pp. 445–455, 2020.
- [9] T.-T. Nguyen, A. Ahmed, T. Thang, and J.-H. Park, "Gate Oxide reliability issues of SiC MOSFETs under short-circuit operation," *IEEE Trans. on Power Electronics*, vol. 30, no. 5, pp. 2445–2455, 2014.
- [10] L. Ceccarelli, P. D. Reigosa, F. Iannuzzo, and F. Blaabjerg, "A survey of SiC power MOSFETs short-circuit robustness and failure mode analysis," *Microelectronics Reliability*, vol. 76, pp. 272–276, 2017.
- [11] B. Kakarla, T. Ziemann, R. Stark, P. Natzke, and U. Grossner, "Short circuit ruggedness of new generation 1.2 kV SiC MOSFETs," in 2018 IEEE 6th Workshop on Wide Bandgap Power Devices and Applications (WiPDA). IEEE, 2018, pp. 118–124.
- [12] J. Wang, X. Jiang, Z. Li, and Z. J. Shen, "Short-circuit ruggedness and failure mechanisms of Si/SiC hybrid switch," *IEEE Transactions on Power Electronics*, vol. 34, no. 3, pp. 2771–2780, 2018.
- [13] D. Xing, B. Hu, S. Yu, Y. Zhang, T. Liu, A. Salemi, M. Kang, J. Wang, and A. Agarwal, "Current saturation characteristics and single-pulse short-circuit tests of commercial SiC MOSFETs," in *IEEE Energy Conversion Congress and Exposition (ECCE)*, 2019, pp. 6179–6183.
- [14] J. Wei, S. Liu, J. Tong, X. Zhang, W. Sun, and A. Q. Huang, "Understanding Short-Circuit Failure Mechanism of Double-Trench SiC Power MOSFETs," *IEEE Transactions on Electron Devices*, vol. 67, no. 12, pp. 5593–5599, 2020.
- [15] T. Shoji, A. Soeno, H. Toguchi, S. Aoi, Y. Watanabe, and H. Tadano, "Theoretical analysis of short-circuit capability of SiC power MOSFETs," *Japanese Journal of Applied Physics*, vol. 54, no. 4S, p. 04DP03, 2015.
- [16] F. Richardeau and F. Boige, "Circuit-type modelling of SiC power Mosfet in short-circuit operation including selective fail-to-open and fail-to-short modes competition," *Microelectronics Reliability*, vol. 100, p. 113501, 2019.
- [17] T. Shoji, M. Kuwahara, and M. Usui, "Dependence of Short-Circuit Withstand Capability of SiC MOSFETs on Short-Circuit Failure Time," *IEEE Transactions on Power Electronics*, vol. 36, no. 10, pp. 11739–11747, 2021.
- [18] J. Weckbrodt, N. Ginot, C. Batard, and S. Azzopardi, "Monitoring of gate leakage current on SiC power MOSFETs: an estimation method for smart gate drivers," *IEEE Transactions on Power Electronics*, vol. 36, no. 8, pp. 8752–8760, 2021.
- [19] E.-P. Eni, S. Beczkowski, S. Munk-Nielsen, T. Kerekes, R. Teodorescu, R. R. Juluri, B. Julsgaard, E. VanBrunt, B. Hull, S. Sabri *et al.*, "Short-circuit degradation of 10-kV 10-A SiC MOSFET," *IEEE Trans. on Power Electronics*, vol. 32, no. 12, pp. 9342–9354, 2017.
- [20] H. Linewih, S. Dimitrijev, and K. Y. Cheong, "Channel-carrier mobility parameters for 4H SiC MOSFETs," *Microelectronics Reliability*, vol. 43, no. 3, pp. 405–411, 2003.
- [21] X. Jiang, J. Wang, J. Lu, J. Chen, X. Yang, Z. Li, C. Tu, and Z. J. Shen, "Failure modes and mechanism analysis of SiC MOSFET under short-circuit conditions," *Microelectronics Reliability*, vol. 88, pp. 593–597, 2018.
- [22] K. Yao, H. Yano, and N. Iwamuro, "Investigations of short-circuit failure in double trench SiC MOSFETs through three-dimensional electro-thermal-mechanical stress analysis," *Microelectronics Reliability*, vol. 122, p. 114163, 2021.
- [23] K. Yao, H. Yano, H. Tadano, and N. Iwamuro, "Investigations of SiC MOSFET short-circuit failure mechanisms using electrical, thermal,

and mechanical stress analyses," *IEEE Transactions on Electron Devices*, vol. 67, no. 10, pp. 4328–4334, 2020.

- [24] M. Okawa, R. Aiba, T. Kanamori, H. Yano, N. Iwamuro, and S. Harada, "Experimental and numerical investigations of short-circuit failure mechanisms for state-of-the-art 1.2 kV SiC trench MOSFETs," in 2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD). IEEE, 2019, pp. 167–170.
- [25] C. Unger and M. Pfost, "Particularities of the Short-Circuit Operation and Failure Modes of SiC-MOSFETs," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, 2021.
- [26] G. Romano, A. Fayyaz, M. Riccio, L. Maresca, G. Breglio, A. Castellazzi, and A. Irace, "A comprehensive study of short-circuit ruggedness of silicon carbide power MOSFETs," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 4, no. 3, pp. 978–987, 2016.
- [27] S. Mbarek, P. Dherbécourt, O. Latry, and F. Fouquet, "Short-circuit robustness test and in depth microstructural analysis study of SiC MOSFET," *Microelectronics Reliability*, vol. 76, pp. 527–531, 2017.
- [28] W. Jouha, F. Richardeau, and S. Azzopardi, "Towards a safe failure mode under short-circuit operation of power SiC MOSFET using optimal gate source voltage depolarization," *Microelectronics Reliability*, p. 114258, 2021.
- [29] D. Pappis and P. Zacharias, "Failure modes of planar and trench sic mosfets under single and multiple short circuits conditions," in 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe). IEEE, 2017, pp. P–1.
- [30] M. Namai, J. An, H. Yano, and N. Iwamuro, "Investigation of short-circuit failure mechanisms of SiC MOSFETs by varying DC bus voltage," *Japanese Journal of Applied Physics*, vol. 57, no. 7, p. 074102, 2018.
- [31] Z. Wang, X. Shi, L. M. Tolbert, F. Wang, Z. Liang, D. Costinett, and B. J. Blalock, "Temperature-dependent short-circuit capability of silicon carbide power MOSFETs," *IEEE Transactions on Power Electronics*, vol. 31, no. 2, pp. 1555–1566, 2015.
- [32] X. Deng, X. Li, X. Li, H. Zhu, X. Xu, Y. Wen, Y. Sun, W. Chen, Z. Li, and B. Zhang, "Short-Circuit Capability Prediction and Failure Mode of Asymmetric and Double Trench SiC MOSFETs," *IEEE Transactions* on Power Electronics, vol. 36, no. 7, pp. 8300–8307, 2020.
- [33] P. D. Reigosa, F. Iannuzzo, and L. Ceccarelli, "Effect of short-circuit stress on the degradation of the SiO2 dielectric in SiC power MOSFETs," *Microelectronics Reliability*, vol. 88, pp. 577–583, 2018.
- [34] J. Liu, G. Zhang, B. Wang, W. Li, and J. Wang, "Gate failure physics of SiC MOSFETs under short-circuit stress," *IEEE Electron Device Letters*, vol. 41, no. 1, pp. 103–106, 2019.
- [35] F. Boige, F. Richardeau, S. Lefebvre, J.-M. Blaquière, G. Guibaud, and A. Bourennane, "Ensure an original and safe "fail-to-open" mode in planar and trench power SiC MOSFET devices in extreme short-circuit operation," *Microelectronics Reliability*, vol. 88, pp. 598–603, 2018.
- [36] U. Karki, N. S. Gonzalez-Santini, and F. Z. Peng, "Effect of Gate-Oxide Degradation on Electrical Parameters of Silicon Carbide MOSFETs," *IEEE Trans. on Electron Devices*, vol. 67, no. 6, pp. 2544–2552, 2020.
- [37] A. J. Lelis, R. Green, D. B. Habersat, and M. El, "Basic mechanisms of threshold-voltage instability and implications for reliability testing of SiC MOSFETs," *IEEE Transactions on Electron Devices*, vol. 62, no. 2, pp. 316–323, 2014.
- [38] M. Nawaz, "On evaluation of gate dielectrics for 4H-SiC based power MOSFETs," Active and Passive Electronic Components, 2015.
- [39] J. Lutz, H. Schlangenotto, U. Scheuermann, and R. De Doncker, Semiconductor power devices: physics, characteristics, reliability. Springer Science & Business Media, 2011.
- [40] J. Sun, J. Wei, Z. Zheng, Y. Wang, and K. J. Chen, "Short Circuit Capability and Short Circuit Induced  $v_{\rm th}$  Instability of a 1.2-kV SiC Power MOSFET," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 7, no. 3, pp. 1539–1546, 2019.
- [41] L. Cao, Z. Gao, Q. Guo, and K. Sheng, "Experimental Investigations of SiC MOSFETs under Short-Circuit Operations," in 2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD). IEEE, 2019, pp. 227–230.
- [42] M. Farhadi, F. Yang, S. Pu, B. T. Vankayalapati, and B. Akin, "Temperature-independent gate-oxide degradation monitoring of SiC MOSFETs based on junction capacitances," *IEEE Transactions on Power Electronics*, vol. 36, no. 7, pp. 8308–8324, 2021.
- [43] H. Du, P. D. Reigosa, F. Iannuzzo, and L. Ceccarelli, "Investigation on the degradation indicators of short-circuit tests in 1.2 kV SiC MOSFET power modules," *Microelectronics Reliability*, vol. 88, pp. 661–665, 2018.

- [44] E. Ugur, F. Yang, S. Pu, S. Zhao, and B. Akin, "Degradation assessment and precursor identification for SiC MOSFETs under high temp cycling," *IEEE Transactions on Industry Applications*, vol. 55, no. 3, pp. 2858–2867, 2019.
- [45] D. Othman, S. Lefebvre, M. Berkani, Z. Khatir, A. Ibrahim, and A. Bouzourene, "Robustness of 1.2 kV SiC MOSFET devices," *Microelectronics Reliability*, vol. 53, no. 9-11, pp. 1735–1738, 2013.
- [46] J. Xin, M. Du, Z. Ouyang, and K. Wei, "Online monitoring for threshold voltage of sic mosfet considering the coupling impact on bti and junction temperature," *IEEE Transactions on Electron Devices*, vol. 68, no. 4, pp. 1772–1777, 2021.
- [47] X. Deng, W. Huang, X. Li, X. Li, C. Chen, Y. Wen, J. Ding, W. Chen, Y. Sun, and B. Zhang, "Investigation of failure mechanisms of 1200 v rated trench sic mosfets under repetitive avalanche stress," *IEEE Trans.* on Power Electronics, vol. 37, no. 9, pp. 10562–10571, 2022.
- [48] C. Chen, T.-A. Nguyen, D. Labrousse, S. Lefebvre, C. Buttay, and H. Morel, "New definition of critical energy for SiC MOSFET robustness under short circuit operations: The repetitive critical energy," *Microelectronics Reliability*, vol. 114, p. 113839, 2020.
- [49] F. Boige, F. Richardeau, D. Trémouilles, S. Lefebvre, and G. Guibaud, "Investigation on damaged planar-oxide of 1200 V SiC power MOSFETs in non-destructive short-circuit operation," *Microelectronics Reliability*, vol. 76, pp. 500–506, 2017.
- [50] F. Boige, D. Trémouilles, and F. Richardeau, "Physical origin of the gate current surge during short-circuit operation of SiC MOSFET," *IEEE Electron Device Letters*, vol. 40, no. 5, pp. 666–669, 2019.
- [51] K. Bai, S. Feng, X. Zheng, X. He, S. Pan, and X. Li, "Effect of high-and low-side blocking on short-circuit characteristics of SiC MOSFET," *Microelectronics Reliability*, vol. 123, p. 114227, 2021.
- [52] F. Boige and F. Richardeau, "Gate leakage-current analysis and modelling of planar and trench power SiC MOSFET devices in extreme short-circuit operation," *Microelectronics Reliability*, vol. 76, pp. 532–538, 2017.
- [53] W. Jouha, F. Richardeau, and S. Azzopardi, "Repetitive short circuit capability of SiC MOSFET at specific low gate-source voltage bias for more robust extreme operation," *Microelectronics Reliability*, p. 114253, 2021.
- [54] B. J. Baliga, Fundamentals of power semiconductor devices. Springer Science & Business Media, 2010.
- [55] J. Wei, S. Liu, L. Yang, J. Fang, T. Li, S. Li, and W. Sun, "Comprehensive analysis of electrical parameters degradations for SiC power MOSFETs under repetitive short-circuit stress," *IEEE Trans. on Electron Devices*, vol. 65, no. 12, pp. 5440–5447, 2018.
- [56] Z. Ni, S. Zheng, M. S. Chinthavali, and D. Cao, "Investigation of dynamic temperature-sensitive electrical parameters for medium-voltage sic and si devices," *IEEE Journal of Emerging* and Selected Topics in Power Electronics, vol. 9, no. 5, pp. 6408–6423, 2021.
- [57] J. Qi, X. Yang, X. Li, K. Tian, Z. Mao, S. Yang, and W. Song, "Temperature dependence of dynamic performance characterization of 1.2-kv sic power mosfets compared with si igbts for wide temperature applications," *IEEE Transactions on Power Electronics*, vol. 34, no. 9, pp. 9105–9117, 2018.
- [58] R. Yu, S. Jahdi, P. Mellor, J. Yang, C. Shen, L. Liu, O. Alatise, and J. Ortiz-Gonzalez, "Investigation of repetitive short circuit stress as a degradation metric in symmetrical and asymmetrical double-trench sic power mosfets," in *IEEE Workshop on Wide Bandgap Power Devices* and Applications in Europe (WiPDA Europe), 2022, pp. 1–6.
- [59] D.-P. Sadik, J. Colmenares, J.-K. Lim, M. Bakowski, and H.-P. Nee, "Comparison of Thermal Stress During Short-Circuit in Different Types of 1.2-kV SiC Transistors Based on Experiments and Simulations," *IEEE Transactions on Industrial Electronics*, vol. 68, no. 3, pp. 2608–2616, 2020.
- [60] H. Qin, Y. Dong, K. Xu, H. Xu, D. Fu, S. Wang, and C. Zhao, "A comprehensive study of the short-circuit characteristics of SiC MOSFETs," in 2017 12th IEEE Conference on Industrial Electronics and Applications (ICIEA). IEEE, 2017, pp. 332–336.
- [61] D. Xing, B. Hu, M. Kang, Y. Zhang, S. Nayak, J. Wang, and A. K. Agarwal, "1200-v sic mosfet short-circuit ruggedness evaluation and methods to improve withstand time," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, 2022.
- [62] Y. Li, X. Zhou, Y. Zhao, Y. Jia, D. Hu, Y. Wu, L. Zhang, Z. Chen, and A. Q. Huang, "Gate bias dependence of v th degradation in planar and trench sic mosfets under repetitive short circuit tests," *IEEE Transactions on Electron Devices*, vol. 69, no. 5, pp. 2521–2527, 2022.
- [63] X. Zhong, H. Jiang, G. Qiu, L. Tang, H. Mao, C. Xu, X. Jiang, J. Hu, X. Qi, and L. Ran, "Bias Temperature Instability of Silicon

Carbide Power MOSFET Under AC Gate Stresses," *IEEE Transactions on Power Electronics*, vol. 37, no. 2, pp. 1998–2008, 2021.

- [64] H. Li, Y. Zhong, R. Yu, R. Yao, H. Long, X. Wang, and Z. Huang, "Assist gate driver circuit on crosstalk suppression for sic mosfet bridge configuration," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 8, no. 2, pp. 1611–1621, 2019.
- [65] E. Bashar, R. Wu, N. Agbo, S. Mendy, S. Jahdi, J.-O. Gonzalez, and O. Alatise, "Comparison of short circuit failure modes in sic planar mosfets, sic trench mosfets and sic cascode jfets," in 2021 IEEE 8th Workshop on Wide Bandgap Power Devices and Applications (WiPDA). IEEE, 2021, pp. 384–388.
- [66] J. An, M. Namai, H. Yano, N. Iwamuro, Y. Kobayashi, and S. Harada, "Methodology for enhanced short-circuit capability of SiC MOSFETs," in 2018 IEEE 30th International Symposium on Power Semiconductor Devices and ICs (ISPSD). IEEE, 2018, pp. 391–394.
- [67] J. Kang, Q. Liu, H. Luo, H. Cao, Z.-H. Zhang, and Z. Xin, "Investigation of off-state stress induced degradation of sic mosfets under short-circuit condition," *IEEE Transactions on Industrial Electronics*, vol. 70, no. 5, pp. 5224–5234, 2022.
- [68] C. Chen, D. Labrousse, S. Lefebvre, M. Petit, C. Buttay, and H. Morel, "Robustness in short-circuit mode of SiC MOSFETs," in *Proceedings* of PCIM Europe 2015; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management. VDE, 2015, pp. 1–8.
- [69] M. Cui, J. Li, Y. Du, and Z. Zhao, "Behavior of SiC MOSFET under short-circuit during the on-state," in *IOP Conference Series: Materials Science and Engineering*, vol. 439, no. 2, 2018, p. 022026.
- [70] H. Du, P. Reigosa, L. Ceccarelli, and F. Iannuzzo, "Impact of repetitive short-circuit tests on the normal operation of SiC MOSFETs considering case temperature influence," *IEEE Journal of Emerging & Selected Topics in Power Electronics*, vol. 8, no. 1, pp. 195–205, 2019.
- [71] X. Zhou, H. Su, Y. Wang, R. Yue, G. Dai, and J. Li, "Investigations on the degradation of 1.2-kV 4H-SiC MOSFETs under repetitive short-circuit tests," *IEEE Transactions on Electron Devices*, vol. 63, no. 11, pp. 4346–4351, 2016.
- [72] M. Riccio, V. d'Alessandro, G. Romano, L. Maresca, G. Breglio, and A. Irace, "A temperature-dependent SPICE model of SiC Power MOSFETs for within and out-of-SOA simulations," *IEEE Transactions* on power electronics, vol. 33, no. 9, pp. 8020–8029, 2017.
- [73] B. Wang, J. Liu, W. Li, G. Zhang, Y. Geng, and J. Wang, "Multiple failure mode identification of SiC planar MOSFETs in short-circuit operation," *Microelectronics Reliability*, vol. 114, p. 113804, 2020.
- [74] Y. Zhou, H. Liu, S. Mu, Z. Chen, and B. Wang, "Short-Circuit failure model of SiC MOSFET including the interface trapped charges," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 8, no. 1, pp. 90–98, 2019.
- [75] M. Ma, W. Guo, X. Yan, S. Yang, X. Zhang, W. Chen, and G. Cai, "A Three-Dimensional Boundary-Dependent Compact Thermal Network Model for IGBT Modules in New Energy Vehicles," *IEEE Transactions* on Industrial Electronics, vol. 68, no. 6, pp. 5248–5258, 2020.
- [76] J. Li, A. Castellazzi, M. A. Eleffendi, E. Gurpinar, C. M. Johnson, and L. Mills, "A physical RC network model for electrothermal analysis of a multichip SiC power module," *IEEE Transactions on Power Electronics*, vol. 33, no. 3, pp. 2494–2508, 2017.
- [77] L. Ceccarelli, A. S. Bahman, F. Iannuzzo, and F. Blaabjerg, "A fast electro-thermal co-simulation modeling approach for SiC power MOSFETs," in 2017 IEEE Applied Power Electronics Conference and Exposition (APEC). IEEE, 2017, pp. 966–973.
- [78] R. Wu, S. Mendy, N. Agbo, J. O. Gonzalez, S. Jahdi, and O. Alatise, "Performance of Parallel Connected SiC MOSFETs under Short Circuits Conditions," *Energies*, vol. 14, no. 20, p. 6834, 2021.
- [79] A. Tsibizov, I. Kovačević-Badstübner, B. Kakarla, and U. Grossner, "Accurate Temperature Estimation of SiC Power mosfet s Under Extreme Operating Conditions," *IEEE Transactions on Power Electronics*, vol. 35, no. 2, pp. 1855–1865, 2019.
- [80] F. Boige, F. Richardeau, S. Lefebvre, and M. Cousineau, "SiC power MOSFET in short-circuit operation: Electro-thermal macro-modelling combining physical and numerical approaches with circuit-type implementation," *Mathematics and Computers in Simulation*, vol. 158, pp. 375–386, 2019.
- [81] J. Sun, S. Yang, H. Xu, L. Zhang, X. Wu, K. Sheng, and K. J. Chen, "High-temperature characterization of a 1.2-kV SiC MOSFET using dynamic short-circuit measurement technique," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 8, no. 1, pp. 215–222, 2019.
- [82] T. Ziemann, A. Tsibizov, B. Kakarla, L. Bort, and U. Grossner, "Time-resolved short circuit failure analysis of SiC MOSFETs," in

2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD). IEEE, 2019, pp. 219–222.

- [83] Y. Li, Y. Zhao, A. Q. Huang, and L. Zhang, "Degradation Assessment of SiC MOSFETs under the Repetitive Short Circuit Ageing with Different Gate-Source Voltage Bias," in 21st Workshop on Control and Modeling for Power Electronics (COMPEL), 2020, pp. 1–6.
- [84] L. Cao, Q. Guo, and K. Sheng, "Comparative evaluation of the short circuit capability of SiC planar and trench power MOSFET," in 2018 *IEEE 2nd International Electrical and Energy Conference (CIEEC)*. IEEE, 2018, pp. 653–656.
- [85] J. Wang, Y. Chen, J. Feng, X. Xu, Y. En, B. Hou, R. Gao, Y. Chen, Y. Huang, and K. Geng, "Trap analysis based on low-frequency noise for SiC power MOSFETs under repetitive short-circuit stress," *IEEE Journal of the Electron Devices Society*, vol. 8, pp. 145–151, 2020.
- [86] T. Mannen, T. Isobe, and K. Wada, "Investigation of multiple short-circuits characteristics and reliability in SiC power devices used for a start-up method of power converters," *Microelectronics Reliability*, vol. 114, p. 113775, 2020.
- [87] R. Yu, S. Jahdi, P. Mellor, L. Liu, J. Yang, C. Shen, O. Alatise, and J. Ortiz-Gonzalez, "Degradation analysis of planar, symmetrical and asymmetrical trench sic mosfets under repetitive short circuit impulses," *IEEE Transactions on Power Electronics*, vol. 38, no. 9, pp. 10933–10946, 2023.
- [88] F. Boige, A. Fayyaz, A. Castellazzi, F. Richardeau, and S. Vinnac, "Short-circuit robustness of parallel SiC MOSFETs and fail-safe mode strategy," in 2019 21st European Conference on Power Electronics and Applications (EPE'19 ECCE Europe). IEEE, 2019, pp. P–1.
- [89] R. Wu, S. Mendy, J. O. Gonzalez, S. Jahdi, and O. Alatise, "Current Sharing of Parallel SiC MOSFETs under Short Circuit Conditions," in 2021 23rd European Conference on Power Electronics and Applications (EPE'21 ECCE Europe). IEEE, 2021, pp. 1–9.
- [90] P. D. Reigosa, F. Iannuzzo, H. Luo, and F. Blaabjerg, "A short-circuit safe operation area identification criterion for SiC MOSFET power modules," *IEEE Transactions on Industry Applications*, vol. 53, no. 3, pp. 2880–2887, 2016.
- [91] J. Ke, Z. Zhao, Q. Zou, J. Peng, Z. Chen, and X. Cui, "Device screening strategy for balancing short-circuit behavior of paralleling silicon carbide MOSFETs," *IEEE Transactions on Device and Materials Reliability*, vol. 19, no. 4, pp. 757–765, 2019.
- [92] K. Chou, T. Isobe, and T. Mannen, "Impact of stray-inductance imbalance on short-circuit capability of multi-chip SiC power modules," *Microelectronics Reliability*, vol. 114, p. 113796, 2020.
- [93] Q. Zou, J. Ke, J. Peng, and Z. Zhao, "Effect of Parasitic Inductance Mismatch on Short-Circuit Characterization of Paralleled SiC MOSFETs," in 2019 4th IEEE Workshop on the Electronic Grid (eGRID). IEEE, 2019, pp. 1–8.
- [94] M. Sampath, D. T. Morisette, and J. A. Cooper, "Constant-Gate-Charge Scaling for Increased Short-Circuit Withstand Time in SiC Power Devices," in 2020 IEEE International Reliability Physics Symposium (IRPS). IEEE, 2020, pp. 1–4.
- [95] A. Agarwal and B. J. Baliga, "Performance Enhancement of 2.3 kV 4H-SiC Planar-Gate MOSFETs Using Reduced Gate Oxide Thickness," *IEEE Trans. on Electron Devices*, vol. 68, no. 10, pp. 5029–5033, 2021.
- [96] A. Bolotnikov, P. A. Losee, R. Ghandi, A. Halverson, and L. Stevanovic, "Optimization of 1700V SiC MOSFET for short circuit ruggedness," in *Materials Science Forum*, vol. 963. Trans Tech Publ, 2019, pp. 801–804.
- [97] D. Kim and W. Sung, "Improved Short-circuit Ruggedness for 1.2 kV 4H-SiC MOSFET using a Deep P-well implemented by Channeling Implantation," *IEEE Electron Device Letters*, 2021.
- [98] H. Hatta, T. Tominaga, S. Hino, N. Miura, S. Tomohisa, and S. Yamakawa, "Suppression of short-circuit current with embedded source resistance in SiC-MOSFET," in *Materials Science Forum*, vol. 924. Trans Tech Publ, 2018, pp. 727–730.
- [99] T. Yang, Y. Wang, and R. Yue, "SiC Trench MOSFET With Reduced Switching Loss and Increased Short-Circuit Capability," *IEEE Transactions on Electron Devices*, vol. 67, no. 9, pp. 3685–3690, 2020.
- [100] Z. Liao, X. Deng, T. Zhu, X. Li, H. Wu, Y. Wen, and X. Li, "A novel sic trench mosfet with improved short-circuit capability through an integrated jfet region," in *IEEE 16th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)*, 2022, pp. 1–3.
- [101] L. Zhang, J. Ma, Y. Cui, W. Cui, S. Yuan, J. Zhu, N. He, S. Zhang, and W. Sun, "Simulation study of a 1200v 4h-sic lateral mosfet with reduced saturation current," *IEEE Electron Device Letters*, vol. 42, no. 7, pp. 1037–1040, 2021.
- [102] L. Yu, S. Araujo, D. Pappis, and P. Zacharias, "Short-circuit capability: benchmarking SiC and GaN devices with Si-based technologies,"

in Proceedings of PCIM Europe 2015; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management. VDE, 2015, pp. 1–5.

- [103] T. Horiguchi, S.-i. Kinouchi, Y. Nakayama, and H. Akagi, "A fast short-circuit protection method using gate charge characteristics of SiC MOSFETs," in 2015 IEEE Energy Conversion Congress and Exposition (ECCE). IEEE, 2015, pp. 4759–4764.
- [104] A. März, T. Bertelshofer, R. Horff, and M.-M. Bakran, "Requirements of short-circuit detection methods and turn-off for wide band gap semiconductors," in CIPS 2016; 9th International Conference on Integrated Power Electronics Systems. VDE, 2016, pp. 1–6.
- [105] Z. Wang, X. Shi, Y. Xue, L. M. Tolbert, F. Wang, and B. J. Blalock, "Design and performance evaluation of overcurrent protection schemes for silicon carbide (SiC) power MOSFETs," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 10, pp. 5570–5581, 2014.
- [106] J. Wang, Z. Shen, R. Burgos, and D. Boroyevich, "Design of a high-bandwidth Rogowski current sensor for gate-drive shortcircuit protection of 1.7 kV SiC MOSFET power modules," in 2015 IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA). IEEE, 2015, pp. 104–107.
- [107] S. Lee, K. Kim, M. Shim, and I. Nam, "A Digital Signal Processing-based Detection Circuit for Short-Circuit Protection of SiC MOSFET," *IEEE Transactions on Power Electronics*, vol. 36, no. 12, pp. 13 379–13 382, 2021.
- [108] A. Kanale and B. J. Baliga, "Enhancing short circuit capability of 1.2 kV SiC power MOSFETs using a gate-source shorted Si depletion-mode MOSFET in series with the source," in 2019 IEEE 13th International Conference on Power Electronics and Drive Systems (PEDS). IEEE, 2019, pp. 1–6.
- [109] Kanale, Ajit and Baliga, B Jayant, "Eliminating Repetitive Short Circuit Degradation and Failure of 1.2 kV SiC Power MOSFETs," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, 2020.
- [110] Kanale, Ajit and Baliga, B Jayant, "Selection Methodology for Si Power MOSFETs Used to Enhance SiC Power MOSFET Short-Circuit Capability With the BaSIC (EMM) Topology," *IEEE Transactions on Power Electronics*, vol. 36, no. 7, pp. 8243–8252, 2020.
- [111] G. Kampitsis, S. Papathanassiou, and S. Manias, "Comparative evaluation of the short-circuit withstand capability of 1.2 kV silicon carbide (SiC) power transistors in real life applications," *Microelectronics Reliability*, vol. 55, no. 12, pp. 2640–2646, 2015.
- [112] A. Kanale and B. J. Baliga, "A new user-configurable method to improve short-circuit ruggedness of 1.2-kV SiC power MOSFETs," *IEEE Trans. on Power Electronics*, vol. 36, no. 2, pp. 2059–2067, 2020.
- [113] T. A. Nguyen, S. Lefebvre, and S. Azzopardi, "Effect of short circuit aging on safe operating area of SiC MOSFET," *Microelectronics Reliability*, vol. 88, pp. 645–651, 2018.
- [114] F. Stella, G. Pellegrino, E. Armando, and D. Daprà, "On-line temperature estimation of SiC power MOSFET modules through on-state resistance mapping," in 2017 IEEE Energy Conversion Congress and Exposition (ECCE). IEEE, 2017, pp. 5907–5914.
- [115] Z. Ni, X. Lyu, O. P. Yadav, B. N. Singh, S. Zheng, and D. Cao, "Overview of real-time lifetime prediction and extension for SiC power converters," *IEEE Transactions on Power Electronics*, vol. 35, no. 8, pp. 7765–7794, 2019.
- [116] D. Zhou, H. Wang, and F. Blaabjerg, "Mission profile based system-level reliability analysis of DC/DC converters for a backup power application," *IEEE Transactions on Power Electronics*, vol. 33, no. 9, pp. 8030–8039, 2017.
- [117] A. Hanif, Y. Yu, D. DeVoto, and F. Khan, "A comprehensive review toward the state-of-the-art in failure and lifetime predictions of power electronic devices," *IEEE Transactions on Power Electronics*, vol. 34, no. 5, pp. 4729–4746, 2018.
- [118] T. Santini, M. Sebastien, M. Florent, L.-V. Phung, and B. Allard, "Gate oxide reliability assessment of a SiC MOSFET for high temperature aeronautic applications," in *IEEE ECCE Asia*, 2013, pp. 385–391.
- [119] F. Yang, E. Ugur, and B. Akin, "Evaluation of aging's effect on temperature-sensitive electrical parameters in SiC MOSFETs," *IEEE Trans. on Power Electronics*, vol. 35, no. 6, pp. 6315–6331, 2019.
- [120] P. D. Reigosa, H. Luo, and F. Iannuzzo, "Implications of Ageing Through Power Cycling on the Short-Circuit Robustness of 1.2-kV SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 34, no. 11, pp. 11 182–11 190, 2019.
- [121] H. Du, S. Letz, N. Baker, T. Goetz, F. Iannuzzo, and A. Schletz, "Effect of short-circuit degradation on the remaining useful lifetime of SiC MOSFETs and its failure analysis," *Microelectronics Reliability*, vol. 114, p. 113784, 2020.

This article has been accepted for publication in IEEE Transactions on Device and Materials Reliability. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TDMR.2023.3316928

20

[122] H. Du, L. Ceccarelli, F. Iannuzzo, and P. Reigosa, "Implications of short-circuit events on power cycling of 1.2-kV/20-A SiC MOSFET power modules," *Microelectronics Reliability*, vol. 100, p. 113373, 2019.



**Renze Yu** received the B.S. and M.Eng. degrees from the China University of Mining and Technology, Xuzhou, China, and Chongqing University, Chongqing, China, in 2018 and 2021, respectively, both in electrical engineering. He is currently working toward the Ph.D. degree in electrical engineering with Electrical Energy Management Group Laboratory, Department of Electrical and Electronic Engineering, University of Bristol, Bristol, U.K.

His research interests include the performance and reliability analysis of wide-bandgap power semiconductor devices, including silicon carbide and gallium nitride devices in power electronics applications.



Saeed Jahdi (Senior Member, IEEE) received the Ph.D. degree in power electronics from the University of Warwick in Coventry, Coventry, U.K., in 2016. He is an Assistant Professor of power electronics with Electrical Energy Management Group, University of Bristol, Bristol, U.K. Formerly, he was with the HVDC Center of Excellence of General Electric, General Electric (GE) Grid Solutions, Stafford, U.K., as a Power Electronics Engineer and Line-Coordinator on several onshore and offshore VSC-HVDC projects in the U.K.,

Germany, Sweden, France, and Italy. He is also a Chartered Engineer with the U.K. IET. His research interests include wide-bandgap power semiconductor devices in power electronics.

Dr. Jahdi was a recipient of the GE's competitive Early-Career Engineering Award in 2018 for contribution to the success of these flagship HVDC projects by GE, and the 2021 outstanding paper award for the IEEE Transactions on Industrial Electronics.



**Olayiwola Alatise** received the B.Eng. (first class Hons.) degree in electrical/electronic engineering and the Ph.D. degree in microelectronics and semiconductors from Newcastle University, Newcastle upon Tyne, U.K., in 2005 and 2008, respectively.

He is currently a Professor and Royal Society Industry Fellow in power electronics with the University of Warwick, Coventry, U.K. He has led several research projects in power electronics and is currently working on industrial projects

and is currently working on industrial projects with major automotive OEMs. In 2004 and 2005, he joined ATMEL North Tyneside where he worked on the process integration of the 130-nm CMOS technology node. In June 2008, he joined the Innovation R&D Department, NXP Semiconductors, as Development Engineer where he designed, processed, and qualified discrete power trench MOSFETs for automotive applications and switched-mode power supplies. In November 2010, he joined the University of Warwick and has been a Professor in electrical engineering, since 2019. He has the authored or coauthored more than 130 journal/conference publications and supervised 11 PhDs in Power Electronic devices.

Prof. Alatise was a recipient of the 2021 best paper award in the IEEE Transactions in Industrial Electronics and 2023 best paper award at CIRED. He was an Associate Editor for the IEEE Journal of Emerging and Selected Topics in Power Electronics, a Chartered Engineer, and Fellow of the IET.



Jose Ortiz-Gonzalez received the B.Eng. degree in electrical engineering from the University of Vigo, Vigo, Spain, in 2009, and the Ph.D. degree in power electronics from the University of Warwick, Coventry, U.K., in 2017.

Since 2013, he has been with the School of Engineering, University of Warwick, Coventry, U.K. He was a Senior Research Fellow in power electronics in January 2018. Since August 2019, he has been an Assistant Professor in power electronics. He has authored or coauthored more than 40

publications in journals and international conferences. His research interests include electrothermal characterization of power devices, reliability, and condition monitoring.



Sai Priya Munagala received the B.Tech, M.Sc and PhD degrees in 2012, 2015 and 2020 from Jawaharlal Nehru Technological University, India, Technische Universität Darmstadt, Germany and the University of Birmingham, UK respectively.

Dr Munagala is currently a research associate in the Electrical Energy Management Group at the University of Bristol, UK. Her research is on post processing of additively manufactured alloys to improve the performance of electrical machines

. Her interests include high temperature materials, fabrication of advanced materials, recycling of materials, metal additive manufacturing and material characterisation.'



**Nick Simpson** received the B.Eng. and Ph.D. degrees in electrical engineering from the University of Bristol, Bristol, U.K., in 2009 and 2014, respectively.

Dr Simpson is currently Associate Professor of Advanced Electrical Machine Design and a member of the Electrical Energy Management Group within the Department of Electrical and Electronic Engineering, University of Bristol, Bristol, U.K. His research focuses on performance improvement of electrical machines through advanced multi-physics

design and manufacturing techniques, with a particular interest in additive manufacturing of active components.



**Phil Mellor** received the B.Eng. and Ph.D. degrees in electrical engineering from the Department of Electrical Engineering, University of Liverpool, Liverpool, U.K., in 1978 and 1981, respectively.

Prof. Mellor is currently a Professor of electrical engineering with the Department of Electrical and Electronic Engineering, University of Bristol, Bristol, U.K. Prior to this, he held academic posts with the University of Liverpool, from 1986 to 1990, and the University of Sheffield, Sheffield, U.K., from 1990 to 2000. His research interests

include high-efficiency electric drives and actuation and generation systems for application in more electric aircraft and hybrid electric vehicles.