# PROCEEDINGS OF SPIE SPIEDigitalLibrary.org/conference-proceedings-of-spie A walk on the frontier of energy electronics with power ultra-wide bandgap oxides and ultra-thin neuromorphic 2D materials Pérez-Tomás, A., Chikoizde, E., Rogers, D. A. Pérez-Tomás, E. Chikoizde, D. Rogers, "A walk on the frontier of energy electronics with power ultra-wide bandgap oxides and ultra-thin neuromorphic 2D materials," Proc. SPIE 11687, Oxide-based Materials and Devices XII, 116871Y (16 April 2021); doi: 10.1117/12.2590747 Event: SPIE OPTO, 2021, Online Only # A walk on the frontier of energy electronics with power ultra-wide bandgap oxides and ultra-thin neuromorphic 2D materials A. Pérez-Tomás\*a, E. Chikoizdeb, D. Rogersc <sup>a</sup>Catalan Institute of Nanoscience and Nanotechnology (ICN2), CSIC and BIST, Campus UAB, Bellaterra, 08193 Barcelona, Spain; <sup>b</sup>Groupe d'Etude de la Matière Condensee (GEMaC), Université de Versailles Saint Quentin en Y. - CNRS, Université Paris-Saclay, 45 Av. des Etats-Unis, 78035, Versailles Cedex, France; <sup>c</sup>Nanovation, 8 route de Chevreuse, 78117 Châteaufort, France #### ABSTRACT Ultra-wide bandgap (UWBG) semiconductors and ultra-thin two-dimensional materials (2D) are at the very frontier of the electronics for energy management or *energy electronics*. A new generation of UWBG semiconductors will open new territories for higher power rated power electronics and deeper ultraviolet optoelectronics. Gallium oxide - Ga<sub>2</sub>O<sub>3</sub> (4.5-4.9 eV), has recently emerged as a suitable platform for extending the limits which are set by conventional (~3 eV) WBG e.g. SiC and GaN and transparent conductive oxides (TCO) e.g. In<sub>2</sub>O<sub>3</sub>, ZnO, SnO<sub>2</sub>. Besides, Ga<sub>2</sub>O<sub>3</sub>, the first efficient oxide semiconductor for energy electronics, is opening the door to many more semiconductor oxides (indeed, the largest family of UWBGs) to be investigated. Among these new power electronic materials, ZnGa<sub>2</sub>O<sub>4</sub> (~5 eV) enables bipolar energy electronics, based on a spinel chemistry, for the first time. In the lower power rating end, power consumption also is also a main issue for modern computers and supercomputers. With the predicted end of the Moore's law, the memory wall and the heat wall, new electronics materials and new computing paradigms are required to balance the big data (information) and energy requirements, just as the human brain does. Atomically thin 2D-materials, and the rich associated material systems (e.g. graphene (metal), MoS<sub>2</sub> (semiconductor) and *h*-BN (insulator)), have also attracted a lot of attention recently for *beyond-silicon* neuromorphic computing with record ultra-low power consumption. Thus, energy nanoelectronics based on UWBG and 2D materials are simultaneously extending the current frontiers of electronics and addressing the issue of electricity consumption, a central theme in the actions against climate change. **Keywords:** Energy electronics, ultra-wide bandgap, 2D-materials, power electronics, neuromorphic engineering, diodes, transistors, synaptors, memristors, memtransistors, neuristors, Ga<sub>2</sub>O<sub>3</sub>, ZnGa<sub>2</sub>O<sub>4</sub>, graphene, MoS<sub>2</sub>, *h*-BN. ### 1. INTRODUCTION Around a half of the energy of any kind of the world is electricity and this figure is expected to increase steadily in the near future [1]. The vast majority (if not all) of this electricity will flow through, at least, one power electronic device during its generation, transmission and final use. This is sometimes an overlooked critical aspect of the worldwide energy ecosystem, as power electronics makes renewable (and non-renewable) energy possible [2]. The introduction of solid-state switches and rectifiers made with other semiconductors more energy efficient than silicon will impact the overall power consumption, therefore reducing $CO_2$ emissions by a significant amount [3]. If, for example, the efficiency of electronic conversion can be increased by just $\sim 2\%$ "by replacing a single switch" (or, more accurately, the inefficient silicon embodiment), it may reduce global energy consumption by $\sim 1\%$ . Furthermore, devices made with a semiconductor having a bandgap larger than silicon can be made with less material and have less cooling requirements, hence saving a lot of space and weight in applications such as electrical transport. This integration obviously impacts the amount of energy required and, therefore, saves electrical power and/or fossil fuel (and associated emissions). Oxide-based Materials and Devices XII, edited by David J. Rogers, David C. Look Ferechteh H. Teherani, Proc. of SPIE Vol. 11687, 116871Y · © 2021 SPIE CCC code: 0277-786X/21/\$21 · doi: 10.1117/12.2590747 <sup>\*</sup>amador.perez@icn2.cat; phone + 34 937 372 649; fax + 34 936 917 640; icn2.cat Since the 1980s, there has been a lot of work towards replacing silicon-based (E-gap of 1.12 eV) power electronics devices with wide bandgap (3-3.4 eV) semiconductor (WBG) based devices (in particular, Silicon Carbide (SiC) and Gallium Nitride (GaN)) and power devices with superior specs (higher temperature of operation, higher power handling capability, etc.) are now commercially available (typically in the range of 650V-3.5kV) [4],[5] (Fig. 1). More recently, the frontier in the field is now given by ultra-wide bandgap semiconductors (UWBG), which have the promise of further upshifting the power rating and operation temperature. The same UWBG oxides also offer the potential for deeper ultraviolet optoelectronics [6]. Although another UWBG semiconductor, diamond, has been investigated over the last forty years, there has been limited progress and it is only recently been that other materials, such as Gallium Oxide (Ga<sub>2</sub>O<sub>3</sub>), Aluminum Nitride (AlN) or Boron Nitride (BN), have yielded device demonstrations with appropriate performances. Among these newer UWBG, Ga<sub>2</sub>O<sub>3</sub> (4.5-5 eV) is receiving a lot of attention as a novel energy electronics semiconductor platform owing to its unusual material properties, large (*n* type tunable conductivity, extremely high breakdown field, unique optoelectronic properties, possibility of growing on large native substrates (more than 6-inch) and low cost [7]. Besides, representing the first viable oxide semiconductor for power electronics, Ga<sub>2</sub>O<sub>3</sub> has opened the door to many more oxide compounds to be scrutinized (e.g. spinel ZnGa<sub>2</sub>O<sub>4</sub>) as they represent the largest family of ultrawide semiconductors. We can anticipate, therefore, that a wide horizon of further discoveries is awaiting [8]. Figure 1. (a) Typical power ratings for various electronic devices and transportation systems (red) compared with the rated power of biological synapses, neurons and a human brain (20 W) along with supercomputers which (although only displaying a fraction of the human brain complexity) require some MW to function (blue). Depicted in green, the typical power delivered by some renewable and non-renewable sources. (b) *Low Power Energy Frontiers*. Neuromorphic engineering with 2D materials are predicted to provide as way to circumvent the memory wall energy consumption issues currently plaguing state-of-the-art computers. (c) *High Power Energy Frontiers*. UWBG semiconductors, and in particular, Ga<sub>2</sub>O<sub>3</sub> (and related oxides, such as ZnGa<sub>2</sub>O<sub>4</sub>) are anticipated to handle power ratings way beyond those of current SiC and GaN based devices. At the other power rating end, minute silicon, III-V and germanium based transistors (used in computer chips and memories), are reaching their limits. With the end of Moore's Law, due to the memory wall and the heat wall, new semiconductor materials and new computer paradigms are now required in order to balance our ever-growing need for data and the associated energy consumption. For example, around 18 megawatts (MW) of power is required to run the Tianhe-2 (33.9-petaflop, 3.12-million processor, 2013 world-beating Intel machine at China's National Supercomputer Center in Guangzhou), which is roughly the amount of energy required to power a small city of 15,000 inhabitants [9]. Even compared with this carbon power plant computer, for many computation tasks (e.g. image recognition), its' efficiency is dwarfed by the human brain. The most efficient and sophisticated computing machine is our brain, which is able to perform unpair achievements as simultaneous reasoning, learning, control, recognition and learning with a reduced power budget of just 20W (Fig. 1). Insights from neuroscience, thought yet mostly unexplored, attribute these impressive feats to the brain's intricate and vast inter-connectivity with a complex structural hierarchy and its time-and frequency-dependent neuronal coding [10]. The exchange of information through spikes or action potentials take place in between the basic computational units (neurons) while synapses are the interconnection memory elements that learn through these intricate codes at a minimum metabolic cost. Therefore, lower energy CMOS alternatives, that mimic biological brains neural networks (i.e., neuromorphic), are being explored based on non von-Neumann approaches [11],[12]. However, since neuromorphic CMOS chips still suffer from energy inefficient synaptic behavior, significant effort has been devoted to non-volatile memory as a foundation for neuromorphic computing: in particular, resistive random-access memory (RRAM) made primarily with WBG oxides such as TiOx, HfOx, TaOx etc [13]. At the time being, most conventional memristors based on bulk materials are generally based on traditional top-down approaches and their thickness is limited to few nanometers before they become fully conducting. They also show limited tunability and control owing to the critical dependence of the device performance on the local (atomic-scale) topology of defects, filaments etc. In contrast, emerging two dimensional materials exhibit inherent control over the atomic stoichiometry and defect structure displaying unprecedented ultra-low power synaptic behaviors [14],[15]. In summary, power consumption reduction, energy efficiency and a more rational use of energy are central themes for the mitigation of the effects of global warming and thus a problem which must be addressed during the XXI century. UWBG oxide semiconductors and 2D materials are now at the very frontier of energy electronics, and a lot of cutting-edge research, challenges and opportunities are taking place. These will be succinctly overviewed in this paper. # 2. UWBG ENERGY ELECTRONICS ### 2.1 Gallium Oxide (Ga<sub>2</sub>O<sub>3</sub>) and Zinc Gallate (ZnGa<sub>2</sub>O<sub>4</sub>) Gallium oxide (Ga<sub>2</sub>O<sub>3</sub>) is an UWBG oxide semiconductor for which the bandgap energy lies in the range of 4.5-4.9 eV [16]. From a power devices perspective, Ga<sub>2</sub>O<sub>3</sub> transistors and rectifiers have the potential to deliver excellent performances in the form of high breakdown voltage, high power and low losses because of superior material properties (e.g. high breakdown field, high electron mobility, etc.). Indeed, one major material advantage of Ga<sub>2</sub>O<sub>3</sub> is its large breakdown electric field $(E_{BR})$ , which is usually assumed to be of the order of 8 MV/cm. However, very recently it was suggested that the critical electric field of Ga<sub>2</sub>O<sub>3</sub> could be as large as 13.2 MV/cm (Fig. 2(a)), if the residual donors are efficiently removed [17]. A high $E_{BR}$ significantly increases the suitability of a semiconductor material for power devices. Baliga's figure of merit [18] for power electronics is proportional to $E_{BR}^3$ , whilst only being linearly proportional to the bulk electron mobility ( $\mu$ ). This is estimated to be in the order of 300 cm<sup>2</sup>/Vs for single crystal $\beta$ -Ga<sub>2</sub>O<sub>3</sub>. This suggests that the on-state losses can be an order of magnitude lower than those for SiC and GaN for a given breakdown voltage. A major technological advantage of the $\beta$ -Ga<sub>2</sub>O<sub>3</sub> is that the single crystal structure can be synthesized via several standard melt growth methods including the Czochralski (CZ) technique [19]-[23]. n-type doping technology is relatively well established and straightforward in Ga<sub>2</sub>O<sub>3</sub>. Si and Sn atoms are known to be shallow donors with small activation energies (60-80 meV), typically yielding electron densities in an acceptable power device drift region range of $10^{15}$ - $10^{19}$ cm<sup>-3</sup> [24],[25]. As in many other oxides, p-type doping is more challenging but there have been marked advances over the last few years [26]-[28] (Fig. 2(b)). Another highly relevant advantage of Ga<sub>2</sub>O<sub>3</sub> is its' high stability in contact with the atmosphere and with many other electronic materials enabling the definition of ultralarge Schottky barriers [29], 2D conductive surfaces in a topological (ultra-wide) insulator-like fashion [30] or solar cells with giant photo-voltages [31] (Fig. 2(c),(d)). On the optoelectronics front, Ga<sub>2</sub>O<sub>3</sub> (and related materials) also stand-up well; at the time being, they are the transparent conducting oxide with the largest bandgap (>5 eV). There is also the possibility of engineering this bandgap upwards, through alloying with aluminium, and thus extending the optical transparency further into the ultraviolet [27]. There are, however, still some drawbacks for the adoption of Ga<sub>2</sub>O<sub>3</sub> as the wide bandgap semiconductor platform of choice including the low value of the thermal conductivity of the gallium oxide, an issue that may be addressed by thinning and/or bonding the Ga<sub>2</sub>O<sub>3</sub> active layer to more efficient heat sinks [32]. Very recently, a Ga<sub>2</sub>O<sub>3</sub> related oxide, the *spinel* Zinc Gallate (ZnGa<sub>2</sub>O<sub>4</sub>) (ternary alloy of Ga<sub>2</sub>O<sub>3</sub> and ZnO) is also being considered as an UWBG (~5 eV) oxide semiconductor. Spinel generally refers to compounds with formulation AB<sub>2</sub>X<sub>4</sub> where A<sup>2+</sup> is a divalent cation such as Zn, Ni, Cu, Sn, Mg, Cr, Mn, Fe, Co or Cd, B<sup>3+</sup> is a trivalent cation such as Ga, Al, In, Ti, V, Fe, Co, Ni, V, Cr or Mn, and X<sup>2</sup> is a divalent anion such as O, S or Se [33]. There are over 1,000 compounds that are known to crystalize in the spinel structure, and the sub-family of spinel oxides is a large and important class of multi-functional oxide semiconductors with many energy optoelectronics applications in areas such batteries, fuel cells, catalysis, photonics (phosphors, bio-imaging, photodetectors), spintronics (magnets, bio-magnets) or thermoelectricity [34]. A potential advantage of spinel ZnGa<sub>2</sub>O<sub>4</sub> is its' great dopability prospects owing to the spinel's inherent diversity in cation coordination possibilities. Normal spinels have all A cations in the tetrahedral site and all B cations in the octahedral site, e.g. Zn-tetrahedral site Zn<sup>2+</sup>(T<sub>d</sub>) and Ga-octahedral site Ga<sup>3+</sup>(O<sub>h</sub>) so that normal ZnGa<sub>2</sub>O<sub>4</sub> is $Zn(^{2+}[T_d])Ga_2(^{3+}[O_h])O_4(^{2-})$ . The spinel's off-stoichiometry, from the ideal 1:2:4 proportions, or the creation of cation antisite defects are known routes for doping these compounds. Dominant defects in spinels are antisite donors (e.g. Zn<sub>Ga</sub>) or donor-like Ga<sup>3+</sup>(O<sub>h</sub>)-on-T<sub>d</sub> and antisite acceptors (e.g. Ga<sub>Zn</sub>) with acceptor-like Zn<sup>2+</sup>(T<sub>d</sub>)-on-O<sub>h</sub> antisite defects [35]. Some very recent work, such as those of Hrong et al. [36] and Galazka et al. [37], have evidenced the great prospects of n-type ZnGa<sub>2</sub>O<sub>4</sub> as an UWBG optosemiconductor platform and new routes to bipolar devices were also opened up by ptype ternaries such as ZnGa<sub>2</sub>O<sub>4</sub> [8] to mitigate the acceptor issue in binary UWBGs owing to their multiple cation coordination possibilities. Figure 2. Ga<sub>2</sub>O<sub>3</sub> and related oxides have been demonstrated to exhibit some remarkable features such as (a) ultra-high critical electric field, (b) potential bipolar operation due to its demonstrated *n*-type and *p*-type conductivity, (c) ultra-stable interfaces that may host a 2D electron gas, (d) Extended transparency into the UV-A region for transparent conducting oxide (TCO) applications (tail state density is located deeper in the ultraviolet than conventional TCOs). Panel (a) adapted with permission from Chikoidze *et al.* [17] © 2020 Elsevier Ltd. All rights reserved. Panel (b) adapted with permission from Chikoidze *et al.* [8] Copyright © 2020, American Chemical Society. Panel (c) adapted with permission from Chikoidze *et al.* [30] © 2018 Elsevier Ltd. All rights reserved. Panel (d) adapted with permission from Perez-Tomas *et al.* [218] © 2016 WILEY-VCH Verlag GmbH & Co. KGaA. Since the seminal work of Higashiwaki *et al.* [38] demonstrating a power MESFET in a Ga<sub>2</sub>O<sub>3</sub> single crystal in 2012, the power diode and transistor technology has advanced at a very fast pace [39]-[46], as highlighted in the next sections. ### 2.2 Gallium Oxide Power Diodes In the past few years, impressive specs have been achieved for β-Ga<sub>2</sub>O<sub>3</sub> power Schottky barrier diodes (SBDs) (Fig. 3(a)), reaching blocking voltages over 3kV [47],[48]. The general design rule for these devices is to achieve the highest breakdown voltages $(V_{br})$ (for a given epitaxial thickness) while keeping the (specific) on-resistance as low as possible $(R_{on})$ [m $\Omega$ cm<sup>2</sup>] so that the (Baliga's) high-power figure-of-merit (FOM) [usually given in GW/m<sup>2</sup>] can be maximized $(V_{br}^2/R_{on}A)$ . Or in other words, a rectifying WBG device is better when thinner epitaxial WBG layers are employed so as to sustain a given blocking voltage. To this end, device terminations are very important. Field plates (FP), implanted edge termination (ET), implanted guard ring FPs, thermally oxidized termination, beveled mesas, and trench structures, have been incorporated in order to reduce the electric field crowding at the diode edges. In the literature, the usual choice for the cathode back contact is Ti/Au which is annealed at high temperature in order to achieve Ohmic behavior, while a common anode metal stack is Ni/Au, which typically delivers a Schottky barrier height of ~1eV. While delivering low contact resistance, it is worth mentioning that Au is not considered a CMOS-compatible metal. This is an issue shared with GaN-based technology [49]. Very recently, an ultra-large Schottky barrier of ~1.8 eV has been extracted for alloxide PdCoO<sub>2</sub>/β-Ga<sub>2</sub>O<sub>3</sub> Schottky diodes [29]. The polar layered structure of PdCoO<sub>2</sub> generates electric dipoles, realizing a large Schottky barrier height of ~1.8 eV (well beyond the 0.7 eV expected from the basal Schottky-Mott relation) along with a large on/off ratio approaching 10<sup>8</sup>, even at a high temperature of 350°C (Fig. 3(c)). As there are a number of polar oxides, this is a promising approach to increase the reverse blocking voltage of Ga<sub>2</sub>O<sub>3</sub> diodes [50]. Figure 3. Schematics of (a) vertical Ga<sub>2</sub>O<sub>3</sub> Schottky diodes and (b) *p-n* heterojunction diodes. (c) A PdCoC<sub>2</sub>/Ga<sub>2</sub>O<sub>3</sub> exhibiting the ultra-large Schottky barrier of 1.8 eV. (d) Baliga's FOM for selected Schottky and pn HJ diodes from the literature. Panel (c) adapted with permission from Harada *et al.* [29] © 2019 AAAS 4.0 (CC BY-NC). SBD devices can be made with either a vertical architecture, using homoepitaxial $Ga_2O_3$ or with a lateral architecture using either homo- or heteroepitaxial (e.g. on sapphire) $Ga_2O_3$ . In general, the vertical structure is preferred as the device pitch is reduced and the encapsulation is simpler. Hu *et al.* [47] demonstrated a field-plated lateral $\beta$ -Ga<sub>2</sub>O<sub>3</sub> SBD on a sapphire substrate with a reverse blocking voltage of more than 3 kV, an $R_{on}$ of 24.3 m $\Omega$ cm<sup>2</sup> (anode–cathode spacing 24 $\mu$ m) and a FOM > 0.37 GW/cm<sup>2</sup> (while a FOM of ~500 GW/cm<sup>2</sup> was achieved as the anode-cathode spacing (and $V_{br}$ ) was reduced). Zhou *et al.* [51] implemented a Mg implanted ET device on a vertical $\beta$ -Ga<sub>2</sub>O<sub>3</sub> SBD with a reverse blocking voltage of 1.55 kV and a low specific on-resistance, of 5.1 m $\Omega$ cm<sup>2</sup> (epi thickness 10 µm) and a FOM of 0.47 GW/cm<sup>2</sup>. Analogously, Lin *et al.* [52] implemented a guard ring with or without a FP on vertical SBDs. The terminated devices exhibited a specific on-resistance of 4.7 m $\Omega$ cm<sup>2</sup> and a V<sub>br</sub> of 1.43 kV. Wang *et al.* [53] implemented a thermally oxidized termination on a vertical SBD with a V<sub>br</sub> of 940 V, a specific on-resistance of 3.0 m $\Omega$ cm<sup>2</sup> and a FOM of 0.295 GW/cm<sup>2</sup>. Allen *et al.* [54] implemented a small-angle beveled field plate (SABFP), on thinned Ga<sub>2</sub>O<sub>3</sub> substrates and a non-punch-through vertical SBD design rendering a V<sub>br</sub> of 1100 V, a peak electric field of 3.5 MV/cm and a FOM of 0.6 GW/cm<sup>2</sup>. Somehow the state of the art is given by Li et al. [48]. They demonstrated a FP vertical Ga<sub>2</sub>O<sub>3</sub> trench SBDs with a V<sub>br</sub> of 2.89 kV (which is ~500 V higher than those without FPs). The trench SBDs exhibited a differential specific on-resistance of 10.5 (8.8) mΩcm<sup>2</sup> from DC (pulsed) measurements leading to a FOM of 0.80 (0.95) GW/cm<sup>2</sup>. This Baliga's power FOM is approaching that for the best vertical SBD GaN devices (e.g. 1.7 GW/cm<sup>2</sup> [55]) but is still several times smaller than lateral AlGaN/GaN SBD (e.g. 3.6 GW/cm<sup>2</sup> [56]) and bipolar p-n vertical GaN diodes (e.g. ~4.6 GW/cm<sup>2</sup> [57]). Both, the 2D gas formed at the AlGaN/GaN interface and the bipolar injection are effective ways of further reducing the on-resistance in these devices while keeping the breakdown voltage high. The lack of low resistive p-type layer for the anode has, so far, prevented a competitive homojunction p-n Ga<sub>2</sub>O<sub>3</sub> diode but, p-n heterojunction diodes have been realized by integrating n-type Ga<sub>2</sub>O<sub>3</sub> with p-type semiconductors such as Cu<sub>2</sub>O (1.49 kV) [58] and NiO (1.06 kV) [59], (1.86 kV) [60]; this last device yielding a Baliga's FOM of 0.33 GW/cm<sup>2</sup> (Fig. 3(c),(d)). Recently, extremely high-k dielectrics have been explored for electric field management in WBG semiconductor-based lateral and vertical device structures [31], [61]-[64]. According to the TCAD simulations of Roy et al. [65], a dielectric superjunction $\beta$ -Ga<sub>2</sub>O<sub>3</sub> SBD with practically achievable device dimensions with extremely high FOM should be possible; e.g. 20 kV can be achieved for an $R_{on}$ of 10 m $\Omega$ -cm<sup>2</sup> with a dielectric constant of 300, a Ga<sub>2</sub>O<sub>3</sub> width/dielectric width ratio of 0.2 and an aspect ratio (drift layer length (anode to cathode spacing) /drift layer width ratio) of 10 resulting in a PFOM of 40 GW/cm<sup>2</sup> (surpassing the theoretical unipolar FOM of $\beta$ -Ga<sub>2</sub>O<sub>3</sub> SBD by four times). #### 2.3 Gallium Oxide Power Transistors A power MOSFET fabrication process generally includes a number of technological steps including gate dielectrics, surface passivation, drain/source ohmic contacts, implant doping, isolation and/or mesa etch. Due to the large bandgap of Ga<sub>2</sub>O<sub>3</sub>, the most suitable gate insulators are those with enough (conduction and valence) band-offsets to avoid current injection through the gate (e.g. SiO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub>; and perhaps other oxides such as Y<sub>2</sub>O<sub>3</sub>, MgO, Mg<sub>2</sub>AlO<sub>4</sub>) while balancing the dielectric constant to achieve more gate capacitance and more carriers in the conductive channel [66]. Defining a contact region by implantation, as in Si, SiC and GaN power MOSFET technologies, (typically n<sup>+</sup> Si-ion implantation doping for Ga<sub>2</sub>O<sub>3</sub>) is a usual choice [67] while other techniques have been suggested to further decrease the contact resistivity, such as the formation of surface states [68] or the adoption of a TCO as a metallic interface [69]. As in, the more mature, AlGaN/GaN HEMT technology, Ohmic contacts are typically made with a multilayer metal stack consisting of an adhesion layer (e.g Ti, Ta), an overlayer (Al), a barrier layer (e.g. Ni, Ti, Mo) and a capping of Au [70], [71]. Nevertheless, it has been argued that simpler metal structures such as Ti/Ga<sub>2</sub>O<sub>3</sub> are also efficient if there is an oxygen deficient Ga<sub>2</sub>O<sub>3</sub> surface [72] (a double charged oxygen vacancy is a well-known intrinsic donor in oxides [30]). Indeed, Yao *et al.* [73] suggested that the surface states appear to have a more dominant role in the transformation from a Schottky to an Ohmic interface than the choice of metal. As with power SBDs, power MOSFETs can be defined in a vertical Ga<sub>2</sub>O<sub>3</sub> homoepitaxial structure (typical of SiC power MOSFETs) and lateral structure (typical of AlGaN/GaN power HEMTs) which can be either homoepitaxial or heteroepitaxial (Fig. 4). Ga<sub>2</sub>O<sub>3</sub> power MOSFETs are mostly unipolar *n*-type and operate in depletion mode (D-mode or normally-*on*) but a number of techniques have been reported to make enhancement mode (E-mode or normally-*off*) Ga<sub>2</sub>O<sub>3</sub> devices. For example, Chabak *et al.* [74] reported an enhancement-mode β-Ga<sub>2</sub>O<sub>3</sub> MOSFETs on a Si-doped homoepitaxial channel grown by molecular beam epitaxy using a gate recess process to partially remove the epitaxial channel under the 1-μm gated region so as to fully deplete at zero gate bias. With a breakdown voltage of 505 V (8 mm source-drain spacing), a maximum current density of 40 mA/mm and an on/off ratio of 10<sup>9</sup>, Hu *et al.* [75] achieved (in 2018) a larger blocking voltage (1.075 kV), a larger threshold voltage (1.2-2.2 V) and a larger output current (~500 A/cm<sup>2</sup>) in a first demonstration of vertical E-mode MOSFET with significatively larger FOM (~80 MW/cm<sup>2</sup>). The E-mode was accomplished by doping profiling in a FinFET design (a type of 3D, non-planar transistor which has become the usual layout for the smallest CMOS 14 nm, 10 nm and 7 nm nodes). This kind of E-mode vertical power device was later optimized to sustain up to a blocking voltage of 1.6kV [76], a threshold voltage of 2.66 kV, a maximum current density of 25.2 mWcm<sup>2</sup> and a record FOM of 280 MW/cm<sup>2</sup> [77]. Among D-mode devices, the ones reported by Lv et al. [77], [78] stand out for exhibiting a particularly large FOM. They reported (in 2019) [78] source-FP $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOSFETs on a Si-doped/Fe-doped semi-insulating $\beta$ -Ga<sub>2</sub>O<sub>3</sub> substrate exhibiting 222 mA/mm (18 mm source-drain spacing) with on-resistance of 11.7 mΩcm<sup>2</sup>, a V<sub>br</sub> of 680 V and a FOM of 50.4 MW/cm<sup>2</sup>. Later (in 2020) [79], they adopted a T-shaped gate and source connected FP structure to increase the V<sub>br</sub> up to 1.4 kV/2.9 kV (for 4.8 µm/17.8 µm source-drain spacing) and specific on-resistances of 7.08 m $\Omega$ cm<sup>2</sup>/46.2 m $\Omega$ cm<sup>2</sup>, yielding a record high FOM of 277 MW/cm<sup>2</sup> together with negligible gate or drain pulsed current collapse and a drain current on/off ratio of 109. Other lateral D-mode devices with high FOM were reported by Tetzner et al. [80]. By using sub-um gate lengths (combined with gate recess) and optimization of compensation-doped high-quality crystals, implantation based inter-device isolation, and SiNxpassivation, breakdown voltages of 1.8 kV and a FOM of 155 MW/cm<sup>2</sup> were achieved. In 2020, Sharma et al. [81] reported Ga<sub>2</sub>O<sub>3</sub> lateral D-mode field-plated MOSFETs exhibiting an ultra-high V<sub>br</sub> of 8.03 kV (70 mm) by using polymer SU8 passivation. The current was rather low, however, due to plasma-induced damage of channel and access regions resulting in an impractical FOM of 7.73 kW/cm<sup>2</sup> (i.e. not above the silicon limit). As reported by Kalarickal et al. [64], ultra-high-k ferroelectric dielectrics, such as BaTiO<sub>3</sub>, can, in principle, provide an efficient field management strategy by improving the uniformity of electric field profile in the gate-drain region of lateral FETs. High average breakdown fields of 1.5 MV/cm (918 V) and 4 MV/cm (201 V) were demonstrated for gate-drain spacings of 6 $\mu$ m and 0.6 $\mu$ m respectively in $\beta$ -Ga<sub>2</sub>O<sub>3</sub>, at a high channel sheet charge density of $1.8 \times 10^{13}$ cm<sup>-2</sup>. An elevated sheet charge density together with a high breakdown field enabled a record power FOM of 376 MW/cm<sup>2</sup> at a gate-drain spacing of 3 µm (Fig. 4(c)). As in the case of SBDs, these performances for the Ga<sub>2</sub>O<sub>3</sub> devices are already impressive and well beyond the silicon limit but still lag behind the best (much more mature) GaN devices in their respective power ratings [82],[83]. Figure 4. Schematics of (a) a vertical Ga<sub>2</sub>O<sub>3</sub> power transistor (VFET) and (b) a lateral transistor (LFET). (c) Baliga's FOM for selected LFETs and VFETs from the literature. (d) Prospects of Ga<sub>2</sub>O<sub>3</sub> devices as UV PDs, D\* refers to specific detectivity; dots symbols referrer to diodes (either SBD or MSM) while square symbols denote transistors (data adapted from Wu *et al.* [29]). All the above power MOSFET devices are unipolar n-type. These devices are sometimes referred as MISFETs so as to distinguish them from the conventional p-n junction based MOSFETs, since there are no p-regions in these MISFETs [76]. There are, however, several reports of p-type $Ga_2O_3$ in nominally undoped [26],[27], H-doped [84] and N-doped [28] $\beta$ - $Ga_2O_3$ . In particular, Wu *et al.* [28] proposed a growth mechanism of multistep structural phase transitions from hexagonal P63mc GaN to rhombohedral R3c $\alpha$ - $GaN_xO_{3(1-x)/2}$ and finally to monolithic C2/m N-doped $\beta$ - $Ga_2O_3$ , which improves the crystalline quality, facilitates acceptor doping, increases the acceptor activation efficiency, and thus enhances the *p*-type conductivity (acceptor ionization energy of 0.165 eV, Hall resistivity of 17.0 $\Omega$ cm, Hall hole mobility of 23.6 cm<sup>2</sup>/Vs, hole concentration of $1.56\times10^{16}$ cm<sup>-3</sup>). P-type $\beta$ -Ga<sub>2</sub>O<sub>3</sub> films based lateral MOSFET deepultraviolet (DUV) PDs were fabricated with extremely high responsivity ( $5.1\times10^3$ A/W) and detectivity ( $1.0\times10^{16}$ Jones) under 250 nm light illumination ( $40~\mu$ W/cm<sup>2</sup>) conditions. Fig. 4(d) shows the responsivity and detectivity (D\*) for state-of-the-art DUV PDs based on various WBG materials (adapted from [29]), in which it can be seen how $\beta$ -Ga<sub>2</sub>O<sub>3</sub> surpasses conventional Si, SiC and AlGaN based devices in terms of responsivity and detectivity. # 3. 2D NEURAL AND NEUROMORPHIC ELECTRONICS After the rediscovery, and meteoric rise, of graphene in 2004 [85], a large number of 2D materials, particularly transition metal dichalcogenides (TMDs) [86], have attracted a lot of interest. In contrast to the strong 3D ionic-covalent atomic bonding network in bulk materials (which is particularly strong in UWBG semiconductors), each layer in a 2D material is only covalently bonded in-plane with a dangling-bond-free surface, and a single layer or a few layers can be exfoliated from a bulk 2D crystal because of the weak van der Waals (vdW) force between adjacent layers. 2D materials are a diverse material system, including gapless semimetals (graphene), semiconductors (E-gap typically ranging from 1 to 2 eV) (e.g. MoS<sub>2</sub> E-gap 1,8 eV) and UWBG insulators such as hexagonal Boron Nitride (h-BN) [87]. The UWBG layered vdW hexagonal BN form (5.96 eV) corresponds to graphite while the cubic variety, (which has a sphalerite non 2D structure), c-BN (6.36 eV) is analogous to diamond and would be a very promising material for power electronics if it would be easier to growth [88]. TMDs are generally composed of transition metals (group IV to group VIII, e.g., Mo, W, Pt) and chalcogens (e.g., S, Se, Te), with over, approximately, 80 types experimentally developed so far. They exhibit a wide spectrum of conducting behaviors due to diverse elemental combinations, ranging from semi-metallic (e.g., PdTe<sub>2</sub>, PtTe<sub>2</sub>) to semiconducting (e.g., MoS<sub>2</sub>, WSe<sub>2</sub>) [89]. As in other semiconductor systems, such as III-Vs or perovskite oxides, new device concepts based on vdW heterostructures can be exploited through band engineering design, such as tunneling FETs [90], Gaussian transistors (GFET) [91],[92] or the Dirac-source FETs [93]. Its genuine atomically thin nature, makes 2D materials an alternative material of choice in the post-Moore era (or ultra-scaling era) when the limits established by the quantum confinement effect strongly challenges bulk channel materials for being reduced to features below ~5 nm [94]. ### 3.1 2D Neuromorphic Computing Hardware Seminal neuromorphic computing papers were published in the late 1980s [12] with the disruptive vision of mimicking biological neural networks, neurons and synapses with silicon transistors. These initial efforts, rapidly evolved to develop an event-driven computation based on trains of discrete voltage pulses or spikes and, later in this century, the apparition of the large-scale CMOS neuromorphic chips. The larger energy-efficiency is a salient feature of these chips and algorithm researchers are continuously engaged in enhancing the spike-driven computation learning and inference in spiking neural networks (SNNs) [10]. But this is not enough; as the requirement of larger information database management at a feasible computation and power cost is exponentially rising, it has become evident that new paradigms (architectures and/or materials) should be developed as those known as "beyond von Neumann" and "beyond silicon". In the architecture front, a promising beyond von Neumann approach as a way for mitigating the memory wall bottleneck, is to enable 'near-memory' and 'in memory' computing [95]-[97]. Near-memory computing is conceived to allow the colocation of memory and computing units in close proximity (thus reducing the associated power costs) while, in the extreme case, memory and computing will be located in the same place, as in the brain. Regarding *beyond silicon*, non-volatile technologies [98]-[104] are usually compared to biological synapses. In fact, they exhibit two of the most important characteristics of biological synapses: synaptic efficacy and synaptic plasticity. Various works based on memristive technologies [99],[100] such as resistive random-access memory (RRAM) [101], phase-change memory (PCM) [102] and spin-transfer torque magnetic random-access memory (STT-MRAM) [103] have been explored for both matrix computations and synaptic learning based on spike-timing-dependent plasticity (STDP) rules. Initial attempts to realize neuromorphic functionality in 2D nanomaterials revealed unexpected mechanisms that subsequently spurred the development of new device concepts. For resistive switching, there are several expected advantages of 2D material neuromorphic channels over conventional materials (primarily WBG metal oxide memristors) including [14],[15],[104]: (1) Low Energy - Low Energy. The 2D materials atomic scale thickness is advantageous for faster switching, higher density, and lower energy consumption. - Below fJ. Previous studies reported that the energy consumption for synaptic operation in 2D materials-based devices could be downscaled to femto Joule (fJ)-level per spike, thus being especially advantageous for neuromorphic applications [105]. ### (2) Layered nature - Enhanced Reliability. 2D materials are expected to exhibit a more reliable operation compared with bulk metal oxides where it is difficult to control the charge carrier's pathway due to its stochastic switching nature. - Defect-mediated surfaces. 2D materials exhibit defect-mediated surfaces (e.g., saturated dangling bonds at the basal plane) with minimal structural/chemical changes compared to conventional metal oxides, therefore enabling a high controllability of spatially defined conductive paths. - *Higher linearity*. 2D materials-based synaptic devices often exhibit high linearity in the weight update that is superior to the conventional ones. This is attributed to their intrinsically anisotropic non-layered vdW structure which is unlike structurally isotropic materials. - Permeability. Their planar structure with a high surface-to-volume ratio also allows for unique defect engineering schemes. Defect generation enables their application for cation-based resistive switching devices, which would otherwise be unfeasible due to their dense planar structures which are impermeable for ions/molecules [106]. - *Open Surface*. The open surfaces of 2D materials allow gate-tunability and multi-terminal synapses with heterosynaptic plasticity, providing pathways to the negative feedback loops that underlie non-Hebbian learning. - 3D Topology. Nanomaterials possess desirable form factors for 3D circuitry (3D integration through stacked 2D layers and vertical interconnects) with synaptic hyper-connectivity at the device level that present opportunities beyond the 3D addressable topology schemes that currently exist for two-terminal memristor crossbar arrays. ### (3) Novel Aspects - *Electrical Correlation*. The correlated processes (for example, electrical and thermal) and degrees of freedom (for example, spin and valley) in emerging nanomaterials hold promise for realizing spiking behavior that is significantly less developed than in synaptic devices. - Phase-Change. Characteristic phase change behaviors in 2D materials, especially in 2D TMDs, reveals unique phase change behaviors. For example, MoS<sub>2</sub> transforms from the original trigonal prism (2H) into an octahedron (1T) through the intercalation of ions, resulting in a semiconducting-to-metallic transition [107],[108]. Various other methods, including charge transfer, irradiations, and stress inductions, can also induce phase change behavior in 2D TMD materials for the development of phase-change-based memristor devices [109],[110]. Already in 2017, Zhao *et al.* [105] reported sub-fJ resistive switching in an atomically thin oxidized *h*-BN layer. In 2018, Ge *et al.* [111], obtained a memristor effect in atomically-thin TMDs (MoS<sub>2</sub>, MoSe<sub>2</sub>, WSe<sub>2</sub>) and coined the term *atomristor*, which also presented a non-volatile resistance switching phenomenon. Owing to their mechanical resilience, 2D materials are well suited for flexible applications. Indeed, several flexible endured neuromorphic devices have already been demonstrated [112]. 2D are also promising for wearable neuromorphic technologies such as neuroprosthetics due to their inherently thin architecture, their additional capacity for chemical sensing and their biocompatibility. These further enable neural interfaces, edge computing and afferent neurons in embodiments such as artificial skin [113]. Of these applications, one of the more advanced examples is 2D graphene neural interfaces [114]. #### 3.2 2D Graphene Neurotechnology Advances in brain knowledge are intimately linked with the advance of neural interfaces in terms of spatial resolution and area covered. For an increase in spatial resolution, a decrease in the area of the electrodes is required, which is limited by the electrode impedance. Improvements in electrode coatings (mainly PEDOT, IrOx or TiN) are used to decrease the electrode size to $100~\mu m^2$ with spatial resolution up to $30~\mu m$ [115], for which the main limiting factor to increase the recording sites is the connectivity between the transducer and the electronics which are used to digitize the signals. Monolithic solutions integrate (in a CMOS compatible process) the electrode and the electronics, thus minimizing the connection distances and preserving the signal quality [116]-[118]. Due to the lack of flexibility of silicon substrates, monolithic solutions can only be applied to intra-cortical probes with high spatial resolution (up to $20~\mu m$ and up to 1344 sites per shank). Monolithic intra-cortical solutions offer a high spatial resolution at single cortical column level. To increase the area and obtain information from different parts of the brain, Musk [119] proposed an automated robot to place up to 92 threads of 32 electrodes at different positions in the brain; all these electrodes are connected to custom ASIC that implements the digitizer. Figure 5. Biological vs artificial spiking neural networks. (a) An example of an in-vivo set-up for recording of biological spike trains. (b) Image of the flexible graphene neural probe made of an array of sGFETs. (c) Example of the local map of brain spikes after multiplexing. (d) A large g-SGFET arrays for epicortical recording. (e) Illustration of brain inspired spiking neural network and its' hardware implementation (f). (g) Illustration of spike timing dependent plasticity (STDP). LTP and LTD long-term potentiation and depression, $\Delta P[\%]$ Synaptic weight change (plasticity change). Panel (a)-(c) adapted with permission from Garcia-Cortadella et al. [114] Springer Nature CC BY 4.0. To overcome the connectivity limitations of the electrode based neural interfaces the use of onsite multiplexing strategies is required [120]. Chiang *et al.* [121] embeds silicon transistors in a flexible polyimide substrate to implement row/column addressing strategies and reduce the connectivity complexity. This strategy allows addressing of 1008 recording sites arranged in a 28x36 matrix, resulting in an impressive reduction of the connectivity complexity (34 wires to manage 1008 sites). The use of 2D graphene based solution-gated FETs (gSGFETs) as a transducer [122], will simplify the technology steps for implementing multiplexing strategies focused on the reduction of the connectivity requirements. Moreover, the use of gSGFETs has demonstrated a unique capacity to record high fidelity, infra-slow activity, providing information within the bandwidth of the electrophysiological signals. Arrays of multiplexed graphene-based active devices (FETs) in terms of number of active sites, site dimension, electronic noise, and sampling frequency have also been evaluated. In-vivo assessment was also conducted using external switch multiplexing approaches, confirming the capacity of multiplexed graphene-based active devices for brain mapping. More recently, g-SGFETs technology has been upscaled to reach dozens and even hundreds of g-SGFET points with high yield and low noise [114] (Fig. 5(a)-(d)). The sensitivity of the devices, especially in the high frequency range (>100Hz), has been improved by protecting the graphene channel against contaminants during fabrication. This new technology also allows use of alternative passivation layers for improved long-term stability. The computational requirements for efficient event-driven SNNs (Fig. 5(e)-(g)) set the basis for information and spike-based communication inspiring their incarnations at hardware level [123]. The sparse-event feature in particular suggest the requirement of highly interconnected memory arrays inspired by the neural networks of biological brain [124]. For example, memristor arrays are used to implement the filtering and identification of epilepsy-related neural signals, achieving a high accuracy of 93.46% and exhibiting nearly 400× improvement in the power efficiency compared to state-of-the-art CMOS systems, thus evidencing the feasibility of using memristors for high-performance neural signal analysis in next-generation brain—machine interfaces [125]. Figure 6. 2D-Synaptors. (a) Schematic of a two-terminal MIM 2D-based memristor. (b) Schematic of a three-terminal 2D-based FET memtransistor. (c) Examples of photo-synapses. ### 3.3 2D Synapses (Synaptors) Memory devices, also known as *synapses* or *synaptors*, are the core components of *beyond silicon in-memory computing* technologies. Synaptors made of 2D materials, are generally categorized as 2-terminal (*memtistor*) or 3-terminal (*memtransistor*) devices. The vertical memristor consist of a metal–insulator–metal (MIM) sandwiched structure where a 2D insulator (or lightly doped semiconductor) works as the switching media (Fig. 6(a)). The memtransistor has a lateral three-terminal transistor structure (Fig. 6(b)) enabling gate tunability where grain boundary drift, ionic drift and/or trapping are the basis of the resistive switching. Specific examples of memtransistors include the charge trap flash FET (CTFFET) based on a charge tunneling mechanism and the ionic transistor which uses ionic coupling in order to realize conductance modulation (ionFET). However, it is noted that the specific charge transport mechanisms responsible for neuromorphic applications may vary depending on different intrinsic and extrinsic factors such as their constituent elements, how the devices are operated or if they are from an exfoliated flake or a CVD process. Indeed, there is an increasing variety of phenomena described for 2D memristors and memtransistors in which traps are the usual suspects. For example, in many 2D synaptor FETs, interfacial charges at the gate oxide interfaces are believed to be responsible for starting resistive switching at small biases due to the exceptionally high surface-to-volume ratio and ultra-thinness of 2D materials [126]-[128]. In other synaptor embodiments, the interfacial charges are believed to be located at the 2D/electrode Schottky barrier due to the local redistribution of defects (e.g MoS<sub>2</sub> grain boundaries) [129] or electric field driven movement of the mobile OH<sup>-</sup> ions along the vertical MoS<sub>2</sub> layers [130]. Defects can also be created extrinsically by using helium-ion (He<sup>+</sup>) beam irradiation [131] or focused electron-beam irradiation [132]. As well as all of the above, the assembly of various 2D layered materials into heterostructures or the use of illumination have further diversified synaptic mechanisms [133]-[139]. ### A. Diode-type (2-terminal devices) The demonstration of atomically thin (< 1 nm) vertical memristors made of a monolayer TMDs has shifted the paradigm that the leakage current across a 2D material would prevent the definition of 2D vertical synaptors [140]. In MoS<sub>2</sub> for example, atomistic imaging and spectroscopy reveal that metal substitution into a sulfur vacancy results in a non-volatile change in the resistance due to a single-defect memristor effect [141]. TMDs of the form $MX_2$ (M = Mo, W; X = S, Se) sandwiched between Au electrodes have already exhibited high switching ratios (> 10<sup>4</sup>). Analogously, Shi et al. [142] demonstrated MIM memristors made by chemical vapour deposition (CVD)-grown h-BN<sup>31</sup>. As for 3D oxide memristors, the formation of filaments within 2D MIM structures has been a recurrent explanation for neuromorphic non-volatile resistive switching behavior. A type of filament formation includes the migration of ions stemming from their electrodes (also known as electrochemical switching or a conductive bridge) [143]. For example, few-layer h-BN two terminal synaptors contacted by electrochemically active metals (Cu or Ag) exhibited bipolar and unipolar resistive switching [144]. The filamentary ion drift local pathways can be modulated by the presence of in-plane grain boundaries [145] and/or by engineered intercalations in between each 2D layer [146]. Surprisingly, even in their embryonic stage of development, the resistive switching in 2D memristors has been observed to be more robust for certain embodiments than current oxide memristors. Wang et al. [147] reported few-layer MoS<sub>2</sub> memristors sandwiched between graphene layers operating at 340 °C while conventional metal oxide memristors only reach 200 °C. N-type donor sulfur vacancies (on-state) and oxygen (MoO<sub>x</sub>) (off-state) exchange was evidenced by in-situ microscopy. Other non-filamentary approaches to produce resistive switching include the transformation of phases (the 3D bulk analogies are phase change memories made of chalcogenides, such as Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub>) and charge trapping/detrapping. A large number of 2D TMDs exist in various polymorphs exhibiting an electrically controllable phase change and solution-processed [148] 2H and 1T MoS<sub>2</sub> 2D layers have already been implemented in vertical synaptors [149]. A number of authors have investigated 2D MoS<sub>2</sub> layers in heterostructures presenting memresistive behavior based on charge trapping/detrapping mechanisms. (see e.g. [150]-[155]) #### B. Transistor-type (3-terminal devices) Although their pitch is larger and three electrodes increase the contacting complexity, one expected advantage of the three-terminal 2D memtransistor is the sneak path current mitigation within a neural network array. The sneak current is a current flowing through unselected cells that has a detrimental effect on the network accuracy of neural networks. Memtransistors could integrate the one-transistor, one-resistor architecture within a single device using a relatively simple fabrication process (Sangwan 2020). It has also been argued that three-terminal devices are required for heterosynaptic plasticity; FETs being more suitable for accommodating certain learning rules in various applications such as sound localization [156]-[159]. The gate electrode modulation of the synapse is considered as an emulation of a biological process of dendritic integration (See e.g. [160]). Several studies have investigated CVD-grown monolayer MoS<sub>2</sub> in lateral memtransistors [129],[145],[161]). Indeed, CVD-grown 2D materials contain lots of inherent defects, which can be cumbersome when used as a channel or gate dielectric in FETs but are useful for biomimics applications. Gate-tunable memristive switching was observed in sub-stoichiometric monolayer MoS<sub>2</sub> devices with individual grain boundaries in the channel [145]. However, the switching characteristics of these devices depend strongly on grain boundary topology, which may limit large-area uniformity. Thus, scalable memtransistor arrays were subsequently realized in polycrystalline MoS<sub>2</sub> with grain sizes that were much smaller than the channel area such that the effects of individual grain boundary geometries were averaged at the device level. The open architecture of the 2D channel further enabled multi-terminal heterosynaptic plasticity. While the initial devices possessed large operating voltages (>50 V), follow-up work reduced the operating voltage by an order of magnitude by using smaller grain sizes and ultrathin dielectrics [129]. 2D materials have become a platform of choice for ionic transistors in high-performance and biological multi-function matrix computing for SNNs due to their atomic-scale layered structures and consequent special properties. Usually, 2D materials and electrolytes are used in combination in order to achieve neural synaptic electronics in SNNs [162]-[164]. Compared to the limited ion control and coupling capabilities of conventional electrolyte transistors, the surface area to volume ratio resulting from the thickness reduction of a 2D material is large, and there is a vdW gap between the layers, which is desirable for enhancing the ion gating and achieving low power consumption in a synaptic transistor. Exploiting a novel multigated architecture incorporating electrical, ionotronic and optical biased 2D memtransistors may offer charge-trapping probabilities to finely modulate the synaptic weights as well as amalgamate neuromodulation schemes for "plasticity of plasticity-metaplasticity" via dynamic control of Hebbian spike-time dependent plasticity and homeostatic regulation [165]. Since 2D nanomaterials possesses exceptionally high surface-to-volume ratios, they not only interact with oxide traps but also allow post-growth defect engineering for synaptic transistors and multi-level memory. For example, in-plane lithium-ion intercalation in few-layer WSe<sub>2</sub> showed reduced energy consumption (~30 fJ per event) and superior linearity and symmetry [166]. These diffusive dynamics have been generalized to other 2D nanomaterials and polymer electrolyte dielectrics [167]. Yang et al. [168], [169] have also illustrated the feasibility of engineering 2D materials in an ionic transistor with ultralow programming energy. Yang et al. first proposed an ionic transistor based on a 2D transition metal oxide with a precise conductance modulation over 100 states linearly and symmetrically. Benefitting from the layered structure of $\alpha$ -MoO<sub>3</sub>, it facilitates the intercalation of diverse cations, enabling better tunability [168]. Similarly, controlling the ion concentration in the graphene layer or WSe<sub>2</sub> also realized analogue tunability (>250 non-volatile states) with a linear and symmetric conductance response. [170]. ### C. 2D Optoelectronic Synapses Light stimulation is an emerging means for conductance modulation due to the excellent optical properties of 2D materials. The optoelectronic synapses can broadly be categorized as intrinsic, hybrid or heterostructures (HJ or vdW, if these are made of vdW materials) (Fig. 6(c)). In intrinsic 2D optical materials the photo-absorbing layer is the same as the conducting channel and the switching media. In particular, TMDs show layer-dependent optical and electrical properties. When exfoliated into monolayers, the band gaps of several TMDCs change from indirect to direct, which leads to broad applications in nanoelectronics, optoelectronics, and quantum computing. Owing to its' quantum confinement, an MoS<sub>2</sub> monolayer exhibits a direct bandgap of ~1.8 eV (while in the bulk form it has an indirect bangap of $\sim 1.23$ eV). Examples of intrinsic optoelectronic synapses are e.g. the demonstration of MoS<sub>2</sub> on SiO<sub>2</sub> with a p-type germanium substrate back-gate absorbing in the infrared by band-bending modulation [171] or few-layer MoS<sub>2</sub> onto Ta<sub>2</sub>O<sub>5</sub>-TiO<sub>2</sub> (charge trapping layer) absorbing in the visible [172]. Indeed, photo-synapses in a charge trap memory arrangement exhibit a large number of levels e.g. (3-bit/8-levels) [173] and a large linear dynamic range of ~4,700 (73.4 dB), low off-state current (<4 pA), and a long storage lifetime 10<sup>4</sup> s [174]. Analogously, Tungsten Disulfide (WS<sub>2</sub>) exhibits an indirect optical bandgap of ~1.35 eV in its bulk form, but it broadens up to a direct optical bandgap of ~2.05 eV. Luo et al. [175] implemented WS<sub>2</sub> in optoelectronic synapses made onto ferroelectric lead zirconate titanate (Pb(Zr,Ti)O<sub>3</sub> or PZT) thus forming a 2D-ferroelectric oxide interface photo-synapse where the WS<sub>2</sub> channel photoconductivity was further modulated by the switchable ferroelectric polarization of PZT. With a direct bandgap of ~1.7 eV, a monolayer of Tungsten Diselenide (WSe<sub>2</sub>) is ideally suited to harvest light in the visible. Mennel et al [176] presented an artificial neural network (ANN) vision sensor based on a WSe<sub>2</sub> photodiode array for ultrafast recognition and encoding of pictures demonstrating that an image sensor can itself constitute an ANN that can simultaneously sense and process optical images without latency. A reconfigurable 2D semiconductor photodiode array, and the synaptic weights of the network were stored in a continuously tunable photoresponsivity matrix in order to classify and encode images that were optically projected onto the chip with a throughput of 20 million bins per second. Black phosphorous (BP) is a 2D allotrope of phosphor with a structure similar to graphite and a narrow bandgap of ~0.34 eV, which makes it suitable for harvesting in the infrared region. Ahmed et al. [177] oxidized few layer BP into phosphorous oxide, thus tuning the photoresponse in the synaptic devices to the UV range of 280 nm/365 nm (excitatory/inhibitory positive/negative photo-current). Hybrid channels are used, based on incorporating nanoparticles into the 2D semiconductor channels. These nanoparticles are sensitive to a particular wavelengths of visible light and can create photo-generated carriers upon illumination. Examples of hybrid optoelectronic synapses are photo-absorbing organic-inorganic halide perovskite quantum dots QD/graphene (to operate in the visible) [178] or inorganic silicon nanocrystals Si-NC/(few layer) WSe<sub>2</sub> (for broadband UV-NIR photo-stimulation) [179]. The QD/graphene perovskite phototransistors exhibit a remarkable responsivity of $1.4 \times 10^8$ A/W and a specific detectivity of $4.7 \times 10^{15}$ Jones at 430 nm. A light-assisted memory effect enables photonic synaptic behavior, demonstrating neuromorphic facial recognition with the assistance of machine learning. A good example of 2D photo-synapses in a heterostructure is given for optoelectronic resistive random access memory (ORRAM) by Zhou *et al.* [180]. They reported an ORRAM synaptic device with a simple two-terminal structure of Pd/MoO<sub>x</sub>/ITO (ITO, indium tin oxide) that exhibits ultraviolet (UV) light sensing, optically triggered non-volatile and volatile resistance switching and light-tunable synaptic behaviours. They demonstrated image sensing, image memorization and real-time preprocessing functions for image contrast enhancement which can effectively improve the image quality, and increase the processing efficiency and the accuracy of subsequent image recognition. An example of a bulk semiconductor/2D heterojunction (HJ) optical synapse is given by He *et al.* [181], reporting a CVD-grown monolayer MoS<sub>2</sub> as the conducting channel on *p*-Si where photo-generated electrons and holes are separated by the built-in electric field across the *n*-MoS<sub>2</sub>/p-Si HJ. When the HJ active layers are made of 2D materials, they are commonly referred as vdW HJs, as for example *h*-BN/MoS<sub>2</sub> [182], graphene/MoS<sub>2</sub> [183] or *h*-BN/WSe<sub>2</sub> [184]. Compared to intrinsic 2D, the vdW heterostructure usually results in larger photo-synaptic dynamic range: Xiang *et al* [185] reported a *h*-BN/WSe<sub>2</sub> HJ with a high dynamic range of 10<sup>6</sup>, 128 current states (7 bit) and a retention time of 10<sup>4</sup> s. # D. 2D-Synapses Spike-based Learning & Energy Synaptic plasticity is regarded to be a central neurochemical mechanism for memory and learning. In biological brains, synaptic plasticity is modulated by varying the total number of neurotransmitters exchanged between neurons in a synaptic event and the individual neurotransmitter efficiency response. A central topic in neuromorphic engineering is, therefore, to mimic synaptic plasticity at a hardware level. In contrast to normal deep neural networks (DNN), a neuronal unit in a SNN is only active when it receives or emits spikes [10]. Different spiking neuron models with different levels of bio-fidelity have been proposed to describe the generation of spikes including the leaky integrate-and-fire (LIF), Hodgkin–Huxley (H-H), FitzHugh–Nagumo, Morris–Lecar or Hindmarsh–Rose [13]. Similarly, for synaptic plasticity, schemes such as Hebbian and non-Hebbian have been proposed. Hebbian synaptic plasticity—the modulation of synaptic weights, which translates to learning in SNNs—relies on the relative timing of pre- and post-synaptic spikes. In practice, synaptic plasticity implemented in SNNs mainly encompasses short-term synaptic plasticity (STP) and long-term synaptic plasticity (LTP). For spiking neural network applications, the spike timing and frequency encoding method requires memory devices with both *volatile* and *non-volatile* characteristics [14]. Based on neuroscience and considering the hardware energy efficiency as the most important figure of merit, unsupervised SNN training using local spike-timing-dependent plasticity (STDP)-based learning rules is the common approach. Figure 7. 2D Neuromorphic energy per spike map. (a) Illustration of a biological synaptic event. (b) Energy per spike vs switching voltage map for 2D-based selected 2-terminal memristor and 3-terminal memtransistors devices from the literature. Black stars represent the state-of-the-art for CMOS neurons/synapses and metal-oxide RRAM memristors. A number of vertical two-electrode neuromorphic devices have been reported to exhibit STP, LTP learning such as MIM Ag/MoO<sub>x</sub>/MoS<sub>2</sub>/Ag (and Ag/WOx/WS<sub>2</sub>/Ag) [186], graphene/2D perovskite [187] and STDP unsupervised learning (e.g. ZnO/WS<sub>2</sub>/Al [188], WS<sub>2</sub> [189] or in *n*- and *p*-channel MoS<sub>2</sub> transistors by utilizing charge trapping dynamics [190]). However, to realize practical neural networks, the 2D switching media should be defined by large-scale synthesis (e.g. CVD-growth) as in Krishnaprasad *et al.*, [183] where Au/Ni/MoS<sub>2</sub>/graphene exhibited superior linearity for STP, LTP, STDP or Xu *et al.* [143], who demonstrated an ultra-low 100mV switching CVD MoS<sub>2</sub> synapse Cu/MoS<sub>2</sub>/Au. Analogously, by exploiting the defect dynamics due to vacancies (generally chalcogenide S, Se, Te vacancies in TDMs), interfacial traps or grain boundaries, volatile and non-volatile resistive switching and synaptic plasticity have been reported in 2D memtransistors [129],[161]. Memtransistor heterosynaptic plasticity has been widely reported for 2D exfoliated flakes such as BP (BP flake FET exhibiting STDP [156]), MoS<sub>2</sub> (FET large hysteresis back-gated inhibitory and excitatory [126]), vdW HJs such as MoS<sub>2</sub>/graphene (floating gate 10<sup>5</sup> cycles [151]) but also on CVD-grown 2D layers such as MoS<sub>2</sub> [129]. Since energy consumption is a major issue for big data applications, there is a strong interest in decreasing the power consumption of silicon chips. Current implementations of SNN on neuromorphic CMOS hardware [191] use only a few nJ or even pJ for transmitting a spike [192], although some setups have shown much less power consumption per spike event, for example 0.4 pJ (CMOS 90nm [193]), 4 fJ (CMOS 65nm [194]) and even as low as 20 aJ for a Si-based CMOS compatible asymmetric NIPIN diode as an LIF neuron [195]. An important figure of merit for 2D synapses is, therefore, the energy per spike where a typical low value for a RRAM oxide based memristor is 0.1 pJ [196]. As shown in Fig. 7, some reported 2D synapses have already exhibited ultra-low energy per spike (below fJ). Particularly low values were reported in work such as Zhu *et al.* [166] (for a diffusive dynamic ionic MoS<sub>2</sub> transistor consuming 30 fJ per spike), Zhao *et al.* [105] (in an atomically thin *h*-BN memristor (~fJ)), Feng *et al.* [197] (in an aerosol-jet-printed Ag/MoS<sub>2</sub>/Ag memristor (4.2 fJ)), and Wang *et al.* [198] (18.3 aJ for long-term potentiation on flexible MoS<sub>2</sub> with photoelectric dual modulation). Figure 8. Brain-machine Interface: 2D-Synaptors & 2D-Neuristors. (a) The application prospect of synaptors in the fields of bionic intelligent products and human-computer interaction with permission from Sun et al. [209] ©John Wiley and Sons. (b) Neuristor made of 2D MoS<sub>2</sub> threshold switching memristors (TSM). (c) Neuristor operation in an ionic liquid gated 2D MoS<sub>2</sub> FET. (d) Neuristor circuit with a Gaussian 2D MoS<sub>2</sub>/graphene FET. Panel (b) adapted with permission from Kalita et al. [213] Springer Nature CC BY 4.0. Panel (c) adapted with permission from Bao et al. [217] Springer Nature CC BY 4.0. Panel (d) adapted with permission from Beck et al. [92] Springer Nature CC BY 4.0. These ultra-low power synapses further reinforce the potential of 2D materials for the future of spiking artificial intelligence with ultra-low power matrix computation and neuromorphic massively parallel computing units. Large-area MoS<sub>2</sub> can also be an active channel material for developing logic-in-memory devices and circuits based on e.g. floatinggate FETs [199], highlighting the potential of atomically thin semiconductors for the development of next-generation low-power electronics. Neuromorphic computing, therefore, holds the promise of breaking the current von Neumann bottleneck for computer energy consumption by mitigating the traffic between the memory unit and the computing unit (or memory computing). In the same way, in sensor computing [200], [201] combines sensing (e.g. visual, auditory, tactile, thermal or olfactory) with neuromorphic computing is a way to mitigate the analog-to-digital conversion energy consumption (and time latency) when sensor information is converted to a digital electronic format and passed to a computing unit for sensor information processing. In-sensor computing (by implementing an artificial neural network directly in the image sensor) has been demonstrated recently with various materials including WSe<sub>2</sub> [176],[202]-[204], MoS<sub>2</sub> [205] and BP [206]. A neural network of atomically-thin photodiodes, for which light responsivity is modified by an external voltage, may alter the connection strength (the synaptic weight) learning from their surroundings by iteration in a supervised or unsupervised fashion. During learning, an algorithm repeatedly makes predictions and strengthens or weakens each synapse in the network until it reaches an optimum setting. With the advent of deep learning for artificial intelligence, computing-in-sensor is becoming a necessity. As stated by Rodriges et al. [207], the training process of a convolutional neural network on a 4 GPU system for 1 week requires about 180 W (~32 kWh) of energy expenditure (or more) for distributed processing (N.B. the average 2018 EU household consumption is ~21 kWh per week). Thus it was projected that the power consumed by such neural networks could exceed the total power generated in the world by 2042. Mimicking neurobiological structures and functionalities of the retina provides a promising way to build a neuromorphic vision sensor with highly efficient image processing [208]. And overall, this is only one of the great prospects of memresistive devices in the fields of bionic intelligent products and human-computer interaction [209] (Fig. 7(a)). #### 3.4 2D Neurons (Neuristors) At a neuromorphic hardware level, *synaptors* emulate the synaptic connection between neurons while the other basic device is a spiking neuron itself, or neuristor. Neuristors are the active elements of a neuromorphic circuit which mimic the essential features for action-potential (i.e. nerve impulse) computing; (i) threshold-driven spiking (all or nothing response after an electric spike), (ii) lossless spike propagation and (iii) shape and a refractory period (short memory) [13]. Neuristors circuits have approximated this spiking behavior by a series models for action potential generation such as the (H-H) and LIF. A simple device or circuit with threshold properties is generally sufficient to achieve the simplest LIF neuron model. However, neuristors with a larger degree of bio-fidelity would require more complex circuits. CMOS-based neurons are widely used for neuromorphic close-memory big brain chips [192]. For non-CMOS beyond silicon neuromorphic technologies, the threshold-driving spiking may be enabled by a volatile resistive switching phenomenon: the material remains insulating until a threshold field is reached, resulting in a resistance collapse. The device returns to its original insulating state when the field is removed with a characteristic relaxation time (replicating the refractive period of neurons). That required additional short memory may come from the relaxation time of some volatile resistive switching phenomena [210]. Pickett et al. [211] demonstrated in 2012 that the Na<sup>+</sup> and K<sup>+</sup> ion channels of the H-H model are mathematically equivalent to two volatile NbO<sub>2</sub> resistive switches undergoing an insulator-tometal transition. Biological systems are, however, much more complex than simple integrate-and-fire behavior:up to twenty-three types of biological neuronal behaviors have been experimentally demonstrated. For example, Yi et al. [212] suggested that scalable active metal-insulator-transition VO<sub>2</sub> RS neurons possess all three classes of excitability (Hodgkin's classification) and most of the known biological neuronal dynamics. Analogously, during the past few years, a number of atomically-thin neuristors have been reported based mostly on different volatile resistive switching phenomena taking place in 2D-memristors and 2D-memtransistors. 2D-Based neurons made of threshold switching memristors have been implemented on MoS<sub>2</sub> MIMs such as Ni/MoS<sub>2</sub>/graphene/Ni [213], Au/MoS<sub>2</sub>/Ag [214], and Ag/MoS<sub>2</sub>/TiW [215]. Kalita *et al.* [213] exploited the volatile threshold behavior of a vertical-MoS<sub>2</sub>/graphene vdW system (large area CVD-grown multilayer) to produce the integrate-and-fire response of a neuron which was connected to a resistor-capacitor (RC) circuit to demonstrate an artificial neuron (Fig. 8(b)). Upon application of input voltage pulses, the RC circuit integrated the incoming signals and built up a potential across the TSM device. Memresistive filamentary conductive bridge Ag electrodes were applied into MoS<sub>2</sub>-based TSM devices so that a positive bias applied at the Ag electrodes caused the Ag<sup>+</sup> to diffuse through the MoS<sub>2</sub> so as to form conductive filaments, hence making the volatile high resistance-low resistance transition [214],[215]. The Dev *et al.* [214] Au/MoS<sub>2</sub>/Ag vertical 2D TSM exhibited a low threshold voltage of 0.35–0.4 V and a high on/off ratio of 10<sup>6</sup>. Hao *et al.* [215] defined a 2D-memristive spiking neural network by incorporating MoS<sub>2</sub>-based neurons and a Cu/GeTe-based synapse so as to demonstrate the computing ability (pattern classification) of the 2D-neural network. Chen *et al.* [216] made another demonstration of a LIF neuron without an external circuit using a 2D MXene (Ti<sub>3</sub>C<sub>2</sub>)-based TSM device. 2D MoS<sub>2</sub> FET-based neuristors have also been demonstrated, exploiting different conductive channel field-effect mechanisms such as in 2D dual-gate ionic, Gaussian or split-gates transistors (see e.g. [217], [92], [159]). Bao et al. [217] demonstrated a neuristor made of a dual-gated exfoliated PEO:LiClO<sub>4</sub> ionic MoS<sub>2</sub> FET (Fig. 8(c)). The top liquid gate controlled ionic migration, while the solid back gate SiO<sub>2</sub> modulated the FET channel population. The ionic drift of Li<sup>+</sup> from the top gate resulted in STP, LTP, and PPF learning. When both, top and back gates were simultaneously biased they emulated the propagation of action potential through the axon of biological neurons. The sampling clock applied at the back gate was not capable of populating the $MoS_2$ channel with n-type carriers, hence no current flowed from the drain to source. Das et al. [159] demonstrated a neuristor made of an exfoliated MoS<sub>2</sub>-based multiple split-gate transistor. This split-gate neuristor turned on when a pair of split gates received the input voltage pulse simultaneously and was further implemented in an audiomorphic computing system. Beck et al. [92] demonstrated an H-H spiking neuron adopting a Gaussian HJ transistor (GHeT). CVD-grown monolayer MoS<sub>2</sub> and carbon nanotubes (CNTs) were used to form the p-n junction for a dual-gated GheT, which consumed 250 nJ per spike (Fig. 8(d)). Serial assemblies of n-type (MoS<sub>2</sub>) and p-type (BP) 2D transistors with appropriate threshold voltages can also result in Gaussian characteristics that have been used to implement probabilistic neural networks [91]. In summary, the synaptic activity can, therefore, be effectively manipulated by tailoring the electronic or ionic gating with varied thickness and structure of the vdW material as well as the number, duration, rate, and polarity of gate stimulations, making 2D transistor-based neuristors candidates for low-power artificial neurons. ### 4. CONCLUSIONS The rational use of electrical energy and information are central themes in the greatest climatic challenge of the 21st century. UWBG oxides, such as Ga<sub>2</sub>O<sub>3</sub> and related materials, are promising power electronic candidates since their critical electric field is large compared to beyond silicon WBG (i.e., SiC and GaN), while still yielding a moderate mobility, high quality epi-layers and large bulk single crystals (more than 6-inch) using low cost and scaleable fabrication approaches. During the last nine years, the Ga<sub>2</sub>O<sub>3</sub> power diode and transistor progress has been impressive, with devices now approaching the frontier of the field. The material system also opens new optoelectronics avenues (owing its' UVC spanning bandgap), and new electronics perspectives based on stabile interfaces and a natural integration with extremely high-k functional oxides. The advances offered by of Ga<sub>2</sub>O<sub>3</sub> are also opening the door to many more UWBG oxides (the largest family of wide bandgap semiconductors) such as the spinel, ZnGa<sub>2</sub>O<sub>4</sub>, along with many more that are anticipated. While a deterministic ultra-high critical field is a sine qua non condition for managing large amounts of electric current, a probabilistic (Bayesian) ultra-low resistive switch is desirable for an emerging and more energy efficient neuromorphic computing paradigm based on mimicking the human brain. Ultra-thin 2D materials such as graphene, MoS<sub>2</sub> and h-BN, are ideally suited for defining beyond silicon ultra-low power artificial synapses and neurons in a variety of arrangements, as has been demonstrated the past few years. 2D materials have already been demonstrated their power for non-von Neumann in-memory and in-sensor computing neural networks, thus helping to make energy-efficient AI a possibility. Therefore, the ever-increasing family of UWBG oxides and atomically-thin layered materials are at the very frontier of a more efficient energy electronics which is adapted to tackle the 21st century climatic and big data objectives, although there still is a lot of room for performance improvements, technical innovation and new discoveries. # **ACKNOWLEDGEMENTS** APT acknowledges Agencia Estatal de Investigación (AEI) and Fondo Europeo de Desarrollo Regional (FEDER) under contract ENE2015-74275-JIN. The ICN2 is funded by the CERCA programme / Generalitat de Catalunya and by the Severo Ochoa programme of the Spanish Ministry of Economy, Industry and Competitiveness (MINECO, grant no. SEV-2017-0706). # REFERENCES - [1] Reese, S. B.; Remo, T.; Green, J.; Zakutayev, A. "How Much Will Gallium Oxide Power Electronics Cost?," Joule 3(4), 903–907 (2019). - [2] Chu, S., Cui, Y., Liu, N., "The Path towards Sustainable Energy," Nature Materials 16, 16 (2016). - [3] J. Millán, P. Godignon, X. Perpiñà, A. Pérez-Tomás, J. Rebollo, "A Survey of Wide Bandgap Power Semiconductor Devices," IEEE Transactions on Power Electronics 29(5), 2155–2163 (2014). - [4] L. Spaziani and L. Lu, "Silicon, GaN and SiC: There's room for all: An application space overview of device considerations," 2018 IEEE 30th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Chicago, IL, 8-11 (2018). - [5] E. A. Jones, F. F. Wang and D. Costinett, "Review of Commercial GaN Power Devices and GaN-Based Converter Design Challenges," in IEEE Journal of Emerging and Selected Topics in Power Electronics, 4(3), 707-719, (2016). - [6] Tsao J. Y., Chowdhury S., Hollis M. A., Jena D., Johnson N. M., Jones K. A. et al. "Ultrawide-Bandgap Semiconductors: Research Opportunities and Challenges," Advanced Electronic Materials 4(1), 1600501 (2018). - [7] A. Pérez-Tomás, E. Chikoidze, M. R. Jennings, S. A. O. Russell, F. H. Teherani, P. Bove, E. V. Sandana, D. J. Rogers, "Wide and Ultra-Wide Bandgap Oxides: Where Paradigm-Shift Photovoltaics Meets Transparent Power Electronics," SPIE OPTO; SPIE, Vol. 10533 (2018). - [8] Chikoidze, E., Sartel, C., Madaci, I., Mohamed, H., Vilar, C., Ballesteros, B., Belarre, F., del Corro, E., Vales-Castro, P., Sauthier, G., Li, L., Jennings, M., Sallet, V., Dumont, Y., Pérez-Tomás, A, "*P-Type Ultrawide-Band-Gap Spinel ZnGa<sub>2</sub>O<sub>4</sub>: New Perspectives for Energy Electronics*," Crystal Growth & Design 20(4), 2535–2546 (2020). - [9] Mark Halper, "Supercomputing's Super Energy Needs, and What to Do About Them," Communications of the ACM, (2015), <a href="https://cacm.acm.org/news/192296-supercomputings-super-energy-needs-and-what-to-do-about-them/">https://cacm.acm.org/news/192296-supercomputings-super-energy-needs-and-what-to-do-about-them/</a> - [10] Roy, K., Jaiswal, A., and Panda, P., "Towards spike-based machine intelligence with neuromorphic computing," Nature 575, 607–617 (2019). - [11] Mead, C. A., "Neural hardware for vision," Eng. Sci. 50, 2-7 (1987). - [12] Mead, C. A., "Neuromorphic electronic systems," Proc. IEEE 78, 1629-1636 (1990). - [13] Pérez-Tomás, A, "Functional Oxides for Photoneuromorphic Engineering: Toward a Solar Brain," Advanced Materials Interfaces 6(15), 1900471 (2019). - [14] Sangwan, V.K., Hersam, M.C., "Neuromorphic nanoelectronic materials," Nat. Nanotechnol. 15, 517–528 (2020). - [15] Liu, C., Chen, H., Wang, S. et al., "Two-dimensional materials for next-generation computing technologies," Nat. Nanotechnol. 15, 545–557 (2020). - [16] S. J. Pearton, J. Yang, P. H. Cary IV, F. Ren, J. Kim, M. J. Tadjer, M. A. Mastro, "A Review of Ga<sub>2</sub>O<sub>3</sub> Materials, Processing, and Devices," Applied Physics Reviews 5(1), 011301 (2018). - [17] Chikoidze, E., Tchelidze, T., Sartel, C., Chi, Z., Kabouche, R., Madaci, I., Rubio, C., Mohamed, H., Sallet, V., Medjdoub, F., Perez-Tomas, A., Dumont, Y., "*Ultra-High Critical Electric Field of 13.2 MV/Cm for Zn-Doped p-Type β-Ga*<sub>2</sub>O<sub>3</sub>," Materials Today Physics 15, 100263 (2020). - [18]B. J. Baliga, "Power semiconductor device figure of merit for high-frequency applications," IEEE Electron. Dev. Let. 10, 455 (1989). - [19] Y. Tomm, P. Reiche, D. Klimm, T. Fukuda, "Czochralski grown Ga<sub>2</sub>O<sub>3</sub> crystals," J. Cryst. Growth 220, 510 (2000). - [20] E. G. Villora, K. Shimamura, Y. Yoshikawa, K. Aoki, N. Ichinose, "Large-size β-Ga<sub>2</sub>O<sub>3</sub> single crystals and wafers," J. Cryst. Growth 270, 420 (2004). - [21] H. Aida, K. Nishiguchi, H. Takeda, N. Aota, K. Sunakawa and Y. Yaguchi, "Growth of β-Ga<sub>2</sub>O<sub>3</sub> Single Crystals by the Edge-Defined, Film Fed Growth Method," Jpn. J. Appl. Phys. 47, 8506 (2008). - [22] Z. Galazka, K. Irmscher, R. Uecker, R. Bertram, M. Pietsch, A. Kwasniewski, M. Naumann, T. Schulz, R. Schewski, D. Klimm and M. Bickermann, "On the bulk β-Ga<sub>2</sub>O<sub>3</sub> single crystals grown by the Czochralski method," J. Cryst. Growth 404, 184 (2014). - [23] Fu, B., Jia, Z., Mu, W., Yin, Y., Zhang, J., Tao, X., "A Review of β-Ga<sub>2</sub>O<sub>3</sub> Single Crystal Defects, Their Effects on Device Performance and Their Formation Mechanism," Journal of Semiconductors 40(1), 011804 (2019). - [24] M. Razeghi, J-H. Park, R. McClintock, D. Pavlidis, F. H. Teherani, D. J. Rogers, B. A. Magill, G. A. Khodaparast, Y. Xu, J. Wu, V. P. Dravid, "A Review of the Growth, Doping, and Applications of Beta-Ga<sub>2</sub>O<sub>3</sub>" Thin Films"; SPIE OPTO; SPIE, Vol. 10533 (2018). - [25] Tadjer, M. J., Lyons, J. L., Nepal, N., Freitas, J. A., Koehler, A. D., Foster, G. M., "Theory and Characterization of Doping and Defects in β-Ga<sub>2</sub>O<sub>3</sub>," ECS Journal of Solid State Science and Technology 8(7), Q3187–Q3194 (2019). - [26] Chikoidze, E., Fellous, A., Perez-Tomas, A., Sauthier, G., Tchelidze, T., Ton-That, C., Huynh, T. T., Phillips, M., Russell, S., Jennings, M., Berini, B., Jomard, F., Dumont, Y., "*P-Type β-Gallium Oxide: A New Perspective for Power and Optoelectronic Devices*," Materials Today Physics 3, 118–126 (2017). - [27] Chikoidze, E., Sartel, C., Mohamed, H., Madaci, I., Tchelidze, T., Modreanu, M., Vales-Castro, P., Rubio, C., Arnold, C., Sallet, V., Dumont, Y., Perez-Tomas, A, "Enhancing the Intrinsic P-Type Conductivity of the Ultra-Wide Bandgap Ga<sub>2</sub>O<sub>3</sub> Semiconductor," J. Mater. Chem. C 7(33), 10231–10239 (2019). - [28] Wu, Z. Y., Jiang, Z. X., Ma, C. C., Ruan, W., Chen, Y., Zhang, H., Zhang, G. Q., Fang, Z. L., Kang, J. Y., Zhang, T.-Y., "Energy-Driven Multi-Step Structural Phase Transition Mechanism to Achieve High-Quality p-Type Nitrogen-Doped β-Ga<sub>2</sub>O<sub>3</sub> Films," Materials Today Physics 17, 100356 (2021). - [29] Harada, T., Ito, S., Tsukazaki, A., "Electric Dipole Effect in PdCoO<sub>2</sub>/β-Ga<sub>2</sub>O<sub>3</sub> Schottky Diodes for High-Temperature Operation," Sci Adv 5(10), eaax5733 (2019). - [30] Chikoidze, E., Rogers, D. J., Teherani, F. H., Rubio, C., Sauthier, G., Von Bardeleben, H. J., Tchelidze, T., Ton-That, C., Fellous, A., Bove, P., Sandana, E. V., Dumont, Y., Perez-Tomas, A., "Puzzling Robust 2D Metallic Conductivity in Undoped β-Ga<sub>2</sub>O<sub>3</sub> Thin Films," Materials Today Physics 8, 10–17 (2019). - [31] Pérez-Tomás, A., Chikoidze, E., Dumont, Y., Jennings, M. R., Russell, S. O., Vales-Castro, P., Catalan, G., Lira-Cantú, M., Ton –That, C., Teherani, F. H., Sandana, V. E., Bove, P., Rogers, D. J., "Giant Bulk Photovoltaic Effect in Solar Cell Architectures with Ultra-Wide Bandgap Ga<sub>2</sub>O<sub>3</sub> Transparent Conducting Electrodes," Materials Today Energy 14, 100350 (2019). - [32] S. A. O. Russell; A. Pérez-Tomás; C. F. McConville; C. A. Fisher; D. P. Hamilton; P. A. Mawby; M. R. Jennings, "Heteroepitaxial Beta-Ga<sub>2</sub>O<sub>3</sub> on 4H-SiC for an FET With Reduced Self Heating," IEEE Journal of the Electron Devices Society 5(4), 256–261 (2017). - [33] Q. Zhao, Z. Yan, C. Chen, J. Chen, "Spinels: Controlled Preparation, Oxygen Reduction/Evolution Reaction Application, and Beyond," Chem. Rev. 117, 10121 (2017). - [34] Chen, M.-I, Singh, A.K., Chiang, J.-L., Horng, R.-H., Wuu, D.-S., "Zinc Gallium Oxide—A Review from Synthesis to Applications," Nanomaterials 10, 2208 (2020). - [35] H. Peng, A. Zakutayev, S. Lany, T. R. Paudel, M. d'Avezac, P. F. Ndione, J. D. Perkins, D. S. Ginley, A. R. Nagaraja, N. H. Perry, T. O. Mason, A. Zunger, "Doping Rules and Doping Prototypes in A<sub>2</sub>BO<sub>4</sub> Spinel Oxides," Adv. Funct. Mater. 23, 5267 (2013). - [36] Horng, R.-H., C-Y. Huang, S-L. Ou, T-K. Juang, and P-L. Liu, "Epitaxial Growth of ZnGa<sub>2</sub>O<sub>4</sub>: A New, Deep Ultraviolet Semiconductor Candidate," Crystal Growth & Design 17, 6071–78 (2017). - [37] Z. Galazka, S. Ganschow, R. Schewski, K. Irmscher, D. Klimm, A. Kwasniewski, M. Pietsch, A. Fiedler, I. Schulze-Jonack, M. Albrecht, T. Schröder, M. Bickermann, "*Ultra-wide bandgap, conductive, high mobility, and high quality melt-grown bulk ZnGa<sub>2</sub>O<sub>4</sub> single crystals," APL Materials 7, 022512 (2019).* - [38] Higashiwaki, M., Sasaki, K., Kuramata, A., Masui, T., Yamakoshi, S., "Gallium Oxide (Ga<sub>2</sub>O<sub>3</sub>) Metal-Semiconductor Field-Effect Transistors on Single-Crystal β-Ga<sub>2</sub>O<sub>3</sub> (010) Substrates," Appl. Phys. Lett. 100(1), 013504 (2012). - [39] Huan, Y.-W., Sun, S.-M., Gu, C.-J., Liu, W.-J., Ding, S.-J., Yu, H.-Y., Xia, C.-T., Zhang, D. W., "Recent Advances in β-Ga<sub>2</sub>O<sub>3</sub>–Metal Contacts," Nanoscale Research Letters 13(1), 246 (2018). - [40] Xue, H., He, Q., Jian, G., Long, S., Pang, T., Liu, M., "An Overview of the Ultrawide Bandgap Ga<sub>2</sub>O<sub>3</sub> Semiconductor-Based Schottky Barrier Diode for Power Electronics Application," Nanoscale Research Letters, 13(1), 290 (2018). - [41] Ren, F., Yang, J. C., Fares, C., Pearton, S. J., "Device Processing and Junction Formation Needs for Ultra-High Power Ga<sub>2</sub>O<sub>3</sub> Electronics," MRS Communications 2019, 9 (1), 77–87. - [42] H. Zhang; L. Yuan; X. Tang; J. Hu; J. Sun; Y. Zhang; Y. Zhang; R. Jia. "Progress of Ultra-Wide Bandgap Ga<sub>2</sub>O<sub>3</sub> Semiconductor Materials in Power MOSFETs," IEEE Transactions on Power Electronics 35(5), 5157–5179 (2020). - [43] Chabak, K. D., Leedy, K. D., Green, A. J., Mou, S., Neal, A. T., Asel, T., Heller, E. R., Hendricks, N. S., Liddy, K., Crespo, A., Miller, N. C., Lindquist, M. T., Moser, N. A., Fitch, R. C., Walker, D. E., Dorsey, D. L., Jessen, G. H., "Lateral β-Ga<sub>2</sub>O<sub>3</sub> Field Effect Transistors," Semiconductor Science and Technology 35(1), 013002 (2019). - [44] M. H. Wong, M. Higashiwaki, "Vertical β-Ga<sub>2</sub>O<sub>3</sub> Power Transistors: A Review," IEEE Transactions on Electron Devices 67(10), 3925–3937 (2020). - [45] Singh, R., Lenka, T. R., Panda, D. K., Velpula, R. T., Jain, B., Bui, H. Q. T., Nguyen, H. P. T., "The Dawn of Ga<sub>2</sub>O<sub>3</sub> HEMTs for High Power Electronics A Review," Materials Science in Semiconductor Processing 119, 105216 (2020). - [46] Yadava, N., Chauhan, R. K., "Recent Advances in Designing Gallium Oxide MOSFET for RF Application," ECS Journal of Solid State Science and Technology 9(6), 065010 (2020). - [47] Z. Hu, H. Zhou, Q. Feng, J. Zhang, C. Zhang, K. Dang, Y. Cai, Z. Feng, Y. Gao, X. Kang, and Y. Hao, "Field-Plated Lateral β-Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diode With High Reverse Blocking Voltage of More Than 3 kV and High DC Power Figure-of-Merit of 500 MW/cm<sup>2</sup>," IEEE Electron Device Lett. 39(10), 1564–1567 (2018). - [48] W. S. Li, K. Nomoto, Z. Y. Hu, D. Jena, and H. L. G. Xing, "Field-Plated Ga<sub>2</sub>O<sub>3</sub> Trench Schottky Barrier Diodes With a BV<sup>2</sup>/R<sub>on,sp</sub> of up to 0.95 GW/cm<sup>2</sup>," IEEE Electron Device Lett. 41, 107 (2020). - [49] A. Fontserè, A. Pérez-Tomás, V. Banu, P. Godignon, J. Millán, H. De Vleeschouwer, J. M. Parsey, P. Moens, "A HfO<sub>2</sub> based 800V/300°C Au-Free AlGaN/GaN-on-Si HEMT Technology," 2012 24<sup>th</sup> International Symposium on Power Semiconductor Devices and ICs, Bruges, Belgium, pp. 37–40 (2012). - [50] Pérez-Tomás, A., Mingorance, A., Tanenbaum, D., Lira-Cantú, M., "Chapter 8 Metal Oxides in Photovoltaics: All-Oxide, Ferroic, and Perovskite Solar Cells," In The Future of Semiconductor Oxides in Next-Generation Solar Cells; Lira-Cantu, M., Ed.; Elsevier, pp 267–356 (2018). - [51] H. Zhou, Q. L. Yan, J. C. Zhang, Y. J. Lv, Z. H. Liu, Y. N. Zhang, K. Dang, P. F. Dong, Z. Q. Feng, Q. Feng, J. Ning, C. F. Zhang, P. J. Ma, and Y. Hao, "High-Performance Vertical β-Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diode With Implanted Edge Termination," IEEE Electron Device Lett. 40, 1788 (2019). - [52] C. H. Lin, Y. Yuda, M. H. Wong, M. Sato, N. Takekawa, K. Konishi, T. Watahiki, M. Yamamuka, H. Murakami, Y. Kumagai, and M. Higashiwaki, "Vertical Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diodes With Guard Ring Formed by Nitrogen-Ion Implantation," IEEE Electron Device Lett. 40, 1487 (2019). - [53] Y. G. Wang, Y. J. Lv, S. B. Long, X. Y. Zhou, X. B. Song, S. L. Liang, T. T. Han, X. Tan, Z. H. Feng, S. J. Cai, and M. Liu, "High-Voltage (201) β-Ga<sub>2</sub>O<sub>3</sub> Vertical Schottky Barrier Diode With Thermally-Oxidized Termination," IEEE Electron Device Lett. 41, 131 (2020). - [54] N. Allen, M. Xiao, X. D. Yan, K. Sasaki, M. J. Tadjer, J. H. Ma, R. Z. Zhang, H. Wang, and Y. H. Zhang, "Vertical Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diodes With Small-Angle Beveled Field Plates: A Baliga's Figure-of-Merit of 0.6 GW/cm<sup>2</sup>," IEEE Electron Device Lett. 40, 1399 (2019). - [55] Y. Saitoh, K. Sumiyoshi, M. Okada, T. Horii, T. Miyazaki, H. Shiomi, M. Ueno, K. Katayama, M. Kiyama, and T. Nakamura, "Extremely Low On-Resistance and High Breakdown Voltage Observed in Vertical GaN Schottky Barrier Diodes with High-Mobility Drift Layers on Low-Dislocation-Density GaN Substrates," Appl. Phys. Express 3(8), 081001 (2010). - [56] M. Xiao et al., "3.3 kV Multi-Channel AlGaN/GaN Schottky Barrier Diodes With P-GaN Termination," IEEE Electron Device Letters 41(8), 1177-1180, (2020). - [57] I. C. Kizilyalli, A. P. Edwards, O. Aktas, T. Prunty and D. Bour, "Vertical Power p-n Diodes Based on Bulk GaN," IEEE Transactions on Electron Devices, 62(2), 414-422 (2015). - [58] Watahiki, T.; Yuda, Y.; Furukawa, A.; Yamamuka, M.; Takiguchi, Y.; Miyajima, S. "Heterojunction p-Cu<sub>2</sub>O/n-Ga<sub>2</sub>O<sub>3</sub> Diode with High Breakdown Voltage," Appl. Phys. Lett. 111(22), 222104 (2017). - [59] X. Lu et al., "1-kV Sputtered p-NiO/n-Ga<sub>2</sub>O<sub>3</sub> Heterojunction Diodes with an Ultra-Low Leakage Current Below 1uA/cm<sup>2</sup>," IEEE Electron Device Letters 41(3), 449-452 (2020). - [60] Gong, H. H., Chen, X. H., Xu, Y., Ren, F.-F., Gu, S. L., Ye, J. D., "A 1.86-kV Double-Layered NiO/β-Ga<sub>2</sub>O<sub>3</sub> Vertical p—n Heterojunction Diode," Appl. Phys. Lett. 117(2), 022104 (2020). - [61] Russell, S. A. O., Jennings, M. R., Dai, T. X., Li, F., Hamilton, D. P., Fisher, C. A., Sharma, Y. K., Mawby, P. A., and Pérez-Tomás, A., "Functional Oxide as an Extreme High-k Dielectric towards 4H-SiC MOSFET Incorporation," Materials Science Forum, 897, 155–158 (2017). - [62] Z. Xia, H. Chandrasekar, W. Moore, C. Wang, A. J. Lee, J. McGlone, N. K. Kalarickal, A. Arehart, S. Ringel, F. Yang et al., "Metal/BaTiO<sub>3</sub>/β-Ga<sub>2</sub>O<sub>3</sub> dielectric heterojunction diode with 5.7 MV/cm breakdown field," Applied Physics Letters, 115(25), 252104 (2019). - [63] T. Razzak, H. Chandrasekar, K. Hussain, C. H. Lee, A. Mamun, H. Xue, Z. Xia, S. H. Sohel, M. W. Rahman, S. Bajaj *et al.*, "BaTiO<sub>3</sub>/Al<sub>0.58</sub>Ga<sub>0.42</sub>N lateral heterojunction diodes with breakdown field exceeding 8 MV/cm," Applied Physics Letters, 116(2), 023507 (2020). - [64] N. K. Kalarickal, Z. Feng, A. Bhuiyan, Z. Xia, J. F. McGlone, W. Moore, A. R. Arehart, S. A. Ringel, H. Zhao, and S. Rajan, "Electrostatic engineering using extreme permittivity materials for ultra-wide band gap semiconductor transistors," arXiv preprint arXiv:2006.02349, (2020). - [65] S. Roy, A. Bhattacharyya, S. Krishnamoorthy, "Analytical Modeling and Design of Gallium Oxide Schottky Barrier Diodes Beyond Unipolar Figure of Merit Using High-k Dielectric Superjunction Structures", arXiv preprint arXiv:2008.00280, (2020). - [66] Pérez-Tomás, A., Fontserè, A., Jennings, M. R., Gammon, P. M., "Modeling the Effect of Thin Gate Insulators (SiO<sub>2</sub>, SiN, Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub>) on AlGaN/GaN HEMT Forward Characteristics Grown on Si, Sapphire and SiC," Materials Science in Semiconductor Processing 2013, 16 (5), 1336–1345. - [67] K. Sasaki, M. Higashiwaki, A. Kuramata, T. Masui, and S. Yamakoshi, "Si-ion implantation doping in β-Ga<sub>2</sub>O<sub>3</sub> and its application to fabrication of low-resistance ohmic contacts," Appl. Phys. Express 6(8), 086502 (2013). - [68] H. Zhou, M. Si, S. Alghamdi, G. Qiu, L. Yang, and P. D. Ye, "High performance depletion/enhancement-mode β-Ga<sub>2</sub>O<sub>3</sub> on insulator (GOOI) field-effect transistors with record drain currents of 600/450 mA/mm," IEEE Electron Device Lett., 38(1), 103–106 (2017). - [69] P. H. Carey et al., "Ohmic contacts on n-type $\beta$ -Ga<sub>2</sub>O<sub>3</sub> using AZO/Ti/Au," AIP Advances, 7(9), 095313 (2017). - [70] Fontserè, A., Pérez-Tomás, A., Placidi, M., Fernández-Martínez, P., Baron, N., Chenot, S., Cordier, Y., Moreno, J. C., Gammon, P. M., Jennings, M. R., "Temperature Dependence of Al/Ti-Based Ohmic Contact to GaN Devices: HEMT and MOSFET," Microelectronic Engineering 88(10), 3140–3144 (2011). - [71] Fontserè, A., Pérez-Tomás, A., Placidi, M., Llobet, J., Baron, N., Chenot, S., Cordier, Y., Moreno, J. C., Gammon, P. M.; Jennings, M. R., Porti, M., Bayerl, A., Lanza, M., Nafría, M., "Micro and Nano Analysis of 0.2 Ωmm Ti/Al/Ni/Au Ohmic Contact to AlGaN/GaN," Appl. Phys. Lett. 99(21), 213504 (2011). - [72] Z. Li et al., "Quasi-two-dimensional $\beta$ -Ga<sub>2</sub>O<sub>3</sub> field effect transistors with large drain current density and low contact resistance via controlled formation of interfacial oxygen vacancies," Nano Res., 12(1), 143–148 (2019). - [73] Y. Yao, R. F. Davis, and L.M. Porter, "Investigation of different metals as ohmic contacts to $\beta$ -Ga<sub>2</sub>O<sub>3</sub>: comparison and analysis of electrical behavior, morphology, and other physical properties," J. Electron. Mater., 46(4), 2053–2060 (2017). - [74] K. D. Chabak et al., "Recessed-gate enhancement-mode-Ga<sub>2</sub>O<sub>3</sub> MOSFETs," IEEE Electron Device Lett. 39(1), 67–70 (2018). - [75] Z. Hu, K. Nomoto, W. Li, N. Tanen, K. Sasaki, A. Kuramata, T. Nakamura, D. Jena, H. G. Xing, "Enhancement-Mode Ga<sub>2</sub>O<sub>3</sub> Vertical Transistors With Breakdown Voltage >1 KV," IEEE Electron Device Letters 39(6), 869–872 (2018). - [76] Z. Hu et al., "1.6 kV vertical Ga<sub>2</sub>O<sub>3</sub> FinFETs with source-connected field plates and normally-off operation," in Proc. 31<sup>st</sup> Int. Symp. Power Semiconductor Devices ICs (ISPSD), pp. 483–486 (2019). - [77] W. Li, K. Nomoto, Z. Hu, T. Nakamura, D. Jena, and H. G. Xing, "Single and multi-fin normally-off Ga<sub>2</sub>O<sub>3</sub> vertical transistors with a breakdown voltage over 2.6 kV," in IEDM Tech. Dig., Dec., pp. 12.4.1–12.4.4 (2019). - [78] Y. Lv, X. Zhou, S. Long, X. Song, Y. Wang, S. Liang, Z. He, T. Han, X. Tan, Z. Feng, H. Dong, X. Zhou, Y. Yu, S. Cai, M. Liu, "Source-Field-Plated β-Ga<sub>2</sub>O<sub>3</sub> MOSFET With Record Power Figure of Merit of 50.4 MW/cm<sup>2</sup>," IEEE Electron Device Letters 40(1), 83–86 (2019). - [79] Y. Lv, H. Liu, X. Zhou, Y. Wang, X. Song, Y. Cai, Q. Yan, C. Wang, S. Liang, J. Zhang, Z. Feng, H. Zhou, S. Cai, Y. Hao, "Lateral β-Ga<sub>2</sub>O<sub>3</sub> MOSFETs With High Power Figure of Merit of 277 MW/cm<sup>2</sup>," IEEE Electron Device Letters 41(4), 537–540 (2020). - [80] K. Tetzner, E. Bahat Treidel, O. Hilt, A. Popp, S. Bin Anooz, G. Wagner, A. Thies, K. Ickert, H. Gargouri, J. Würfl, "Lateral 1.8 kV β-Ga<sub>2</sub>O<sub>3</sub> MOSFET with 155 MW/cm<sup>2</sup> Power Figure of Merit," IEEE Electron Device Letters 40(9), 1503–1506 (2019). - [81] S. Sharma, K. Zeng, S. Saha, and U. Singisetti, "Field-plated lateral Ga<sub>2</sub>O<sub>3</sub> MOSFETs with polymer passivation and 8.03 kV breakdown voltage," IEEE Electron Device Lett. 41(6), pp. 836–839 (2020). - [82] D. Shibata, R. Kajitani, M. Ogawa, K. Tanaka, S. Tamura, T. Hatsuda, et al., "1.7 kV/1.0 mΩcm² normally-off vertical GaN transistor on GaN substrate with regrown p-GaN/AlGaN/GaN semipolar gate structure", IEDM Tech. Dig., 10.1.1-10.1.4 (2016). - [83] Y. Uemoto, D. Shibata, M. Yanagihara, H. Ishida, H. Matsuo, S. Nagai, et al., "8300 V blocking voltage AlGaN/GaN power HFET with thick poly-AlN passivation", IEDM Tech. Dig., 861-864, (2007). - [84] Islam, M. M., Liedke, M. O., Winarski, D. et al., "Chemical manipulation of hydrogen induced high p-type and n-type conductivity in Ga<sub>2</sub>O<sub>3</sub>," Sci Rep 10, 6134 (2020). - [85] Geim, A.K., and Novoselov, K.S., "The rise of graphene," Nat. Mater. 6, 183–191 (2007). - [86] Chhowalla, M., Shin, H.S., Eda, G., Li, L.-J., Loh, K.P., and Zhang, H., "The chemistry of two dimensional layered transition metal dichalcogenide nanosheets," Nat. Chem. 5, 263–275 (2013). - [87] Zhang, J., Tan, B. Y., Zhang, X., Gao, F., Hu, Y., Wang, L., Duan, X. M., Yang, Z. H., Hu, P. A., "Atomically Thin Hexagonal Boron Nitride and Its Heterostructures," Adv. Mater. 33, 2000769 (2020). - [88] Izyumskaya, N., Demchenko, D. O., Das, S., Özgür, Ü., Avrutin, V., Morkoç, H., "Recent Development of Boron Nitride towards Electronic Applications," Adv. Electron. Mater. 3, 1600485 (2017). - [89] Ko, T.-J., Wang, M., Yoo, C., Okogbue, E., Islam, M.A., Li, H., Shawkat, M.S., Han, S.S., Oh, K.H., and Jung, Y., "Large-area 2D TMD layers for mechanically reconfigurable electronic devices," J. Phys. D Appl. Phys. 53, 313002 (2020). - [90] Lan, Y.-W., Torres, C.M., Jr., Tsai, S.-H., Zhu, X., Shi, Y., Li, M.-Y., Li, L.-J., Yeh, W.-K. and Wang, K.L., "Atomic-Monolayer MoS<sub>2</sub> Band-to-Band Tunneling Field-Effect Transistor," Small, 12: 5676-5683 (2016). - [91] Sebastian, A., Pannone, A., Subbulakshmi Radhakrishnan, S. et al., "Gaussian synapses for probabilistic neural networks," Nat Commun 10, 4199 (2019). - [92] Beck, M. E., Shylendra, A., Sangwan, V.K. et al., "Spiking neurons from tunable Gaussian heterojunction transistors," Nat Commun 11, 1565 (2020). - [93] Qiu, C., Liu, F., Xu, L., Deng, B., Xiao, M., Si, J., Lin, L., Zhang, Z., Wang, J., Guo, H., Peng, H., Peng, L.-M., "Dirac-Source Field-Effect Transistors as Energy-Efficient, High-Performance Electronic Switches," Science 361 (6400), 387 (2018). - [94] Salahuddin, S., Ni, K., and Datta, S., "The era of hyper-scaling in electronics," Nat Electron 1, 442–450 (2018). - [95] Mahapatra, N. R. and Venkatrao, B., "The processor-memory bottleneck: problems and solutions. Crossroads" 5, 2 (1999). - [96] Milo, V., Malavena, G., M. Compagnoni, C., Ielmini, D., "Memristive and CMOS Devices for Neuromorphic Computing," Materials 13, 166 (2020). - [97] Sebastian, A., Le Gallo, M., Khaddam-Aljameh, R. et al., "Memory devices and applications for in-memory computing," Nat. Nanotechnol. 15, 529–544 (2020). - [98] Yang, R. "In-memory computing with ferroelectrics," Nat Electron 3, 237–238 (2020). - [99] Chua, L., "Memristor—the missing circuit element," IEEE Trans. Circuit Theory 18, 507–519 (1971). - [100] Strukov, D. B., Snider, G. S., Stewart, D. R. and Williams, R. S., "The missing memristor found," Nature 453, 80–83 (2008). - [101] Ielmini, D., Wong, H.S.P., "In-memory computing with resistive switching devices," Nat Electron 1, 333–343 (2018). - [102] Sebastian, A., Le Gallo, M., Eleftheriou, E., "Computational Phase-Change Memory: Beyond von Neumann Computing," Journal of Physics D: Applied Physics 52(44), 443002 (2019). - [103] Bhatti, S., Sbiaa, R., Hirohata, A., Ohno, H., Fukami, S., Piramanayagam, S. N., "Spintronics Based Random Access Memory: A Review," Materials Today 20(9), 530–548 (2017). - [104] Ko, T.-J., Li, H., Mofid, S. A., Yoo, C., Okogbue, E., Han, S. S., Shawkat, M. S., Krishnaprasad, A., Islam, M. M., Dev, D., Shin, Y., Oh, K. H., Lee, G.-H., Roy, T., Jung, Y., "Two-Dimensional Near-Atom-Thickness Materials for Emerging Neuromorphic Devices and Applications," iScience 23(11), 101676 (2020). - [105] H. Zhao, Z. Dong, H. Tian, D. DiMarzi, M-G, Han, L. Zhang, X. Yan, F. Liu, L. Shen, S-J. Han, S. Cronin, W. Wu, J. Tice, J. Guo, H. Wang., "Atomically thin femtojoule memristive device," Adv. Mater. 29, 1703232 (2017). - [106] Zhao, X., Ma, J., Xiao, X., Liu, Q., Shao, L., Chen, D., Liu, S., Niu, J., Zhang, X., Wang, Y., et al., Breaking the current-retention dilemma in cation-based resistive switching devices utilizing graphene with controlled defects," Adv. Mater. 30, 1705193 (2018). - [107] Acerce, M., Voiry, D., and Chhowalla, M., "Metallic 1T phase MoS<sub>2</sub> nanosheets as supercapacitor electrode materials," Nat. Nanotechnol. 10, 313–318 (2015). - [108] Cho, S., Kim, S., Kim, J.H., Zhao, J., Seok, J., Keum, D.H., Baik, J., Choe, D.-H., Chang, K.J., Suenaga, K., et al. "Phase patterning for ohmic homojunction contact in MoTe<sub>2</sub>," Science 349, 625–628 (2015). - [109] Huh, W., Jang, S., Lee, J.Y., Lee, D., Lee, D., Lee, J.M., Park, H.-G., Kim, J.C., Jeong, H.Y., Wang, G. et al., "Synaptic barristor based on phase-engineered 2D heterostructures," Adv. Mater. 30, 1801447 (2018). - [110] Zhang, F., Zhang, H., Krylyuk, S., Milligan, C.A., Zhu, Y., Zemlyanov, D.Y., Bendersky, L.A., Burton, B.P., Davydov, A.V., and Appenzeller, J., "Electric-field induced structural transition in vertical MoTe<sub>2</sub>- and Mo<sub>1-x</sub>W<sub>x</sub>Te<sub>2</sub>-based resistive memories," Nat. Mater. 18, 55–61 (2019). - [111] Ge, R., Wu, X., Kim, M., Shi, J., Sonde, S., Tao, L., Zhang, Y., Lee, J.C., and Akinwande, D., "Atomristor: nonvolatile resistance switching in atomic sheets of transition metal dichalcogenides," Nano Lett. 18, 434–441 (2018). - [112] Park, H.-L., Lee, Y., Kim, N., Seo, D.-G., Go, G.-T., Lee, T.-W., "Flexible Neuromorphic Electronics for Computing, Soft Robotics, and Neuroprosthetics," Adv. Mater. 32, 1903558 (2020). - [113] Zhu, M., He, T., Lee, C., "Technologies toward next Generation Human Machine Interfaces: From Machine Learning Enhanced Tactile Sensing to Neuromorphic Sensory Systems," Applied Physics Reviews 7(3), 031305 (2020). - [114] Garcia-Cortadella, R., Schwesig, G., Jeschke, C. et al., "Graphene active sensor arrays for long-term and wireless mapping of wide frequency band epicortical brain activity," Nat Commun 12, 211 (2021). - [115] Khodagholy et al., "NeuroGrid: recording action potentials from the surface of the brain," Nat. Neurosci. 18, 310–315 (2015) - [116] Angotzi et al., "An implantable active pixel sensor CMOS-probe for simultaneous large-scale neural recordings," Biosens. Bioelectron. 126, 355–364 (2019). - [117] Jun et al., "Fully integrated silicon probes for high-density recording of neural activity," Nature 551, 232–236 (2017). - [118] Raducanu, B.C. et al., "Time Multiplexed Active Neural Probe with 1356 Parallel Recording Sites," MDPI, Sensors 17(10), 2388 (2017). - [119] Musk, E., "An Integrated Brain-Machine Interface Platform with Thousands of Channels," Cold Spring Harbor Laboratory (2019) https://doi.org/10.1101/703801 - [120] Viventi et al., "Flexible, foldable, actively multiplexed, high density electrode array for mapping brain activity in vivo," Nat. Neurosci. 14, 1599–1605 (2011). - [121] C.-H. Chiang et al., "Development of a neural interface for high-definition, long-term recording in rodents and nonhuman primates," Science Translational Medicine, 12(538), eaay4682 (2020). - [122] Masvidal-Codina, E., Illa, X., Dasilva, M. et al., "High-resolution mapping of infraslow cortical brain activity enabled by graphene microtransistors," Nature Mater 18, 280–288 (2019). - [123] Maass, W., "Networks of spiking neurons: the third generation of neural network models," Neural Netw. 10, 1659–1671 (1997). - [124] Cox, D. D. and Dean, T., "Neural networks and neuroscience-inspired computer vision," Curr. Biol. 24, R921–R929 (2014). - [125] Liu, Z., Tang, J., Gao, B. et al., "Neural signal analysis with memristor arrays towards high-efficiency brain–machine interfaces," Nat Commun 11, 4234 (2020). - [126] Arnold, A.J., Razavieh, A., Nasr, J.R., Schulman, D.S., Eichfeld, C.M., and Das, S., "Mimicking neurotransmitter release in chemical synapses via hysteresis engineering in MoS<sub>2</sub> transistors", ACS Nano 11, 3110–3118 (2017). - [127] Chen, M., Wang, Y., Shepherd, N., Huard, C., Zhou, J., Guo, L.J., Lu, W., and Liang, X., "Abnormal multiple charge memory states in exfoliated few-layer WSe<sub>2</sub> transistors," ACS Nano 11, 1091–1102 (2017). - [128] He, G., Ramamoorthy, H., Kwan, C.P., Lee, Y.H., Nathawat, J., Somphonsane, R., Matsunaga, M., Higuchi, A., Yamanaka, T., Aoki, N., et al., "Thermally assisted nonvolatile memory in monolayer MoS<sub>2</sub> transistors," Nano Lett. 16, 6445–6451 (2016). - [129] Sangwan, V.K., Lee, H.-S., Bergeron, H., Balla, I., Beck, M.E., Chen, K.-S., and Hersam, M.C., "Multi-terminal memtransistors from polycrystalline monolayer molybdenum disulfide," Nature 554, 500–504 (2018). - [130] Belete, M., Kataria, S., Turfanda, A., Vaziri, S., Wahlbrink, T., Engström, O., Lemme, M. C., "Nonvolatile Resistive Switching in Nanocrystalline Molybdenum Disulfide with Ion-Based Plasticity," Adv. Electron. Mater. 6, 1900892 )2020). - [131] Jadwiszczak, J., Keane, D., Maguire, P., Cullen, C.P., Zhou, Y., Song, H., Downing, C., Fox, D., McEvoy, N., Zhu, R., et al., "MoS<sub>2</sub> memtransistors fabricated by localized helium ion beam irradiation," ACS Nano 13, 14262–14273 (2019). - [132] Xie, X., Kang, J., Gong, Y., Ajayan, P.M., and Banerjee, K., "Room temperature 2D memristive transistor with optical short-term plasticity," In 2017 IEEE International Electronic Devices Meeting, pp. 5.3.1–5.3.4 (2017). - [133] Mao, J.-Y., Zhou, L., Zhu, X., Zhou, Y., Han, S.-T., "Photonic Memristor for Future Computing: A Perspective," Adv. Optical Mater. 7, 1900766 (2019). - [134] Zhuge, X., Wang, J. and Zhuge, F., "Photonic Synapses for Ultrahigh-Speed Neuromorphic Computing," Phys. Status Solidi RRL, 13, 1900082 (2019). - [135] Han, X., Xu, Z., Wu, W., Liu, X., Yan, P. and Pan, C., "Recent Progress in Optoelectronic Synapses for Artificial Visual-Perception System," Small Struct., 1, 2000029 (2020). - [136] Xue, W., Ci, W., Xu, X.-H., Liu, G., "Optoelectronic Memristor for Neuromorphic Computing," Chinese Physics B 29(4), 048401 (2020). - [137] Guo, Y.-B., Zhu, L. Q., "Recent Progress in Optoelectronic Neuromorphic Devices," Chinese Physics B 29(7), 078502 (2020). - [138] Zhang, J., Dai, S., Zhao, Y., Zhang, J. and Huang, J., "Recent Progress in Photonic Synapses for Neuromorphic Systems," Adv. Intell. Syst., 2, 1900136 (2020). - [139] Wang, Y., Yin, L., Huang, W., Li, Y., Huang, S., Zhu, Y., Yang, D. and Pi, X., "Optoelectronic Synaptic Devices for Neuromorphic Computing," Adv. Intell. Syst., 3, 2000099 (2021). - [140] Kim, M. et al., "Zero-static power radio-frequency switches based on MoS<sub>2</sub> atomristors" Nat. Commun. 9, 2524 (2018). - [141] Hus, S. M., Ge, R., Chen, P. A. et al., "Observation of single-defect memristor in an MoS<sub>2</sub> atomic sheet," Nat. Nanotechnol. 16, 58–62 (2021). - [142] Y. Shi, X. Liang, B. Yuan, V. Chen, H. Li, F. Hui, Z. Yu, F. Yuan, E. Pop, H.-S. P. Wong and M. Lanza, "Electronic synapses made of layered two-dimensional materials," Nat. Electron. 1, 458–465 (2018). - [143] Xu, R., Jang, H., Lee, M.-H., Amanov, D., Cho, Y., Kim, H., Park, S., Shin, H.-j., and Ham, D., "Vertical MoS<sub>2</sub> double-layer memristor with electrochemical metallization as an atomic-scale synapse with switching thresholds approaching 100 mV," Nano Lett. 19, 2411–2417 (2019). - [144] Pan, C. et al., "Coexistence of grain-boundaries-assisted bipolar and threshold resistive switching in multilayer hexagonal boron nitride," Adv. Funct. Mater. 27, 1604811 (2017). - [145] Sangwan, V.K., Jariwala, D., Kim, I.S., Chen, K.-S., Marks, T.J., Lauhon, L.J., and Hersam, M.C., "Gate-tunable memristive phenomena mediated by grain boundaries in single-layer MoS<sub>2</sub>," Nat. Nanotechnol. 10, 403–406 (2015). - [146] Sharbati M. T, Du Y., Torres J., et al., "Low-power, electrochemically tunable graphene synapses for neuromorphic computing," Adv Mater 30, 1802353 (2018). - [147] Wang, M. et al., "Robust memristors based on layered two-dimensional materials," Nat. Elect. 1, 130–136 (2018). - [148] C. Tan, Z. Liu, W. Huang and Hua Zhang, "Non-volatile resistive memory devices based on solution-processed ultrathin two-dimensional nanomaterials," Chem. Soc. Rev. 44, 2615–2628 (2015). - [149] P. Cheng, K. Sun, and Y. H. Hu, "Memristive behavior and ideal memristor of 1T phase MoS<sub>2</sub> nanosheets," Nano Lett. 16, 572–576 (2016). - [150] Chen, H., Liu, C., Wu, Z., He, Y., Wang, Z., Zhang, H., Wan, Q., Hu, W., Zhang, D.W., Liu, M., et al., "Time-tailoring van der Waals heterostructures for human memory system programming," Adv. Sci. 6, 1901072 (2019). - [151] Paul, T., Ahmed, T., Kanhaiya Tiwari, K., Singh, Thakur, C., and Ghosh, A., "A high performance MoS<sub>2</sub> synaptic device with floating gate engineering for neuromorphic computing", 2d Mater. 6, 045008 (2019). - [152] Wang, S., Chen, C., Yu, Z., He, Y., Chen, X., Wan, Q., Shi, Y., Zhang, D.W., Zhou, H., Wang, X., et al. "A MoS2/PTCDA hybrid heterojunction synapse with efficient photoelectric dual modulation and versatility," Adv. Mater. 31, 1806227 (2019). - [153] Kim, S. H., Yi, S.-G., Park, M. U., Lee, C., Kim, M., and Yoo, K.-H, "Multilevel MoS<sub>2</sub> optical memory with photoresponsive top floating gates," ACS Appl. Mater. Inter. 11, 25306–25312 (2019). - [154] Yi, S.-G., Park, M.U., Kim, S.H., Lee, C.J., Kwon, J., Lee, G.-H., and Yoo, K.-H., "Artificial synaptic emulators based on MoS<sub>2</sub> flash memory devices with double floating gates," ACS Appl. Mater. Inter. 10, 31480–31487 (2018). - [155] Vu, Q.A., Shin, Y.S., Kim, Y.R., Nguyen, V.L., Kang, W.T., Kim, H., Luong, D.H., Lee, I.M., Lee, K., Ko, D.-S., et al., "Two-terminal floating-gate memory with van der Waals heterostructures for ultrahigh on/off ratio," Nat. Commun. 7, 12725 (2016). - [156] Tian, H., Guo, Q., Xie, Y., Zhao, H., Li, C., Cha, J.J., Xia, F., and Wang, H., "Anisotropic black phosphorus synaptic device for neuromorphic applications," Adv. Mater. 28, 4991–4997 (2016). - [157] Tian, H., Cao, X., Xie, Y., Yan, X., Kostelec, A., DiMarzio, D., Chang, C., Zhao, L.D., Wu, W., Tice, J., et al., "Emulating bilingual synaptic response using a junction-based artificial synaptic device," ACS Nano 11, 7156–7163 (2017). - [158] Sun, L., Zhang, Y., Hwang, G., Jiang, J., Kim, D., Eshete, Y.A., Zhao, R., and Yang, H., "Synaptic computation enabled by Joule heating of single-layered semiconductors for sound localization," Nano Lett. 18, 3229–3234 (2018). - [159] Das, S., Dodda, A., and Das, S., "A biomimetic 2D transistor for audiomorphic computing," Nat. Commun. 10, 3450 (2019). - [160] He, C., Tang, J., Shang, D.S., Tang, J., Xi, Y., Wang, S., Li, N., Zhang, Q., Lu, J.K., Wei, Z., et al., "Artificial synapse based on van der Waals heterostructures with tunable synaptic functions for neuromorphic computing," ACS Appl. Mater. Inter. 12, 11945–11954 (2020). - [161] L., Liao, W., Wong, S.L., Yu, Z.G., Li, S., Lim, Y.-F., Feng, X., Tan, W.C., Huang, X., Chen, L., et al., "Artificial synapses based on multiterminal memtransistors for neuromorphic application," Adv. Funct. Mater. 29, 1901106 (2019). - [162] Bu, X., Xu, H., Shang, D., Li, Y., Lv, H. and Liu, Q., "Ion-Gated Transistor: An Enabler for Sensing and Computing Integration," Adv. Intell. Syst., 2, 2000156 (2020). - [163] Ling, H., Koutsouras, D. A., Kazemzadeh, S., van de Burgt, Y., Yan, F., Gkoupidenis, P., "Electrolyte-Gated Transistors for Synaptic Electronics, Neuromorphic Computing, and Adaptable Biointerfacing," Applied Physics Reviews 7(1), 011307 (2020). - [164] Huang, H., Ge, C., Liu, Z., Zhong, H., Guo, E., He, M., Wang, C., Yang, G., Jin, K., "Electrolyte-Gated Transistors for Neuromorphic Applications," Journal of Semiconductors 42(1), 013103 (2021). - [165] R. A. John, F. Liu, N. A. Chien, M. R. Kulkarni, C. Zhu, Q. Fu, A. Basu, Z. Liu, N. Mathews et al., "Synergistic gating of electro-iono-photoactive 2D chalcogenide neuristors: coexistence of hebbian and homeostatic synaptic metaplasticity," Adv. Mater. 30, 1800220 (2018). - [166] J. Zhu, Y. Yang, R. Jia, Z. Liang, W. Zhu, Z. U. Rehman, L. Bao, X. Zhang, Y. Cai, L. Song, R. Huang, "Ion gated synaptic transistors based on 2D van der Waals crystals with tunable diffusive dynamics," Adv. Mater. 30, 1800195 (2018). - [167] X. Zhu, D. Li, X. Liang and W. D. Lu, "Ionic modulation and ionic coupling effects in MoS<sub>2</sub> devices for neuromorphic computing," Nat. Mater. 18, 141–148 (2019). - [168] C. S. Yang, D. S. Shang, N. Liu, G. Shi, X. Shen, R. C. Yu, Y. Q. Li, Y. Sun, "A synaptic transistor based on quasi-2D molybdenum oxide," Adv. Mater. 29, 1700906 (2017). - [169] C-S. Yang, D-S. Shang, N. Liu, E. J. Fuller, S. Agrawal, A. A. Talin, Y-Q. Li, B-G. Shen, Y. Sun, "All-solid-state synaptic transistor with ultralow conductance for neuromorphic computing," Adv. Funct. Mater. 28, 1804170 (2018). - [170] M. Chen, Y. Wang, N. Shepherd, C. Huard, J. Zhou, L. J. Guo, W. Lu, and X. Liang, "Abnormal multiple charge memory states in exfoliated few-layer WSe<sub>2</sub> transistors," ACS Nano 11, 1091–1102 (2017). - [171] Kim, S. G., Kim, S. H., Park, J., Kim, G. S., Park, J. H., Saraswat, K. C., Kim, J., and Yu, H.Y., "Infrared detectable MoS<sub>2</sub> phototransistor and its application to artificial multilevel optic-neural synapse," ACS Nano 13, 10294–10300 (2019). - [172] Zhang, M., Fan, Z., Jiang, X., Zhu, H., Chen, L., Xia, Y., Yin, J., Liu, X., Sun, Q., and Zhang, D.W., "MoS<sub>2</sub>-based Charge-trapping synaptic device with electrical and optical modulated conductance," Nanophotonics 9, 2475–2486 (2020). - [173] D. Lee, E. Hwang, Y. Lee, Y. Choi, J. S. Kim, S. Lee, J. H. Cho, "Multibit MoS<sub>2</sub> photoelectronic memory with ultrahigh sensitivity," Adv. Mater. 28, 9196–9202 (2016). - [174] Lee, J., Pak, S., Lee, YW. et al., "Monolayer optical memory cells based on artificial trap-mediated charge storage and release," Nat Commun 8, 14734 (2017). - [175] Luo, Z.-D., Xia, X., Yang, M.-M., Wilson, N.R., Gruverman, A., and Alexe, M., "Artificial optoelectronic synapses based on ferroelectric field-effect enabled 2D transition metal dichalcogenide memristive transistors," ACS Nano 14, 746–754. - [176] L. Mennel, J. Symonowicz, S. Wachter, D. K. Polyushkin, A. J. Molina-Mendoza and T. Mueller, "Ultrafast machine vision with 2D material neural network image sensors." Nature 579, 62–66 (2020). - [177] Ahmed, T., Kuriakose, S., Mayes, E.L.H., Ramanathan, R., Bansal, V., Bhaskaran, M., Sriram, S., and Walia, S., "Optically stimulated artificial synapse based on layered black phosphorus." Small 15, e1900966 (2019). - [178] Pradhan, B., Das, S., Li, J., Chowdhury, F., Cherusseri, J., Pandey, D., Dev, D., Krishnaprasad, A., Barrios, E., Towers, A., et al., "Ultrasensitive and ultrathin phototransistors and photonic synapses using perovskite quantum dots grown from graphene lattice," Sci. Adv. 6, eaay5225 (2020). - [179] Ni, Z., Wang, Y., Liu, L., Zhao, S., Xu, Y., Pi, X., and Yang, D., "Hybrid structure of silicon nanocrystals and 2D WSe<sub>2</sub> for broadband optoelectronic synaptic devices", In 2018 IEEE International Electron Devices Meeting, pp. 38.5.1–38.5.4 (2018). - [180] Zhou, F., Zhou, Z., Chen, J., Choy, T.H., Wang, J., Zhang, N., Lin, Z., Yu, S., Kang, J., Wong, H.S.P., et al., "Optoelectronic resistive random access memory for neuromorphic vision sensors," Nat. Nanotechnol. 14, 776–782 (2019). - [181] He, H. K., Yang, R., Zhou, W., Huang, H. M., Xiong, J., Gan, L., Zhai, T. Y., and Guo, X., "Photonic potentiation and electric habituation in ultrathin memristive synapses based on monolayer MoS<sub>2</sub>," Small 14, 1800079 (2018). - [182] Wang, S., Hou, X., Liu, L., Li, J., Shan, Y., Wu, S., Zhang, D. W., and Zhou, P., "A Photoelectric-Stimulated MoS<sub>2</sub> Transistor for Neuromorphic Engineering", Research 2019, 1618798. - [183] Krishnaprasad, A., Choudhary, N., Das, S., Dev, D., Kalita, H., Chung, H.-S., Aina, O., Jung, Y., Roy, T., "Electronic Synapses with Near-Linear Weight Update Using MoS<sub>2</sub>/Graphene Memristors," Appl. Phys. Lett. 2019, 115 (10), 103104. - [184] Seo, S., Jo, S.-H., Kim, S., Shim, J., Oh, S., Kim, J.-H., Heo, K., Choi, J.-W., Choi, C., Oh, S., et al., "Artificial optic-neural synapse for colored and color-mixed pattern recognition," Nat. Commun. 9, 5106–5113 (2018). - [185] Xiang, D., Liu, T., Xu, J. et al., "Two-dimensional multibit optoelectronic memory with broadband spectrum distinction," Nat Commun 9, 2966 (2018). - [186] Bessonov, A. A., Kirikova, M. N., Petukhov, D. I., Allen, M., Ryhänen, T., and Bailey, M. J. A., "Layered memristive and memcapacitive switches for printable electronics," Nat. Mater. 14, 199–204. - [187] Tian, H., Wang, X., Wu, F., Yang, Y., and Ren, T.-L., "High performance 2D perovskite/graphene optical synapses as artificial eyes", In 2018 IEEE International Electron Devices Meeting, pp. 38.6.1–38.6.4 (2018). - [188] Kumar, M., Ban, D.-K., Kim, S.M., Kim, J., and Wong, C.-P., "Vertically aligned WS<sub>2</sub> layers for high-performing memristors and artificial synapses," Adv. Electron. Mater. 5, 1900467 (2019). - [189] Yan, X., Zhao, Q., Chen, A.P., Zhao, J., Zhou, Z., Wang, J., Wang, H., Zhang, L., Li, X., Xiao, Z., et al., "Vacancy-induced synaptic behavior in 2D WS<sub>2</sub> nanosheet–based memristor for low-power neuromorphic computing," Small 15, 1901423 (2019). - [190] Bhattacharjee, S., Wigchering, R., Manning, H.G. et al., "Emulating synaptic response in n- and p-channel MoS<sub>2</sub> transistors by utilizing charge trapping dynamics." Sci Rep 10, 12178 (2020). - [191] Indiveri, G., Linares-Barranco, B., Hamilton, T., van Schaik, A., Etienne-Cummings, R., Delbruck, T., et al., "Neuromorphic Silicon Neuron Circuits," Frontiers in Neuroscience 5, 73 (2011). - [192] Merolla, P. A., Arthur, J. V., Alvarez-Icaza, R., Cassidy, A. S., Sawada, J., Akopyan, et al., "Million Spiking-Neuron Integrated Circuit with a Scalable Communication Network and Interface," Science 345 (6197), 668–673 (2014). - [193] J. M. Cruz-Albrecht, M. W. Yung and N. Srinivasa, "Energy-Efficient Neuron, Synapse and STDP Integrated Circuits," IEEE Transactions on Biomedical Circuits and Systems 6(3), 246-256 (2012). - [194] Sourikopoulos, I., Hedayat, S., Loyez, C., Danneville, F., Hoel, V., Mercier, E., Cappy, A., "A 4-fJ/Spike Artificial Neuron in 65 nm CMOS Technology," Frontiers in Neuroscience 11, 123 (2017). - [195] B. Das, J. Schulze and U. Ganguly, "*Ultra-Low Energy LIF Neuron Using Si NIPIN Diode for Spiking Neural Networks*," IEEE Electron Device Letters, 39(12), 1832-1835 (2018). - [196] Lanza, M., Wong, H.-S. P., Pop, E., Ielmini, D., Strukov, et al., "Recommended Methods to Study Resistive Switching Devices," Adv. Electron. Mater. 5, 1800143 (2019). - [197] Feng, X., Li, Y., Wang, L., Chen, S., Yu, Z. G., Tan, W. C., Macadam, N., Hu, G., Huang, L., Chen, L., Gong, X., Chi, D., Hasan, T., Thean, A. V.-Y., Zhang, Y.-W., Ang, K.-W., "A Fully Printed Flexible MoS<sub>2</sub> Memristive Artificial Synapse with Femtojoule Switching Energy," Adv. Electron. Mater. 5, 1900740 (2019). - [198] T-Y. Wang, J-L. Meng, Z-Y. He, L. Chen, H. Zhu, Q-Q. Sun, S-J. Ding, P. Zhou, D. W. Zhang, "Ultralow power wearable heterosynapse with photoelectric synergistic modulation," Adv. Sci. 7, 1903480 (2020). - [199] M. Marega, G., Zhao, Y., Avsar, A. et al. "Logic-in-memory based on an atomically thin semiconductor." Nature 587, 72–77 (2020). - [200] Zhou, F., Chai, Y., "Near-sensor and in-sensor computing," Nat Electron 3, 664–671 (2020). - [201] Chai, Y., "In-sensor computing for machine vision." Nature, 579, 32-33 (2020). - [202] Wang, C.-Y., Liang, S.-J., Wang, S., Wang, P., Li, Z., Wang, Z., Gao, A., Pan, C., Liu, C., Liu, J., et al., "Gate-Tunable van Der Waals Heterostructure for Reconfigurable Neural Network Vision Sensor," Sci. Adv. 6(26), eaba6173 (2020). - [203] Hou, X., Liu, C., Ding, Y., Liu, L., Wang, S., Zhou, P., "A Logic-Memory Transistor with the Integration of Visible Information Sensing-Memory-Processing," Adv. Sci. 7, 2002072 (2020). - [204] S. Wang, C-Y. Wang, P. Wang, C. Wang, Z-A. Li, C. Pan, Y. Dai, A. Gao, et al., "Networking retinomorphic sensor with memristive crossbar for brain-inspired visual perception," National Science Review, 8(2), nwaa172 (2021). - [205] Choi, C., Leem, J., Kim, M.S. et al., "Curved neuromorphic image sensor array using a MoS<sub>2</sub>-organic heterostructure inspired by the human visual recognition system," Nat Commun 11, 5934 (2020). - [206] Ahmed, T., Tahir, M., Low, M. X., Ren, Y., Tawfik, S. A., Mayes, E. L. H., Kuriakose, S., Nawaz, S., Spencer, M. J. S., Chen, H., Bhaskaran, M., Sriram, S., Walia, S., "Fully Light-Controlled Memory and Neuromorphic Computation in Layered Black Phosphorus," Adv. Mater. 2004207 (2020). - [207] Rodrigues, S.P., Yu, Z., Schmalenberg, P. et al., "Weighing in on photonic-based machine learning for automotive mobility," Nat. Photonics 15, 66–67 (2021). - [208] Liao, F., Zhou, F., Chai, Y., "Neuromorphic Vision Sensors: Principle, Progress and Perspectives," Journal of Semiconductors, 42(1), 013105 (2021). - [209] Sun, K., Chen, J., Yan, X., "The Future of Memristors: Materials Engineering and Neural Networks," Adv. Funct. Mater. 2006773 (2020). - [210] Y. V. Pershin, "A Demonstration of Implication Logic Based on Volatile (Diffusive) Memristors," IEEE Transactions on Circuits and Systems II: Express Briefs, 66(6), 1033-1037 (2019). - [211] Pickett, M.D., G. Medeiros-Ribeiro, and R.S. Williams, "A scalable neuristor built with Mott memristors," Nature Materials 12, 114 (2012). - [212] W. Yi, K. K. Tsang, S. K. Lam, X. Bai, J. A. Crowell, and E. A. Flores, "Biological plausibility and stochasticity in scalable VO<sub>2</sub> active memristor neurons," Nature Communications 9(1), 4661 (2018). - [213] Kalita, H., Krishnaprasad, A., Choudhary, N., Das, S., Dev, D., Ding, Y., Tetard, L., Chung, H.-S., Jung, Y., and Roy, T., "Artificial neuron using vertical MoS<sub>2</sub>/graphene threshold Switching Memristors," Sci. Rep. 9, 53–60 (2019). - [214] Dev, D., Krishnaprasad, A., Shawkat, M.S., He, Z., Das, S., Fan, D., Chung, H.-S., Jung, Y., and Roy, T., "2D MoS<sub>2</sub>-based threshold switching memristor for artificial neuron," IEEE Electron. Device Lett. 41, 936–939 (2020). - [215] Hao, S., Ji, X., Zhong, S., Pang, K. Y., Lim, K. G., Chong, T. C., and Zhao, R., "A monolayer leaky integrate-and-fire neuron for 2D memristive neuromorphic networks," Adv. Electron. Mater. 6, 1901335 (2020). - [216] Chen, Y., Wang, Y., Luo, Y., Liu, X., Wang, Y., Gao, F., Xu, J., Hu, E., Samanta, S., and Wan, X., "Realization of artificial neuron using MXene Bidirectional threshold switching memristors," IEEE Electron. Device Lett. 40, 1686–1689 (2019). - [217] Bao, L., Zhu, J., Yu, Z., Jia, R., Cai, Q., Wang, Z., Xu, L., Wu, Y., Yang, Y., Cai, Y., et al. "Dual gated MoS2 neuristor for neuromorphic computing," ACS Appl. Mater. Inter. 11, 41482–41489 (2019). - [218] Pérez Tomàs, A., Lira Cantú, M., Catalan, G., "Above-Bandgap Photovoltages in Antiferroelectrics," Advanced Materials, 28(43), p. 9644-9647 (2016).