# UNIVERSIDADE FEDERAL DO RIO GRANDE DO SUL INSTITUTO DE INFORMÁTICA PROGRAMA DE PÓS-GRADUAÇÃO EM MICROELETRÔNICA

FELIPE KALINSKI FERREIRA

# System-in-Package for IoT Sigfox Applications

Thesis presented in partial fulfillment of the requirements for the degree of Master of Microelectronics

Advisor: Prof. Dr. Hamilton Klimach

Porto Alegre February 2023 Ferreira, Felipe Kalinski

System-in-Package for IoT Sigfox Applications / Felipe Kalinski Ferreira. – Porto Alegre: PGMICRO da UFRGS, 2023.

108 f.: il.

Thesis (Master) – Universidade Federal do Rio Grande do Sul. Programa de Pós-Graduação em Microeletrônica, Porto Alegre, BR–RS, 2023. Advisor: Hamilton Klimach.

Packaging. 2. System-in-Package. 3. Internet of Things.
 Sigfox. I. Klimach, Hamilton. II. Título.

UNIVERSIDADE FEDERAL DO RIO GRANDE DO SUL Reitor: Prof. Carlos André Bulhões Vice-Reitora: Prof<sup>a</sup>. Patricia Pranke Pró-Reitor de Pós-Graduação: Prof. Celso Giannetti Loureiro Chaves Diretora do Instituto de Informática: Prof<sup>a</sup>. Carla Maria Dal Sasso Freitas Coordenador do PGMICRO: Prof. Tiago Roberto Balen Bibliotecária-chefe do Instituto de Informática: Beatriz Regina Bastos Haro

"I have not failed... I've just found 10,000 ways that won't work." — THOMAS A. EDISON

## ACKNOWLEDGEMENTS

I dedicate this work to my wife and new-born son, Vanessa Machado Martins and José, that motivates me and made the life such a joyful experience. I would like to thank my parents, Dilmar Nunes Ferreira e Maria Kalinski Ferreira for all the support given to my studies and life untill this moment.

My advisor, professor Hamilton Klimach, for all the excellent discussions that helped me learn so much about microelectronics.

My friends from HT Micron Semicondutores, Maurício Carlotto Ribeiro, Vilson Petry, Willyan Hasenkamp and Giovani Pesenti, for the excellent discussions about microelectronics, packaging and product development. Thanks for the opportunity to be part of such a great team.

My friends from Unisinos Semiconductors Institute (ITT Chip), Celso Peter, Élcio Kondo and Marcelo Moraes for the countless hours discussing semiconductor packaging and test.

For HT Micron Semicondutores company efforts to succefully provide the best conditions for prototype the device proposed in this work. To the ITT Chip support and research facilities, the IC Brazil program and MCTI, the Federal University of Rio Grande do Sul (UFRGS) and the incentives provided by the PADIS research program.

## ABSTRACT

In this work, the System-in-Package (SiP) electronic circuit manufacturing technology is presented as an economically viable alternative for implementing solutions where circuits processed in different technologies need to be integrated into a single, compact device. This technology is explored here through the development of a complete hardware platform designed for implementing devices for the Internet of Things (IoT) in the SigFox standard. The platform consists of an RF front-end module, a sub-GHz radio transceiver capable of operating in any global SigFox configuration, and an ARM M0+ microcontroller with 64 Kbytes of Flash memory, 8 Kbytes of RAM, a 2Kbyte EEPROM, a 12-bit 1.14Msps analog-to-digital multi-channel interface, a 12-bit digital-to-analog interface, ultra-low-power comparators for implementing a wake-up system, and a complete set of digital communication peripherals. In addition to this SiP, only a power source (e.g. two AAA batteries) and an antenna are required to implement applications on the SigFox network.

The system integrates an MCU, a radio transceiver, and an RF front-end module, enabling global operation of this device through Sigfox Monarch technology. The SiP operates from a supply voltage of 2.7-3.6 V, and its RF output power is programmable in the range of -30 dBm to 26 dBm. Operating at a supply voltage of 3.3V, it consumes 188.5 mA or 23 mA for RF output power of 22 dBm or 12.8 dBm, at 902.2MHz and 868.13 MHz, respectively. The device also offers a current consumption of 3  $\mu$  A in deep sleep mode. The proposed SiP design has successfully met all the requirements for Sigfox Verified certification, enabling the Sigfox Monarch function as well. Currently, it represents the solution with the smallest dimensions approved for Sigfox in the global market, measuring only 13 mm  $\times$  1.1 mm.

Keywords: Packaging. System-in-Package. Internet of Things. Sigfox.

## **RESUMO**

Neste trabalho é apresentada a tecnologia de fabricação de circuitos eletrônicos Systemin-Package (SiP), que se oferece como uma alternativa economicamente interessante para a implementação de soluções, onde circuitos processados em tecnologias diversas devem ser integrados em um único dispositivo de tamanho mínimo. Esta tecnologia é aqui explorada através do desenvolvimento de uma plataforma completa de hardware, voltada à implementação de dispositivos para a Internet das Coisas (IoT) no padrão SigFox. Esta plataforma é composta por um módulo *front-end* de RF, um rádio transceptor sub-GHz, capaz de operar em qualquer configuração global do padrão SigFox, além de um microcontrolador ARM M0+, com 64 Kbytes de memória Flash, 8 Kbytes de memória RAM, uma EEPROM de 2Kbytes, interface multi-canal analógico-digital de 12 bits e 1.14Msps, interface digital-analógico de 12 bits, comparadores ultra-low-power para implementação de um sistema de wake-up e linha completa de periféricos de comunicação digital. Além deste SiP, é necessário apenas a conexão de uma fonte de energia (bateria ou 2 pilhas AAA) e de uma antena, para implementar aplicações ma rede SigFox.

O sistema integra uma MCU, um rádio transceptor e um módulo *front-end* de RF, que habilita a operação global deste dispositivo através da tecnologia Sigfox Monarch. O SiP trabalha a partir de uma tensão de alimentação de 2.7-3.6 V e sua potência de saída de RF é programável na faixa de -30 dBm até 26 dBm. Operando com uma tensão de alimentação de 3.3V, ele consome 188.5 mA ou 23 mA para a potência de saída de RF de 22 dBm ou 12.8 dBm, em 902.2MHz e 868.13 MHz respectivamente. O dispositivo também oferece um consumo de corrente de 3  $\mu$ A no modo *deep sleep*. O *design* de SiP proposto, atingiu todos os requisitos da certificação Sigfox Verified com sucesso, habilitando também a função Sigfox Monarch, representando atualmente a solução com as menores dimensões homologada para SigFox no mercado mundial, com apenas 13 mm × 13 mm × 1.1 mm.

Palavras-chave: Encapsulamento, System-in-Package, Internet das Coisas, Sigfox.

# LIST OF ABBREVIATIONS AND ACRONYMS

- SiP System-in-Package
- IoT Internet of Things
- IC Integrated Circuit
- PCB Printed Circuit Board
- THT Through Hole Technology
- TO Transistor Outline
- DIP Dual-in-Line Package
- SMT Surface Mount Technology
- SMD Surface Mount Devices
- SOT Small Outline Transistor
- SOP Small Outline Package
- PLCC Plastic Leaded Chip Carrier
- QFP Quad Flat Package
- QFN Quad Flat No-Lead Package
- BGA Ball Grid Array
- WL-CSPWafer-Level Chip-Scale Package
- CSP Chip-Scale Package
- MCM Multi-Chip Modules
- RF Radio Frequency
- MEMS Micro-Electro-Mechanical Systems
- SoP System-on-Package
- SoC System-on-Chip
- NRE Non-Recurring Engineering
- R&D Research and Development

| LGA   | Land Grid Array                             |
|-------|---------------------------------------------|
| CTE   | Coefficient of Thermal Expansion            |
| BT    | Bismaleimide Triazine                       |
| FR4   | Flame-Retardant 4                           |
| SMA   | Surface Mount Assembly                      |
| UV    | Ultraviolet                                 |
| CMP   | Chemical and Mechanical Polishing           |
| DI    | Deionized                                   |
| KGD   | Known Good Dies                             |
| RoHS  | Restriction of Certain Hazardous Substances |
| EFO   | Electronic Flame Off                        |
| EMC   | Epoxy Mold Compound                         |
| MAP   | Molded Array Packages                       |
| FDA   | Food and Drug Administration                |
| AiP   | Antenna-in-package                          |
| OPA   | Optical Phased Arrays                       |
| ASIC  | Application-Specific Integrated Circuit     |
| LiDAR | Light Detection and Ranging                 |
| TIA   | Trans-Impedance Amplifier                   |
| SPAD  | Single-Photon Avalanche Diode               |
| DAF   | Die Attach Film                             |
| LCP   | Liquid Crystal Polymer                      |
| LPWAN | Low Power Wide Area Network                 |
| ISM   | Industrial, Scientific and Medical          |
| GSM   | Global System for Mobile Communications     |
|       |                                             |

LTE Long Term Evolution

- CSS Chirp Spread Spectrum
- UNB Ultra Narrouw Band
- RC Radio Configuration
- M2M Machine-to-Machine
- QoS Quality of Service
- PoC Proce of Concept
- LVS Layout-Versus-Schematic
- BOM Bill Of Materials
- OEM Original Equipment Manufacturer
- SO Sigfox Operator
- MOQ Minimum Order Quantity
- ETSI e European Telecommunications Standards Institute
- LBT Listen Before Talk
- EIRP Effective Isotropic Radiated Power
- PER Package Error Rate
- OOK On-Off Keying
- ID Device Identifier
- ECC Error Correcting Code
- FCS Frame Check Sequence
- PA Power Amplifier
- LNA Low Noise Amplifier
- FEM Front-End Module
- XTAL Crystal Oscillator
- GPIO General Purpose Input/Output
- SPI Serial Peripheral Interface
- NSMD Non Solder Mask Defined

- LSB Least Significant Bit
- ADC Analog to digital converter
- DAC Digital to Analog converter
- HP High Power
- BALUN Balanced-Unbalanced
- VNA Vector Network Analyzer
- APD Allegro Package Design
- CPWG Grounded Coplanar Waveguide
- ADS Advanced Design System
- GSG Ground-Signal-Ground
- IF Intermediate Frequency
- SMU Source and Measure Unit
- DUT Device Under Test

# ANATELNational Agency of Telecommunications

# LIST OF SYMBOLS

- $T_g$  Glass Transition Temperature
- $\varepsilon$  Dielectric Constant or Permittivity
- $\varepsilon_r$  Dielectric Constant in relation to the permittivity of a vacuum
- $\varepsilon_o$  Permittivity of a Vacuum
- $\tan \delta$  Dissipation Factor or Loss Tangent
- $TS_{UL}$  Duration of an uplink symbol
- Z<sub>0</sub> Transmission Line Characteristic Impedance

# LIST OF FIGURES

| Figure 1.1 Relative transistor manufacturing cost. Source: (TUMMALA, 2019)                                                    | .18      |
|-------------------------------------------------------------------------------------------------------------------------------|----------|
| Figure 1.2 Common Packages Types. Source: (LI, 2017)                                                                          | .19      |
| Figure 1.3 Level 3 SiP representation. Source: (MADISETTI, 2006)                                                              | .21      |
| Figure 1.4 System-in-Package device. Source: Author                                                                           | .21      |
| Figure 2.1 Packaging assembly flow. Source: Author                                                                            | .25      |
| Figure 2.2 Drilling cost of holes in organic laminate material as a function of hole diameter. <b>Source:</b> (TUMMALA, 2001) | .26      |
| Figure 2.3 Dissipation factor, or loss tangent, schematic representation. <b>Source:</b> (TUMMALA, 2001)                      | .28      |
| Figure 2.4 Reflow oven. Source: (TUMMALA, 2001)                                                                               | .30      |
| Figure 2.5 Thermosonic ball bonding process. Source: (TUMMALA, 2001)                                                          | .33      |
| Figure 2.6 Mold processes: a) Transfer Mold b)Compression Mold. Source: (MIURA                                                | ۱,<br>۵4 |
| 2010)                                                                                                                         | .34      |
| neural recording. <b>Source:</b> (MARKONDEYA; NEDUMTHAKADY; TUM-                                                              |          |
| MALA, 2019)                                                                                                                   | .36      |
| Figure 2.8 Cross-section view of the mmWave transceiver on flip antenna in pack-<br>age. <b>Source:</b> (HO et al., 2019)     | .37      |
| Figure 2.9 Top and bottom view of an AiP for a 60 GHz gesture radar. Source:                                                  |          |
| (NASR et al., 2016)                                                                                                           | .37      |
| Figure 2.10 Advanced packaged solutions for LiDAR sensors. Source: (SATTU                                                     |          |
| et al., 2021)                                                                                                                 | .39      |
| Figure 3.1 Estimated number of devices connected to the internet by 2025. <b>Source:</b> (SWAMY; KOTA, 2020)                  | .41      |
| Figure 3.2 NB-IoT stand-alone deployment and LTE in-band and guard-band de-                                                   |          |
| ployments. Source: (WANG et al., 2017)                                                                                        | .42      |
| Figure 3.3 NB-IoT, Sigfox and LoRa IoT factors comparison. <b>Source:</b> (MEKKI et al., 2019)                                | .44      |
| Figure 4.1 System-in-Package simplified design flow. <b>Source:</b> Author                                                    | .47      |
| Figure 4.2 Sigfox network architecture. <b>Source:</b> (GOMEZ et al., 2019)                                                   | .49      |
| Figure 4.3 Power Spectrum Density Compliance Mask. Source: (SIGFOX, 2020)                                                     | .51      |
| Figure 4.4 Commercial Sigfox Modules. <b>Source:</b> Author                                                                   | .52      |
| Figure 4.5 Sigfox frame format. Source: Author                                                                                | .54      |
| Figure 4.6 Sigfox Communication Schemes. Source: (GOMEZ et al., 2019)                                                         | .54      |
| Figure 4.7 RF Transceiver simplified block diagram. <b>Source:</b> (STMICROLEC-<br>TRONICS 2022)                              | 57       |
| Figure 4.8 RE FEM internal block diagram Source (SKYWORKS 2021)                                                               | 58       |
| Figure 4.9 System block diagram Source: (SK1 WORRD, 2021)                                                                     | 60       |
| Figure 4.10 LGA package cross-section <b>Source:</b> Author                                                                   | .61      |
| Figure 4.11 S2-LP die drawing. Source: Author                                                                                 | .67      |
| Figure 4.12 Wire bonding loop <b>Source:</b> Author                                                                           | .62      |
| Figure 4.13 Wire bonding perimeter rules <b>Source:</b> Author                                                                | .63      |
| Figure 4.14 Wire bonding rules. Source: Author                                                                                | .64      |
| Figure 4.15 Passive SMD solder mask customization Source: Author                                                              | .65      |
| Figure 4.16 General spacing SiP design rules. Source: Author                                                                  | .66      |

| Figure 4.17 Marking Diagram. Source: Author                                     | 66          |
|---------------------------------------------------------------------------------|-------------|
| Figure 4.18 Simplified RF Path Diagram. Source: Author                          | 68          |
| Figure 4.19 Simplified RF Path Diagram: TX HP Mode. Source: Author              | 68          |
| Figure 4.20 RF network topology. Source: Author                                 | 69          |
| Figure 4.21 Impedance matching section design. Source: Author                   | 70          |
| Figure 4.22 High order harmonics section design. Source: Author                 | 71          |
| Figure 4.23 Network 1: ideal input impedance. Source: Author                    | 72          |
| Figure 4.24 Network 1: ideal s-parameters magnitude. Source: Author             | 73          |
| Figure 4.25 Simplified RF Path Diagram: TX LP Mode. Source: Author              | 73          |
| Figure 4.26 Simplified RF Path Diagram: RX Mode. Source: Author                 | 73          |
| Figure 4.27 CPWG cross section. Source: (SIMONS, 2004)                          | 74          |
| Figure 4.28 Crystal layout section. Source: Author                              | 75          |
| Figure 4.29 SiP bonding diagram and assembly reference. Source: Author          | 76          |
| Figure 4.30 Three dimensional model for SiP layout. Source: Author              | 77          |
| Figure 4.31 Package pin diagram. Source: Author                                 | 77          |
| Figure 4.32 Substrate materials stack-up model. Source: Author                  | 78          |
| Figure 4.33 Network 1 - Layout. Source: Author                                  | 78          |
| Figure 4.34 Package pin diagram. Source: Author                                 | 79          |
| Figure 4.35 Network 1 s-parameters magnitude. Source: Author                    | 80          |
| Figure 4.36 Network 1 Smith Chart reflection parameters. Source: Author         | 80          |
| Eigung 5.1. System in Deckage Sigfer module Sources Author                      | 01          |
| Figure 5.1 System-In-Fackage Sigiox module. Source: Author                      | 01          |
| Figure 5.2 Process control image for wire hand loop inspection Source: Author   | 0.3         |
| Figure 5.5 Flocess control image for whe bolid loop inspection. Source: Author  | 05<br>      |
| Figure 5.4 SIF panel, without mold. Source: Author                              | 04<br>      |
| Figure 5.6 DE Natural massurement satur Source: Author                          | 04          |
| Figure 5.0 KF Network measurement setup. Source: Author                         | 0J<br>86    |
| Figure 5.7 Calibration group delay validation. Source: Author                   | 80          |
| Figure 5.0 Network 1 insertion loss personator Source: Author                   | 0/          |
| Figure 5.9 Network 1 input port raturn loss Source: Author                      | / 0<br>00   |
| Figure 5.10 Network 1 input joint feturi 1088. Source: Author                   | 00          |
| Figure 5.11 Network 1 input impedance on Sinth Chart. Source: Author            | 00<br>or 80 |
| Figure 5.12 Monte Carlo simulation for network's input impedance. Source: Autor | 20. IC      |
| Figure 5.1.7 Measurement setup connections diagram. Source: Author              | 00          |
| Figure 5.15 Power Spectral Density for each DC Source: Author                   | 90<br>02    |
| Figure 5.16 Transitional Dynamic Frequency Drift Source: Author                 | 92          |
| Figure 5.10 Transitional Dynamic Fiequency Difft. Source: Author                |             |
| Figure A.1 Transmission line lumped element equivalent circuit                  | 105         |

# LIST OF TABLES

| Table 3.1 | LPWAN technologies: Sigfox, LoRa, and NB-IoT. Source: (MEKKI et |    |
|-----------|-----------------------------------------------------------------|----|
| al., 2    | 019)                                                            | 45 |
|           |                                                                 |    |
| Table 4.1 | Sigfox Regional parameters. Source: Author                      | 50 |
| Table 4.2 | Sigfox Monarch Center Frequencies. Source: (SIGFOX, 2019)       | 52 |
| Table 4.3 | Sigfox Modules Market Benchmark. Source: Author                 | 53 |
| Table 4.4 | Wire Bonding Packaging Layout Rules. Source: Author             | 63 |
| Table 4.5 | Substrate Material Specification. Source: Author                | 64 |
| Table 4.6 | General spacing SiP design rules                                | 67 |
| Table 5 1 | Sigfar DCa Macauramenta                                         | 01 |
| Table 5.1 | Sigiox RCs Measurements                                         | 91 |
| Table 5.2 | Sigfox Commercial Modules Comparison                            | 94 |

# CONTENTS

| 1 IN'      | <b>FRODUCTION</b>                                           | 17       |
|------------|-------------------------------------------------------------|----------|
| 1.1        | The need for Advanced Packaging Technologies                | 17       |
| 1.2 I      | Packaging Solutions                                         | 18       |
| 1.3 V      | What is a System-in-Package?                                | 20       |
| 1.4 I      | Brazil and the Semiconductor Industry                       | 22       |
| 1.5 (      | Organization                                                | 23       |
| 2 SY       | STEM-IN-PACKAGE TECHNOLOGY                                  | 24       |
| 2.1 I      | Packaging Processes                                         | 24       |
| 2.1.1      | Package Substrate                                           | 24       |
| 2.1.1      | .1 Mechanical Characteristics                               | 25       |
| 2.1.1      | .2 Electrical Characteristics                               | 27       |
| 2.1.2      | Surface Mount Technology                                    | 28       |
| 2.1.2      | .1 Solder-Paste Printing                                    | 29       |
| 2.1.2      | .2 Pick and Place                                           | 29       |
| 2.1.2      | .3 Reflow Soldering                                         | 29       |
| 2.1.3      | Die Assembly                                                | 30       |
| 2.1.3      | .1 Wafer Thinning                                           | 30       |
| 2.1.3      | .2 Wafer Dicing                                             | 31       |
| 2.1.3      | .3 Die attach                                               | 32       |
| 2.1.3      | .4 Wire-Bonding                                             | 32       |
| 2.1.4      | Encapsulation                                               | 33       |
| 2.2        | Review of state-of-the-art in SiP Applications              | 35       |
| 2.2.1      | Implantable Electronic Systems                              | 35       |
| 2.2.2      | Antenna-in-Package Technology                               | 36       |
| 2.2.3      | Automotive light Detection and Ranging (LiDAR) Applications | 38       |
| 2.3 \$     | Status of the Technology                                    | 39       |
| 3 IN'      | FERNET OF THINGS                                            | 40       |
| 3.1 I      | Low Power Wide Area Networks                                | 40       |
| 3.1.1      | NB-IoT                                                      | 41       |
| 3.1.2      | LoRa                                                        | 42       |
| 3.1.3      | Sigfox                                                      | 43       |
| 3.2        | fechnologies Characteristics Comparison                     | 43       |
| 4 SIC      | GFOX SYSTEM-IN-PACKAGE DESIGN                               | 46       |
| 4.1 I      | Design Methotology                                          | 46       |
| 4.2 8      | System Specification                                        | 48       |
| 4.2.1      | Sigfox Technology                                           | 48       |
| 4.2.2      | Sigtox Global Operation: The Monarch Feature                | 51       |
| 4.2.3      | Competitors Modules on the Market                           | 52       |
| 4.2.4      | Sigfox Current Consumption Model                            | 53       |
| 4.2.5      | Strategic Definitions                                       | 55       |
| 4.2.6      | Product Requirements                                        | 56       |
| 4.3 8      | system Architecture                                         | 56       |
| 4.3.1      | System Elements                                             | 56       |
| 4.3.2      | SIP Block Diagram                                           | 59<br>60 |
| <b>4.4</b> | cackaging Design                                            | 0U<br>(1 |
| 4.4.1      | Die processing                                              |          |
| 4.4.2      | Wire-bonding                                                | 62       |
| 4.4.3      | Substrate Definitions                                       | b4       |

| 4.4.4 Molding                                             | 65  |
|-----------------------------------------------------------|-----|
| 4.4.5 General Spacing Design Rules                        | 65  |
| 4.4.6 Packaging Singulization and Marking                 | 66  |
| 4.5 Circuit Design                                        | 67  |
| 4.5.1 RF Path Design                                      | 67  |
| 4.5.1.1 TX HP Mode                                        | 68  |
| 4.5.1.2 TX LP Mode                                        | 71  |
| 4.5.1.3 RX Mode                                           | 72  |
| 4.5.2 Layout Design and Package Outline                   | 72  |
| 4.6 RF Simulations                                        | 76  |
| 4.6.1 Simulation Setup                                    | 77  |
| 4.6.2 Network 1 - Simulation Results                      | 79  |
| 5 RESULTS                                                 | 81  |
| 5.1 Package Assembly and Bring Up                         | 82  |
| 5.2 RF Network                                            | 83  |
| 5.2.1 Measurement Setup                                   |     |
| 5.2.2 Network 1 Results                                   |     |
| 5.3 Radio Performance                                     | 87  |
| 5.3.1 Measurement Setup                                   |     |
| 5.3.2 Output Power and Efficiency                         | 91  |
| 5.3.3 Power Spectral Density Compliance Mask              | 91  |
| 5.3.4 Transitional Dynamic Frequency Drift                | 92  |
| 5.4 Competitors Comparison and Other Results              |     |
| 6 CONCLUSIONS                                             | 95  |
| REFERENCES                                                | 96  |
| LIST OF PUBLICATIONS                                      |     |
| APPENDIX A — RF AND MICROWAVES FUNDAMENTALS               |     |
| A.1 General Considerations                                |     |
| A.2 Transmission Line Theory                              |     |
| A.2.1 Transmission Line Wave Equations                    |     |
| A.2.2 The Characteristic Impedance of a Transmission Line | 107 |
| A.2.3 The Propagation Constant                            | 107 |
| A.2.4 The Reflection Coefficient                          |     |

## **1 INTRODUCTION**

In the last decades, semiconductor devices enabled the continuous development of technologies that improve the quality of life for the whole world population (WAC et al., 2015). Today is hard to imagine our lives without a computer, a piece of information that does not travel the world in seconds, or a surgeon on a surgical intervention without the support of its specific equipment. The need for improvement in the quality of life made the semiconductor industry develop intensely during this period, and consequently, as packaging technologies. This work will discuss the System-in-Package (SiP) technology and the design of a product based on it.

### 1.1 The need for Advanced Packaging Technologies

A business case commonly drives new semiconductor product development, and the expected large volumes for Internet of Things (IoT) devices have been driving the electronics devices market (LEA, 2018) and consequently the semiconductor industry. In this market, it is always desirable to have low-cost end devices to enable most highvolume applications.

Since the first transistor was developed in 1947 (SHOCKLEY, 1984), semiconductors rapidly evolved into a key enabler for technology in our society. In 1965, Gordon Moore conducted a study predicting that the number of transistors on a silicon chip would double approximately every two years. This study was known as Moore's Law (MOORE et al., 1965). After that, referred to as scaling, the transistor size is reduced in each successive generation of process technology and has been used to set targets in the semiconductor industry for integrated circuits (ICs) over the last six decades (TUMMALA, 2019). However, this paradigm is ending for technical and economic reasons. The physical limitations of feature size down to a few nanometers and approaching atomic dimensions makes the cost of processing a Si wafer rocket. The semiconductor industry has concluded that beyond 14 nm (Fig. 1.1), there was minimal or no cost reduction as the next technology node was introduced (KEYES, 2005). Fig. 1.1 shows the transistor relative cost for different CMOS technologies nodes.

A new industry trend rises where the added value to devices is provided by incorporating functionalities (generally non-digital) that do not necessarily scale according to "Moore's Law". It may complement digital signal and data processing, including in-



Figure 1.1 – Relative transistor manufacturing cost. Source: (TUMMALA, 2019)

teracting with the outside world through sensors, actuators, and subsystems for powering the product or enabling wireless capabilities. These functions may incorporate passive, high-voltage, micro-mechanical components, etc. This new direction, named "More than Moore" (ZHANG; ROOSMALEN, 2010), combines the heterogeneous integration of devices lying outside the chips. This feature has attracted more attention in recent years and has become widely used in industry (LI, 2017). It adds value to the product from a different perspective, and the packaging solutions play an essential role.

## **1.2 Packaging Solutions**

There are many kinds of packaging. Considering the material, it could be a ceramic package, metal package, or plastic package. Ceramic and metal packages are primarily used in aerospace and military industries. In contrast, the plastic package is used for typical applications with lower cost (providing market advantage) and relatively lower reliability. The package forms electrical and mechanical connections between the microelectronic devices and the external peripherals. The package pins connect the chips to other devices using the traces, or copper, in the printed circuit boards (PCBs) for electronic system. Providing environment protection to the chips and components, dissipating heat, guaranteeing power supply, and signals proper operation are the main functions of an electronic package (TUMMALA, 2001).

The history of electronic packaging starts with the through hole technology (THT), which requires drilling a hole for each package pin. At this time, each pin occupies space on both sides of the PCBs. The first package developed dates back to 1955 (BOTTI, 2006), was the Transistor Outline (TO) package. Dual-in-Line Packages (DIP) appeared right after the ICs in the 1960s, providing the traditional THT pin space of 2.54mm. In the

80s, surface-mount technology (SMT) had drastically changed electronic products. Devices are mounted directly onto the PCB surface, called surface-mount devices (SMD). The SMT allows higher manufacturing automation, lower costs, improved quality, and lower area usage for electrical components (TUMMALA; RYMASZEWSKI; KLOPFEN-STEIN, 2013). By the 1990s, the SMT had gained popularity and was used in most hightech electronic products. There were developed a lot of different types of SMD packages as the small outline transistor (SOT), the small outline package (SOP), the plastic leaded chip carrier (PLCC), quad flat package (QFP), etc. In order to reduce the parasitic effect of pins and improve high-frequency signals performance, the leads were removed, evolving to the quad flat no-lead (QFN) package (LI, 2017). As semiconductor technologies advance, the package pin density increases, and the number of pins increases, leading to the ball grid array (BGA) package. A BGA can provide more interconnection pins since the whole bottom surface of the device can be used. The package pins replaces the pads on the bottom of the package, each with a tiny solder ball. Figure 1.2 gives a visual representation of some common packages types.



at Package) (Quad Flat No-lead Package) (Ball Grid Array Pac Figure 1.2 – Common Packages Types. **Source:** (LI, 2017)

Following the BGA trend, in the wafer-level chip-scale package (WL-CSP or simply CSP), the die is mounted on an interposer upon which pads or balls are formed. The pads may also be etched directly onto the silicon wafer, resulting in a package very close to the dimensions of the silicon die (it must have an area no greater than 1.2 times the die's). The CSP technology had been in development since the 1990s, but only in early 2000 that several companies begin the volume production (YOUNG, 1999).

Up to this point, single package solutions were presented, but in the 1980s, multi-

chip modules (MCM), integrating more than one die into a package, gave rise to the System-in-Package (SiP) concept (DAI, 2016). It allows chips manufactured using different technologies to be integrated into a single package (also called heterogeneous integration). The functionality of an entire system such as digital, analog, memories, Radio Frequency (RF), optical, and Micro-Electro-Mechanical Systems (MEMS) functions (ZHANG; ROOSMALEN, 2010). There are different SiP technologies, categorized into three levels for (ZHANG; GRAEF; ROOSMALEN, 2006):

- Level 1 SiP is composed of a wide variety of hybrid electronic components and multiple dies mounted in a high-density multi-layer interconnection substrate constituting a complete system that can work independently.
- Level 2 SiP refers to sub-systems built up using more than just one IC process, such as passive integration on a substrate.
- Level 3 SiPs are built up using heterogeneous technologies and placed or stacked in three-dimensional space, making use of advanced packaging technologies such as chip stacking, embedded components, substrate cavity, integrated passive devices (IPD), through silicon vias (TSV), and Package-on-Package (PoP).

The Level 3 SiP cited by (ZHANG; GRAEF; ROOSMALEN, 2006), its very similar to the system-on-package (SoP) concept, presented on (MADISETTI, 2006) and (TUMMALA; SWAMINATHAN, 2007), from Georgia Institute of Technology. These terms are interchangeably used in this work. Figure 1.3 helps us to understand the technologies that could be used in the Level 3 SiPs.

#### 1.3 What is a System-in-Package?

The System-in-Package is a packaging technology that enables the miniaturization of functional systems into what looks like a single component (Fig.1.4). The size, functionalities, development time, and costs are the main drivers for a SiP product design (TUMMALA, 2001). This kind of device is different from the RF modules that can be easily found on the market and are often composed only of a small printed circuit board (PCB) enclosed by an electromagnetic shield. SiPs take advantage of using integrated circuits (especially bare dies) closer together along with their passive devices, enabling higher area efficiency. In addition, the packaging processes lead to higher system reliability, reduced overall volume, weight, and the complexity of the final system development



Figure 1.3 – Level 3 SiP representation. Source: (MADISETTI, 2006)

(TSUJIMURA, 2020). A great attribute of this technology is the integration of heterogeneous IC technologies, enabling the selection of the best individual processes optimized for the different system blocks such as digital, memory, power, analog, and RF into one single package.



Figure 1.4 – System-in-Package device. Source: Author

The SiP technology and concepts help surpass some limits of the System-on-Chip (SoC) design, having a shorter development cycle, time to market, and much lower non-recurring engineering (NRE) costs compared to an SoC design (TUMMALA; SWAMI-NATHAN, 2007). Compared to SoC, the SiP development cycle could be 1/6 to 1/10 shorter than the SoC development cycle, and the development costs 1/5 to 1/10 lower than SoC development costs (LI, 2017). Using SiP technology, all modules can be certified in advance, so it is only necessary to put the required modules together to form a

multi-function chipset. That makes its use easier for the end-user since it can abstract the system design complexity, focusing on the features that will add more value to their customers.

### 1.4 Brazil and the Semiconductor Industry

The semiconductor industry encompasses the latest technologies abroad different disciplines, fostering intensive knowledge development. It is frequently pushing the science limits and using the technology edge. These characteristics demand massive investments, is hard to sustain, and is one of the main reasons to have only a few companies producing chip around the world (FILHO, 2004). This causes a growing dependency on technology, on a continental scale, around these companies (INTARAKUMNERD; CHAIRATANA; CHAIYANAJIT, 2016). Due to the industry complexity and costs, governmental programs are common in different countries to foster this technology and the industry local development (CHANG; AMSDEN, 1994).

The Brazilian trade balance deficit in electronic products achieved U\$ 14.02 billion in the year 2021 (ABINEE, 2021), but efforts are being made to reduce this value. The Support to Development of Semiconductor's Industry Program (PADIS) was created to foster the industry in the country. To enjoy tax benefits, companies shall invest part of their gross annual earnings in activities focused on research and development (R&D) (FILHO, 2004). Another example was the IC Brazil Training Program, part of the Microelectronics National Plan, to develop specialized resources to design integrated circuits using the industry tools, techniques, and technologies (CARVALHO, 2018).

Despite the deficit in the semiconductor industry, there are some companies in Brazil willing to change this situation. HT Micron Semicondutores is a packaging company that used to act only in the final semiconductor fabrication cycle and saw an opportunity to develop a new line of products. This work aims to describe the design of its first product using the System-in-Package (SiP) technology, resulting from PADIS R&D incentives and the IC Brazil Training Program internship phase, where the author had the opportunity to participate. At the end of this development, the company's know-how on advanced packaging processes was used in conjunction with the IC design knowledge acquired by a team formed by graduates of the program to put a new product on the market.

# **1.5 Organization**

This work started with a brief overview of the System-in-Packaging technology to give a clear view of the product proposed and the semiconductor packaging technology used. The next chapter will bring more details about the packaging, processes, the state-of-the-art, and its history. Chapter 3 discusses the Internet of Things concept and compares technologies for the Low Power Wide Are Networks such as NB-IoT, LoRa, and Sigfox. Chapter 4 starts proposing a design methodology, discusses the system specification, presents the system architecture, the package and circuit design, and the layout implementation to finally show the simulation results. Chapter 5 brings the package assembly results and the device's performance measurement. Chapter 6 closes this work with the author's conclusions.

### 2 SYSTEM-IN-PACKAGE TECHNOLOGY

The following sections of this chapter will discuss some fundamental packaging processes that help understand the basic packaging specifications. This section is followed by a review of the state-of-the-art applications enabled by advanced packaging solutions and System-in-Package technology.

## 2.1 Packaging Processes

This work will explore the design of a Land Grid Array (LGA) SiP as a solution for the Internet of Things device, and the simplified LGA package production process using wire bonding is described in Fig.2.1. The surface mount technology (SMT) process puts the discrete electrical components on the substrate, welding it in a soldering reflow furnace, followed by using cleaning agents to wash the substrate and remove residual solder particles and fibers in the package body substrate. In parallel,, the wafer thinning and dicing are done, making wafer cutting easier and reducing the final package's thickness. Die attach uses silver-filled epoxy adhesive to attach the IC chip to the substrate. Wire bonding uses pure gold wire to connect chip pins to bond pads on the substrate, and then molding encapsulation is done using the compression mold technique. The remaining steps include laser marking, singularization, testing, packing, and warehousing.

This chapter will discuss the critical elements of a SiP, starting with the package substrate in section 2.1.1, going through the SMT components assembly and wafer processing, and attaching in sections 2.1.2 e 2.1.3 respectively. The section 2.1.4 brings topics on sealing and encapsulation to finally review some reliability considerations.

# 2.1.1 Package Substrate

One of the SiP's advantages is the area reduction because the bare chips can be placed much closer together than chips in single packages, leading to better electrical performance since there is a reduced substrate wiring length. It is possible due to the multilayer board structures, made up of a laminated organic structure, using copper foil tracks on its inner and outer layers, with plated through-holes or vias interconnecting the layers.



Figure 2.1 – Packaging assembly flow. Source: Author.

## 2.1.1.1 Mechanical Characteristics

The modern high-speed, high density, complex ICs, and components had their wiring complexity increased, needing advanced processing techniques for fabricating the substrate. Providing higher trace and vias density, different insulators, and dielectric characteristics. The incorporation of vias increases the wiring density. Blind vias extend only part way through the board, while buried vias connect between layers only within the board. Conductor trace width and spacing can be small as  $30\mu$ m in advanced substrate technologies. The rigid laminated substrate type is typically epoxy-based polymer resin dielectric reinforced with fiberglass. There are two types of dielectric layers in the SiP construction: cores and prepregs. The core material is fully cured and usually clad with

copper on both sides. In contrast, the prepreg material is partially cured and is used between layers as a bonding agent to hold them together. The copper thickness is specified by a measure of its weight, in ounces, a 1 oz. copper foil is about 35  $\mu$ m in thickness. The major limitation of the SiPs applications is the lack of wiring density, due in larger part to the need for the plated vias (TUMMALA, 2001), the standard drilled holes are relatively large (200-450  $\mu$ m). It explains why the drilling costs rise rapidly below the diameter of 8mils (200  $\mu$ m) in Fig.2.2. Microvias are an alternative to connecting layers using laser, plasma etching, or photo processing. Their diameter is typically less than 150  $\mu$ m.



Figure 2.2 – Drilling cost of holes in organic laminate material as a function of hole diameter. **Source:** (TUMMALA, 2001)

The insulator laminate material used in the sandwich structure of conductors and dielectrics must have good mechanical strength, low water absorption, not degrade at process temperatures, be able to drill enough, low expansion in Z-direction at process temperatures and be able to dissipate heat in product use (HOLDEN; BARR; POWELL, 2001). The main parameters include the glass transition temperature  $(T_g)$ , which is defined as the temperature at which the polymer material changes from a hard and relatively brittle condition to a viscous or rubbery condition (CLARK, 2012), significantly changing many physical properties of the material after this transition. The coefficient of thermal expansion (CTE) describes the material expansion (over the temperature) in the x-y-z directions and the dimensional stability. A large majority of laminates are produced using

epoxy resins with reinforcing materials or fillers. As a result, this combination provides unique characteristics. The epoxy/glass flame-retardant 4 (FR4) is a low-cost and widely used material because of its acceptable CTE, heat resistance, good adhesion, and large processability. Despite of its lowest cost, FR4 does not meet some high-performance requirements of the packaging process, especially its transition temperature of  $(T_g) 130^{\circ}C$ , below the surface mount assembly or molding temperatures requirement. However, using high-temperature resins such as Bismaleimide Triazine epoxy (BT-epoxy) in the material composition provides a higher  $T_g$  of  $180^{\circ}C$  and more stable CTE values (CLARK, 2012). The  $T_g$  of  $180^{\circ}C$  is the best cost-effective balance for high technology boards, providing good mechanical resistance required for wire-bonding and SMT assembly (TUMMALA, 2001). Also, BT-epoxy has improved reliability thermal cycling with less pad lifting, less impact to the via plating, and voiding occurrences (TUMMALA, 2001). All these benefits make the BT-epoxy material the choice for this project.

#### 2.1.1.2 Electrical Characteristics

Important electrical characteristics of the substrate laminate are the dielectric constant and the dissipation factor. The dielectric constant ( $\varepsilon$ ), also referred to as permittivity, quantifies the ability of an insulating material to store electrostatic energy in an electric field. The laminate substrate manufacturer provide the value of the insulator relative dielectric constant ( $\varepsilon_r$ ) (KHANDPUR, 2005). For BT-epoxy  $\varepsilon_r$  common values ranging between 3.5 and 5.

The dissipation factor or loss tangent  $(\tan \delta)$  is directly related to the resistive power loss in a laminate. The insulator material has charge carriers, naturally polarized dipoles, that realign themselves by rotation in the direction of the applied field. When an alternating field is applied, the total recoverable energy depends on the ability of charge carriers to re-orient themselves as the polarity of the field changes. As a result of this rotation, part of the electrical energy is converted into heat and is lost (CHEN et al., 2004). This make the laminate substrates and their interfaces critical for determining the circuit performance, specially in relation to the system frequency.

Expressed in another way, is the out-of-phase component  $\epsilon''$  (lost energy) in relation to  $\epsilon'$ , the in-phase component (Eq.2.1) (TUMMALA, 2001). This relation is depicted in Fig.2.3. Note that, in general, substrate materials have lower tan  $\delta$  values, ranging from 0.01 to 0.0001.



(2.1)

Figure 2.3 – Dissipation factor, or loss tangent, schematic representation. **Source:** (TUMMALA, 2001)

## 2.1.2 Surface Mount Technology

The use of a PCB as the electrical and mechanical platform for assembly has been a successful concept since the introduction of semiconductors in the 1950 (TUMMALA, 2001). The assembly process typically involves mounting components on a package substrate and soldering their leads. There are some differences between the abbreviations SMT, SMD, and SMA. SMA is the surface mount assembly, SMD is the device, and SMT is the entire technology. This technology has dominated electronic manufacturing since the late 1990s.

Compared to the through-hole assembly, that the compromisse area in all the board's layers, the SMT provides an excellent size reduction because the components only use external layers to connect to the board. Another important factor is the production gain provided by the components assembly with totally automated equipments (PRASAD, 2013). Surface mount assembly is done following the main process steps:

• Solder-paste printing

- Pick and Place
- Reflow soldering

In order to assemble the SMDs, solder paste is applied to a board substrate by the stencil-printing, components are placed on the board, and then the entire assembly is heated until the solder melts and forms solder joints. The flux is already mixed in with the solder paste, providing the necessary stickiness to hold the components in their correct positions until the solder joints are created (STRAUSS, 1994).

#### 2.1.2.1 Solder-Paste Printing

For the solder-paste printing process, a stencil is used as a screen with openings through which a squeegee pushes the solder-paste onto the desired places on the substrate, generally the components pads. Solder-paste printing is one of the most critical steps to control the entire surface mount process. It is also the process step where the most errors occur (HWANG, 2012). The solder paste is a homogeneous combination of metal spheres in a flux medium.

#### 2.1.2.2 Pick and Place

Component assembly is almost always automated. The equipment used is commonly called pick-and-place machines. The accuracy of the mechanical alignment of the board is not good enough for the assembly of today's small or fine-pitch components; that is why a camera is needed to find the marks used for optical alignment and inspection. These marks are commonly called fiducials. Component placement starts with the board being transported into the machine and fixed in its position. A board should have two or three fiducials widely separated in X and Y directions to allow optimal alignment (PRASAD, 2013). After the alignment, a vacuum nozzle is used to get the component up from its feeder and transport it to the correct position on the substrate. Since the pick-up position is not very accurate, there is a need for aligning the center of the component with the center of the nozzle to finally put the component in the correct substrate coordinates.

#### 2.1.2.3 Reflow Soldering

The soldering provides an electrical, mechanical, and thermal connection between the components and substrate through a good solder joint with the proper intermetallic build-up. The solder joint is created based on solder and flux. The flux reduces the oxides on the substrate surfaces, usually activated at higher temperatures  $(150 - 160^{\circ}C)$  (STRAUSS, 1994).

The reflow soldering is done after the solder paste is deposited into the pads and the components are in place. The process uses a conveyorized reflow oven (Figure 2.4). The reflow temperature profile and stages directly impact the product yield, solder integrity, and assembly reliability.



Figure 2.4 – Reflow oven. Source: (TUMMALA, 2001)

At the end of this process, the package IC substrate has all the SMDs mounted, and afterward, packaging processes advance through the die assembly.

#### 2.1.3 Die Assembly

In the die mounting process, before being put all together in the package substrate, the wafer height must be reduced to fit within the package's requirements and get smaller electrical paths. Next, the wafer is singulated, and the chip is mounted onto the substrate using a die attach process. Finally, the wire bonding connects the chip to the substrate.

#### 2.1.3.1 Wafer Thinning

Wafer thinning is an essential process that enables chip stacking and package area reduction through height reduction. The back side grinding is the most efficient way of thinning wafers until  $100\mu$ m. At this limit, the wafer warpage and fragility are not acceptable (TUMMALA; SWAMINATHAN, 2007). It is composed of four steps:

- Tape mount
- Coarse grinding
- Fine grinding

## • Tape removal

After the wafer is mounted in tape (to protect its surface against damage and contamination), the coarse grinding starts. It mechanically removes silicon faster, inducing wafer damage, and that is what limits the minimum thickness achieved in this step to  $200\mu$ m. Also, it is recommended to keep at least a  $20\mu$ m layer above the desired thickness (TUMMALA; RYMASZEWSKI; KLOPFENSTEIN, 2013). In the fine grinding step, the grinding wheel is changed, giving a safe and better wafer finishing achieving the final thickness. The tape removal step exposes the wafer to ultraviolet (UV) light to reduce the tape film adhesion. It should be noted that back-side grinding produces wafer warpage because of the damaged layer created during the process.

In some cases, after grinding, an additional step is needed: polishing. It is required to reduce the damage produced by fine grinding, providing enhancements on wafer strength and warpage. Several polishing methods have been employed, including chemical and mechanical polishing (CMP), dry and wet polishing, and dry (downstream plasma) and wet etching (WU; CHAN; HSIAO, 2003) (SANDIREDDY; JIANG, 2005).

## 2.1.3.2 Wafer Dicing

The conventional wafer dicing process cuts the wafer with a fully automatic dicing saw using a diamond-bonded wheel. The result is the individual chips. This process is divided into the follow steps:

- Tape and frame mount
- Wafer saw
- Cleaning and inspection

The wafer is mounted on an elastic dicing tape, secured to a mounting ring, and used to affix the wafer to the dicing saw. The wafer saw or dicing can be done in more than one step to smooth some problems. Usually, the scribe line (or scribe lane) width has 1/3 of the wafer thickness, and the blade thickness has 40% of the scribe line width (TUM-MALA; RYMASZEWSKI; KLOPFENSTEIN, 2013). The mechanical dicing method induces such problems as chipping on the front and back surfaces of the die, delamination of mechanically brittle dielectric layers, and the formation of micro-cracks. The use of deionized (DI) water and  $CO_2$  in the sawing process helps remove heat and reduce the blade's mechanical resistivity of the blade (TUMMALA; RYMASZEWSKI; KLOPFEN-STEIN, 2013) and remove residuals.

#### 2.1.3.3 Die attach

In this process, each die is attached (bonded) onto a package substrate. In some cases, before this process, plasma cleaning is needed to remove oxides and surface impurities. Die attach processes influence thermal management and stress isolation. The process resumes with these steps:

- Adhesive application
- Die attach
- Cure

Die attach film adhesives are used in controlled amounts on the die pad, which characteristics include: good adhesion, low creep, low moisture absorption, low cure temperature, low  $T_g$ , high electrical conductivity, and fatigue resistance. The die for mounting is ejected from the wafer, and a vacuum pick-up tool (also known as collet) retrieves and positions it on the adhesive based on a known good dies (KGD) map. The adhesive cure generally takes from 30 minutes to 1 hour at a temperature of  $150^{\circ}$ C- $180^{\circ}$ C into the oven. Common problems are delamination caused by contamination, low cure time or lack of adhesive film, broken chips, and short circuits caused by an excess of adhesive film.

### 2.1.3.4 Wire-Bonding

SIPs traditionally were interconnected by wire bonding. This technique is economical for interconnecting densities of up to 300 pads (TUMMALA; SWAMINATHAN, 2007). This technology bonds a fine wire (common materials are Al or Au) using thermosonic bonding between the IC pad and the substrate bond pad. To ensure good wire bondability, special care must be taken concerning the substrate surface finish. Cooper plated with nickel, and immersion gold is ubiquitous. An alternative is ENEPIG: Electroless Nickel (Ni  $3 - 5\mu$ m), followed by Electroless Palladium (Pd  $0.05 - 0.1\mu$ m) and an Immersion Gold (Au  $0.03 - 0.051\mu$ m). ENEPIG presents a better reliability performance (FU et al., 2008) and is also compliant with the Restriction of Certain Hazardous Substances (RoHS) directive (DENNIS; YEE, 2007).

The most common wire bonding technique is ball bonding. A significant advantage of ball bonding is that the capillary bonding tools are round so that the wire can be pulled through the capillary at any angle of the bonding head. The basic steps of thermosonic ball bonding are shown in Fig.2.5. The process involves forming a ball bond under a controlled capillary bonding force at moderate temperature (between  $150^{\circ}200^{\circ}$ C) using an ultrasonic excitation. Next, the wire is removed from the capillary to form the wire loop. The bond is formed between the wire and the package substrate bond pad. The tail is broken, and the electronic flame off (EFO) fires to form the ball for the next bond. It is the process cycle, and it can be less than 20ms (TUMMALA, 2001).



Figure 2.5 – Thermosonic ball bonding process. Source: (TUMMALA, 2001)

Another common wire bonding technique is wedge bonding. It has demonstrated the finest pitch bonding capabilities since the wire deformation is only 25–30% beyond the original wire diameter. The major disadvantage of wedge bonding is that the package bonding pad must be aligned along the axis between the chip pad and substrate pad to prevent wire fracture (TUMMALA, 2001).

These techniques can be used in different manners: forward and reverse bonding. Forward bonding allows long wire lengths, and higher-speed assembly starts on the die pad and ends at the substrate. Reverse bonding (or stitch bonding) starts at the substrate pad and goes to the die, creating a low wire loop height over the last and a higher loop height at the former.

## 2.1.4 Encapsulation

Encapsulation protects device packages isolating the devices within from environmental pollutants, offering mechanical protection, and presenting a cooling surface for heat transfer and structural coupling of the epoxy mold compound (EMC) to the package substrate. The machinery and the tooling used in this process are dimensioned for molded array packages (MAP) instead of single package units. The MAP comprises a substrate panel containing several units and process alignment fiducials.

The primary encapsulating process in the IC packaging market is the transfer molding (TUMMALA; SWAMINATHAN, 2007). Applying pressure, the heated molten molding compound is transferred from a pot (plunger) into the mold cavities (Fig.2.6(a)). However, the transfer molding method faces difficulties in molding advanced packages since it requires a resin flow path with high injection pressure. Aa different encapsulation process is introduce to overcome this issued: the compression mold (MIURA, 2016).



Figure 2.6 - Mold processes: a) Transfer Mold b)Compression Mold. Source: (MIURA, 2016)

Compression mold is used to mold packages with the minimum compound flow. The granule EMC is first deposited on the foil clamped onto the bottom mold chase at the required temperature. Then the top and bottom chases are brought into contact, the substrate is chucked, and the compression is started (JULIEN et al., 2020).

Encapsulants must have the required mechanical and thermal properties. However, these properties are not present in a single epoxy, and a formulation comprising a mixture of resin, hardener, catalyst, mold release agent, additives, and a filler generally silica (60% to 90%), is needed. Spherical silica fillers help the MAP to minimize defects such as wire sweep and void traps. The encapsulation can be a major contributor to overall module reliability. The EMC with CTE in the desirable range of  $10-15ppm/^{o}C$  and with  $T_g$  outside of reliability testing window ( $65^{o}C-150^{o}C$ ), are essential for robust encapsulated packages (TUMMALA, 2001).

After a curing time (typically 1 hour at 150°C), the packages are singulated from the MAP substrate, marked with a laser, and finally packaged.

#### 2.2 Review of state-of-the-art in SiP Applications

From simple metal to complex multi-layer ceramic or organic structures, the packaging design and fabrication processes become increasingly complex and challenging as the semiconductor technology progresses towards higher levels of performance and functionality. At this moment, the advanced packaging technologies bring alternatives for new electronics devices, exploring different semiconductors technologies integration and providing broader system functionalities into single chips. This section presents applications of these innovative packaging technologies, gathering some of the latest trends in medical, wireless, and sensor-based devices.

#### **2.2.1 Implantable Electronic Systems**

Implantable electronic systems should combine bio-compatibility, hermeticity and extreme system miniaturization to provide an interface with the human body (MCLAUGH-LIN; IMRAN, 2012). These systems can be used to obtain data through embedded package sensors (CHEN; YOUNG, 2016) or to affect biological functions. Packaging plays an essential role in biomedical applications, and key innovations are driven by the hermetic titanium case supporting highly-integrated 3D electronics modules. Low power applications with few data channels, low current, low duty cycle, and long-term use expectations, such as pace-makers, could be battery-driven. Batteries using lithium polycarbon monofluoride (Li-CFx) chemistry have been gaining acceptance. It is reliable, does not generate gas, has a low self-discharge rate, and is capable of providing a modest amount of current, enabling the minimum and limited pace-maker operation life of 5 years. Power demanding applications have been using energy harvesting techniques (CHEN; YOUNG, 2016) or Power Telemetry (e.g., inductive link) to supplement finite battery capacity. Power Telemetry could be used to drive photonic sensors, fluorescence spectroscopy detects pressure, glucose concentration, blood oxygenation for hemodynamics, or several other markers and wirelessly communicates to an external reader(ABDAL; HASSAN; RAJ, 2021).

The trends described above drive several packaging technologies with advanced materials and processes to improve functional density, reliability, and heterogeneous integration of system components in the required device geometries. Faster time to clinical use is met using the Food and Drug Administration (FDA) agency-approved materials



Figure 2.7 – Biomedical devices for health-monitoring, imaging, spectroscopy and neural recording. **Source:** (MARKONDEYA; NEDUMTHAKADY; TUMMALA, 2019)

and technologies. The most sophisticated electronic systems injected into the body are the wireless camera pills that can collect images, process them and communicate to outside (MARKONDEYA; NEDUMTHAKADY; TUMMALA, 2019). Wireless cameras are a 3D system packaged into a cylindrical pill with electromagnetically and optically transparent walls. The Figure 2.7 system comprises an antenna and RF transmitter on one end, lens and CMOS camera on the other hand, with a battery in the middle. This 3D package pill can communicate images to an external reader. Emerging 3D heterogeneousintegrated 3D package architecture details of these systems are illustrated in Figure 2.7.

## 2.2.2 Antenna-in-Package Technology

The Antenna-in-package (AiP) technology integrates an antenna with a radio transceiver into a package, considering performance, size, and cost. There are different challenges in the AiP design; for example: at 2.4 GHz, a key challenge is how to miniaturize the antenna size, while at 60 GHz, it is how to minimize the interconnect losses between the chip and antenna. For microwave and millimeter-wave (mmWave) applications, AiP technology is more of a need than an option since the most common way to minimize the transmission losses in higher frequencies is to reduce the overall distance between the signal source and radiator (ZHANG, 2019). The author in (HO et al., 2019) discusses the challenges faced by packaging engineers minimizing the transmission losses from chip to package, where the transceiver chip is embedded in a mold compound at the 77GHz automotive radar systems (Figure 2.8).



Figure 2.8 – Cross-section view of the mmWave transceiver on flip antenna in package. Source: (HO et al., 2019)

A commercial gesture radar was developed using the AiP technology (NASR et al., 2016). It presents a highly integrated 57–64 GHz transmitter for short-range sensing. The chip is mounted in a wafer-level ball grid array package, with six patch antennas realized at the metal redistribution layer. The receiver patch antennas have a combined antenna gain of around 10 dBi, and each transmitter antenna has a gain of around 6 dBi. Figure 2.9 the AiP and the antennas details.



Figure 2.9 – Top and bottom view of an AiP for a 60 GHz gesture radar. **Source:** (NASR et al., 2016)

AiP is now a mainstream antenna technology, dominating antenna solutions for mmWave wireless devices and RF IoT devices (LU; CHO; CHANG, 2021). It represents an important achievement in antenna and packaging technologies and has proved to offer excellent antenna solutions for radio and radar technologies.

## 2.2.3 Automotive light Detection and Ranging (LiDAR) Applications

LiDAR is a method for determining ranges (with variable distance) by targeting an object with a laser and measuring the time for the reflected light to return to the receiver. A narrow laser beam can map physical features with very high resolutions. It uses ultraviolet, visible, or near-infrared light to image objects. It also targets a wide range of materials, including non-metallic objects, rocks, rain, chemical compounds, aerosols, clouds, and even single molecules (BEHROOZPOUR et al., 2017). According to the scanning sensor mechanism, LiDAR can be divided into flash, mechanical, MEMs, and optical phased arrays (OPA).Following the recent integration trends, it has been applied on 3D imaging. It is essential for autonomous-driving cars to find the distance of multiple points on an object or in a scene creating a point cloud of those range measurements.

At this moment, LiDAR package solutions do not have a standardized process due to the customers' varying requirements. Without scale, it becomes inherently expensive (SAPONARA; GRECO; GINI, 2019).

Using standardized MEMS sensors processes, (SATTU et al., 2021), a cost reduction was achieved with cavity and molded cavity LGA/BGA packages. Typical laser diode and detector packaging use high-cost ceramic substrates, which feeds the industry's continued development of laminates and mold compounds to ensure low-cost and high-reliability materials. These technologies target product categories such as biometric authentication, human interfaces, and automotive.

Common building blocks for a LIDAR system consist of an emitter (for scene illumination), a detector (to capture the reflected light), an application-specific integrated circuit (ASIC) to process the signal, and a processing unit to analyze the data. With SiP modules successfully reaching automotive applications, an integrated trans-impedance amplifier (TIA), an integrated single-photon avalanche diode (SPAD) with an ASIC can be packaged in a side-by-side solution.

Molded-cavity structures can be modified, including flip-chip/copper pillar bonds instead of a wire bond, LGA instead of BGA, and varying glass attach epoxies for different applications. Different wavelengths for a clear die attach film (DAF) solution adhesive offer over 93% transparency in the infrared spectrum (SATTU et al., 2021). Figure 2.10, structure B, utilizes a clear DAF to attach the glass, while Figure 2.10, structure A, uses an ultraviolet (UV) curable epoxy to attach the glass to create an air gap. Utilizing similar technologies, multiple sensors can be integrated into one package Figure 2.10, structures

C, D, and E show three different solutions for combo-sensors. Structure C uses a ceramic substrate with a stacked die solution on top, recommended for high-power applications. Structures D and E both utilize wire-bond interconnects with a laminate substrate, one with a molded solution (E) and the other (D), a liquid crystal polymer (LCP) lid. Both solutions, (D) and (E), are optimal for lower power applications.



Figure 2.10 - Advanced packaged solutions for LiDAR sensors. Source: (SATTU et al., 2021)

# 2.3 Status of the Technology

This chapter presents the fundamental manufacturing processes and some applications on the edge of the packaging technologies. All of these cases have something in common: the materials technology dictates the majority of limitations, from the device energy source to its dimensions or its bio-compatibility.

The SiP technology has a unique advantage where the size is critical. Today's AiP technologies implemented on SiP modules achieve a complete RF front-end. Due to its high integration, the RF design, tune, and test iterations are reduced for RF systems, enabling an accelerated time-to-market. It is perfect for the Internet of Things products, where different companies and technologies are racing for this new market.

## **3 INTERNET OF THINGS**

It has been a long time since the internet plays a significant role as an information interface for our society, and the technology is moving towards data collection, analysis, and remotely controlling devices rather than just sharing the information (BĂLĂU; UTZ, 2017). This advance results in the Internet of Things (IoT) technology. The concept is not new; as soon as the internet started to spread worldwide, people became delighted to imagine how multiple electronic devices could be integrated into our lives in a manner in which no one could notice their presence (WEISER, 1995). IoT is an emerging paradigm that includes many technologies, enabling the internet to reach the real world of physical objects. The result is an interconnected smart world where humans and devices interact, establishing an environment where the exchange of data and services is continuous.

In contrast to the computing platforms, such as desktop and handheld devices, IoT devices receive data through sensors (often highly miniaturized) and send information through wired or wireless interfaces to cloud computers. It enables the placement of IoT devices in multiple new applications where computing was previously absent (GOUR-SAUD; GORCE, 2015). It presents a considerable challenge to the electronics and semi-conductor industry but also is an opportunity where the expected volume may exceed all previous computing classes (LIU; HAN; LI, 2020).

An encouraging factor for spreading the IoT paradigm is that many industryleading manufacturers, service providers, and software and systems developers are investing in the IoT future world vision (CRUZ et al., 2018). The number of internet-connected devices is expected to be 75.44 billion (Figure 3.1), and the economic growth of IoT technology will range from 2.7 to 6.2 trillion by 2025 (SWAMY; KOTA, 2020).

Bluetooth Low Energy, Zigbee, and Wi-Fi are some examples of conventional IoT technologies commonly used for short-range communications (PALATTELLA et al., 2016). Still, recently, the IoT requirements have led to the development of the Low Power Wide Area Networks (LPWANs) (CENTENARO et al., 2016).

## 3.1 Low Power Wide Area Networks

Low power wide area networks are a novel communication paradigm that complements traditional cellular and short-range wireless technologies, focusing on longrange communication and low energy consumption applications. It represents approx-



Figure 3.1 – Estimated number of devices connected to the internet by 2025. **Source:** (SWAMY; KOTA, 2020)

imately one-fourth of the overall IoT Market (RAZA; KULKARNI; SOORIYABAN-DARA, 2017). It provides long-range communication up to 10–40 km in rural, and 1–5 km in urban zones (CENTENARO et al., 2016). The term LPWAN doesn't even exist in early 2013 (SINHA; WEI; HWANG, 2017). Long-range wireless communications must have a significant link budget; otherwise, they will lose the signal power along the way it propagates. Receiver sensitivities of more than -130 dBm are common (compared with the -90 to -110 dBm seen in traditional wireless technologies). The Shannon-Hartley theorem states that the energy per symbol or energy per bit is the main lever to change the possibility of a message being "heard" (LATHI, 1990). Slowing the modulation rate by half, there is twice as much energy in each symbol, increasing the receiver sensitivity by double, i.e., 3 dB. It explains the data rate values used in these technologies. Most LP-WANs operate in the unlicensed Industrial, Scientific, and Medical (ISM) bands, centered at 868MHz, 915MHz, and 433MHz, providing better indoor coverage. Sigfox, LoRa, and NB-IoT are some examples of leading emergent LPWANs (PALATTELLA et al., 2016) (CENTENARO et al., 2016), each of these new technologies differing in data rates, coverage, security, power consumption, and scalability.

## 3.1.1 NB-IoT

NB-IoT is an IoT technology specified by 3GPP as a part of Release 13 in June 2016. It coexists with a global system for mobile communications (GSM) and long-

term evolution (LTE) technologies under licensed frequency bands of 700MHz, 800MHz, and 900MHz. One of the significant advantages of NB-IoT is that it can be supported with only a software upgrade in addition to the existing LTE infrastructure (WANG et al., 2017). It occupies a frequency bandwidth of 200 kHz and employs BPSK and QPSK modulation. NB-IoT uses 12 subcarriers of 15 kHz in downlink using OFDM and 3.75/15 kHz in uplink using SC-FDMA. There are different frequency band deployments, which are stand-alone, guard-band, and in-band deployments, as shown in Fig. 3.2. Stand-alone deployment can also use the GSM frequency bands, the guard-band scheme utilizes the unused resource blocks within an LTE carrier's guard band, and the in-band utilizes resource blocks within an LTE carrier.



Figure 3.2 – NB-IoT stand-alone deployment and LTE in-band and guard-band deployments. **Source:** (WANG et al., 2017)

### 3.1.2 LoRa

LoRa was developed by a start-up in 2009, purchased later by Semtech, and standardized by LoRa-Alliance in 2015. The bidirectional communication modulates signals in the unlicensed sub-GHz ISM band using a proprietary chirp spread spectrum (CSS) technique with configurable data rates from 300 bps up to 50 kbps, depending on the spreading factor and channel bandwidth (SFORZA, 2013). Despite LoRaWAN being offered at least three classes of operation, class-A end devices are preferred for application developers. It allows bidirectional communications where two short downlinks follow each end-device uplink transmission receive windows. In this mode, the end device must wait until the following uplink message to receive data from the base stations. Class-B uses short scheduled receive windows while class-C has continuously open receive windows, only closed when transmitting. The class-A operation has a lower power requirement.

## 3.1.3 Sigfox

Sigfox was founded in 2010 and had been growing very fast as a service provider for IoT. The network is laid out in a star topology, operating in unlicensed frequency bands worldwide. The patented ultra narrowband (UNB) technology uses time and frequency diversity, i.e., each message is resent three times on three random carrier frequencies, with 100Hz or 600Hz of bandwidth, depending on the region. Using different radio configurations (RCs), the global operation is organized into seven geographical zones, radio configuration (RC) 1 to RC7, and each zone has its own set of parameters (SIGFOX, 2021a), defining the device requirements and guiding the hardware implementation.

The end devices are connected to Sigfox Cloud via its proprietary base stations operating in unlicensed frequency bands, ranging from 862 to 928MHz. The patented technology uses time and frequency diversity, i.e., each message is resent three times on three random carrier frequencies.

At the physical level, the Sigfox protocol uses the binary phase shift keying (BPSK) modulation scheme and a data rate of 100bps or 600bps, depending on the region. The number of messages for the uplink is limited to 140 per day, with a maximum payload length of 12 bytes (excluding headers). The downlink uses the Gaussian frequency shift keying (GFSK) modulation, is limited to 4 messages per day, and has a maximum payload length of 8 bytes (excluding headers). The end device must request the downlink message, with a delay of 20 seconds between the first frame transmitted and the reception window that lasts for 25 seconds maximum.

## **3.2 Technologies Characteristics Comparison**

In recent years we have seen the emergence of IoT as a promising paradigm to accommodate massive machine-to-machine (M2M) connections within licensed, or unlicensed spectrum (PALATTELLA et al., 2016), using existing standards and infrastructures or developing new proprietary standards. All these connected devices can acquire data from the environment in which they are placed (monitoring) and provide different information to other devices that could even act in this context. Such behavior generates a distributed network, in which heterogeneous data sources can cooperate by querying different information (ZHOU et al., 2018).

A variety of applications can exploit the Low Power Wide Area Network (LP-

WAN) technologies to connect their end devices. These sectors include but are not limited to smart cities, smart metering, logistics, industrial monitoring, agriculture, etc. (LEA, 2018). Each application is unique to the characteristics of each technology. It is essential to understand the differences between the available LPWANs to choose the best fit for each application. The author in (MEKKI et al., 2019) compares these technologies in terms of the IoT success factors such as scalability, range, coverage, deployment, cost efficiency, battery life, quality of service (QoS), payload length, and latency (Fig.3.3).



Figure 3.3 - NB-IoT, Sigfox and LoRa IoT factors comparison. Source: (MEKKI et al., 2019)

Table 3.1 presents a technical comparison among the technologies discussed in this section to better understand the LPWAN network characteristics. Each technology has its place in the IoT market (MEKKI et al., 2019). Sigfox and LoRa are preferred for a lower-cost device, long range (high coverage), infrequent communication, and long battery lifetime. By contrast, NB-IoT serves the higher-value IoT markets willing to pay for low latency and high quality of service.

|                               | Sigfox<br>Network                      | LoRa                    | NB-IoT               |
|-------------------------------|----------------------------------------|-------------------------|----------------------|
| Modulation                    | BPSK                                   | CSS                     | QPSK                 |
| Engguanau                     | Unlicensed ISM bands:                  | Unlicensed ISM bands:   | Licensed             |
| riequency                     | 868-915 MHz                            | 868-915 MHz             | LTE frequency        |
| Bandwidth                     | 100 Hz and 600Hz                       | 125 kHz and 250 kHz     | 200 kHz              |
| Max. data rate                | 600 bps                                | 50 kbps                 | 200 kbps             |
| Bidirectional                 | Limited / Half-duplex                  | Yes / Half-duplex       | Yes / Half-duplex    |
| Messages/day                  | Uplink: 140;<br>downlink: 4            | Unlimited               | Unlimited            |
| Max. payload length           | Uplink: 12 bytes;<br>downlink: 8 bytes | 243 bytes               | 1600 bytes           |
| Dongo                         | 10 km (urban);                         | 5 km (urban);           | 1 km (urban);        |
| Kange                         | 40 km (rural)                          | 20 km (rural)           | 10 km (rural)        |
| Interference immunity         | Very high                              | Very high               | Low                  |
| Authentication and encryption | Yes (AES-ECB)                          | Yes (AES 128b)          | Yes (LTE encryption) |
| Adaptative data rate          | No                                     | Yes                     | No                   |
| Handover                      | End-devices do not join                | End-devices do not join | End-devices join a   |
| Tandover                      | a single base station                  | a single base station   | single base station  |
| Localization                  | Yes (RSSI)                             | Yes (TDOA)              | Under specification  |
| Allow private network         | No                                     | Yes                     | No                   |
| Standardization               | Sigfox Company                         | LoRa-Alliance           | 3GPP                 |

Table 3.1 – LPWAN technologies: Sigfox, LoRa, and NB-IoT. Source: (MEKKI et al., 2019)

## **6 CONCLUSIONS**

This work presented an overview of the challenges in designing a System-in-Package product as a compact solution for the Internet of Things applications using the Sigfox technology. The results are very satifatory, it meets all the Sigfox Verified certification requirements enabling the Monarch feature in a 13 mm  $\times$  13 mm  $\times$  1.1 mm total package size. This reduction reaches 65% when compared to the smaller market competitor, maintaining the device's competitive performance (especially efficiency at RC1, where it has the highest value of 25.1%, almost double of the lowest competitor value) and functionality for global operation. Moreover, this device stands out among some limited options available in the market by providing a programmable MCU (32bits Arm M0+) and a programable output power. Consequently, it is not merely an AT-command module (despite its ability to operate as such), but rather a programmable module that enhances IoT applications with intelligence and local processing capabilities.

The impedance target value (section 5.2.2) unfortunately was not met because the design simulation was not performed before the substrate fabrication, but the simulation was validated with measurements and the module first prototype maintain a competitive performance. These results demonstrated that the VNA's measurement procedure was performed correctly. The presented solution for the network achieved a satisfactory transmitter performance compared with market competitors.

The proposed SiP was probably the first reported product made and designed in Brazil using this technology. The design of a SiP working in the sub-GHz frequency shows the multidisciplinary nature of the challenges, remarking the way assembly processes and the design choices are interdependent. Starting from the product requirements, going further through the SiP design, supporting the packaging assembly until finally validating the device performance had presented a broad product design perspective. Not only the technical aspects of a product were considered, but a complex relationship between stakeholders' expectations and interests, costs, and time takes place.

## REFERENCES

ABDAL, A.; HASSAN, A.; RAJ, P. M. Recent advances in implantable medical systems with highly-heterogeneous integration. **ADVANCING MICROELECTRONICS MAGAZINE**, v. 47, n. 6, p. 12–21, 2021.

ABINEE. **Balança Comercial de Produtos do Setor Elétrico e Eletrônico**. [S.1.], 2021. Accessed on: June 23, 2022. Available from Internet: <a href="http://www.abinee.org.br/abinee/decon/dados/brasil21.pdf">http://www.abinee.org.br/abinee/decon/dados/brasil21.pdf</a>>.

BĂLĂU, N.; UTZ, S. Information sharing as strategic behaviour: the role of information display, social motivation and time pressure. **Behaviour & information technology**, Taylor & Francis, v. 36, n. 6, p. 589–605, 2017.

BARKLEY, T. B. **Project management in new product development**. [S.l.]: MC Grawhill, 2008.

BEHROOZPOUR, B. et al. Lidar system architectures and circuits. **IEEE Communications Magazine**, IEEE, v. 55, n. 10, p. 135–142, 2017.

BOTTI, T. J. Envy of the world: A history of the US economy & big business. [S.l.]: Algora Publishing, 2006.

BOWICK, C. RF circuit design. [S.l.]: Elsevier, 2011.

BRANDTNER, T. Chip-package codesign flow for mixed-signal sip designs. **IEEE Design & Test of Computers**, IEEE, v. 23, n. 3, p. 196–202, 2006.

CARVALHO, P. de. **Uma perspectiva para a industria de semicondutores no Brasil: o desenvolvimento das design houses**. Thesis (PhD) — Universidade Estadual de Campinas (UNICAMP). Instituto de Geociências, 2018.

CASPERS, F. Rf engineering basic concepts: S-parameters. arXiv preprint arXiv:1201.2346, 2012.

CENTENARO, M. et al. Long-range communications in unlicensed bands: The rising stars in the iot and smart city scenarios. **IEEE Wireless Communications**, IEEE, v. 23, n. 5, p. 60–67, 2016.

CHANG, H.-J.; AMSDEN, A. H. The political economy of industrial policy. [S.l.]: Springer, 1994.

CHEN, L.-F. et al. Microwave electronics: measurement and materials characterization. [S.l.]: John Wiley & Sons, 2004.

CHEN, X.; YOUNG, D. Robust implantable blood pressure sensor packaging for long-term laboratory animals monitoring. In: IEEE. **2016 IEEE SENSORS**. [S.I.], 2016. p. 1–3.

CLARK, R. H. Handbook of printed circuit manufacturing. [S.1.]: Springer Science & Business Media, 2012.

COLLIN, R. E. Foundations for microwave engineering. [S.l.]: John Wiley & Sons, 2007.

CRUZ, M. A. da et al. A reference model for internet of things middleware. **IEEE Internet of Things Journal**, IEEE, v. 5, n. 2, p. 871–883, 2018.

DAI, W. W.-M. Historical perspective of system in package (sip). **IEEE Circuits and Systems Magazine**, IEEE, v. 16, n. 2, p. 50–61, 2016.

DENNIS; YEE, K. W. Is electroless nickel / electroless palladium / immersion gold (enepig) the solution of lead free soldering on pcb and ic packaging applications? In: **2007 International Microsystems, Packaging, Assembly and Circuits Technology**. [S.l.: s.n.], 2007. p. 208–218.

DUNSMORE, J. P. Handbook of microwave component measurements: with advanced VNA techniques. [S.l.]: John Wiley & Sons, 2020.

ESPRESSIF. **ESP32 Series of Modules**. [S.l.], 2021. Accessed on: November 26, 2021. Available from Internet: <a href="https://www.espressif.com/en/products/modules/esp32">https://www.espressif.com/en/products/modules/esp32</a>>.

FILHO, J. E. R. História da microeletrônica no brasil. O futuro da indústria de semicondutores: a perspectiva do Brasil: coletânea de artigos. Ministério do Desenvolvimento, Indústria e Comércio Exterior, Instituto Euvaldo Lodi/Núcleo Central, Brasília, p. 19–31, 2004.

FU, C.-H. et al. Evaluation of new substrate surface finish: Electroless nickel/electroless palladium/immersion gold (enepig). In: **2008 58th Electronic Components and Technology Conference**. [S.l.: s.n.], 2008. p. 1931–1935.

GOMEZ, C. et al. A sigfox energy consumption model. Sensors, MDPI, v. 19, n. 3, p. 681, 2019.

GOURSAUD, C.; GORCE, J.-M. Dedicated networks for iot: Phy/mac state of the art and challenges. **EAI endorsed transactions on Internet of Things**, 2015.

HALLER, M.; PEIKERT, A.; THOMA, J. Cycle time management during production ramp-up. **Robotics and Computer-Integrated Manufacturing**, Elsevier, v. 19, n. 1-2, p. 183–188, 2003.

HASKELL, B. **Portable electronics product design and development**. [S.l.]: McGraw-Hill, 2004.

HO, C.-Y. et al. A low-cost antenna-in-package solution for 77ghz automotive radar applications. In: IEEE. **2019 International Conference on Electronics Packaging (ICEP)**. [S.1.], 2019. p. 110–114.

HOLDEN, H. T.; BARR, D.; POWELL, D. Laminate/hdi die carriers. In: Area Array Interconnection Handbook. [S.l.]: Springer, 2001. p. 268–314.

HWANG, J. S. Solder paste in electronics packaging: technology and applications in surface mount, hybrid circuits, and component assembly. [S.l.]: Springer Science & Business Media, 2012.

INTARAKUMNERD, P.; CHAIRATANA, P.-A.; CHAIYANAJIT, P. Global production networks and host-site industrial upgrading: the case of the semiconductor industry in thailand. **Asia Pacific Business Review**, Taylor & Francis, v. 22, n. 2, p. 289–306, 2016.

ISSAKOV, V.; WOJNOWSKI, M.; SOMMER, G. Technique for accurate characterization of baluns using one-port s-parameters measurements. In: IEEE. **2011 41st European Microwave Conference**. [S.I.], 2011. p. 305–308.

JULIEN, B. et al. Development of compression molding process for fan-out wafer level packaging. In: **2020 IEEE 70th Electronic Components and Technology Conference** (ECTC). [S.l.: s.n.], 2020. p. 1965–1972.

KAZIMIERCZUK, M. K. RF power amplifiers. [S.l.]: John Wiley & Sons, 2014.

KEYES, R. W. Physical limits of silicon transistors and circuits. **Reports on Progress in Physics**, IOP Publishing, v. 68, n. 12, p. 2701, 2005.

KHANDPUR, R. S. **Printed circuit boards: design, fabrication, assembly and testing**. [S.1.]: Tata McGraw-Hill Education, 2005.

LATHI, B. P. Modern digital and analog communication systems. [S.l.]: Oxford University Press, Inc., 1990.

LEA, P. Internet of Things for Architects: Architecting IoT solutions by implementing sensors, communication infrastructure, edge computing, analytics, and security. [S.1.]: Packt Publishing Ltd, 2018.

LEE, T. H. The design of CMOS radio-frequency integrated circuits. [S.l.]: Cambridge university press, 2003.

LI, S. SiP System-in-Package Design and Simulation: Mentor EE Flow Advanced Design Guide. [S.l.]: John Wiley & Sons, 2017.

LITEON. WSG309S - Sigfox Monarch Module, V1.5. [S.1.], 2020.

LIU, H.; HAN, D.; LI, D. Fabric-iot: A blockchain-based access control system in iot. **IEEE Access**, IEEE, v. 8, p. 18207–18218, 2020.

LU, S.; CHO, H.-S.; CHANG, H. Advanced packaging and its characterization for 5g mmwave antenna in package. **ADVANCING MICROELECTRONICS MAGAZINE**, v. 48, n. 2, p. 06–13, 2021.

MADISETTI, V. K. Electronic system, platform, and package codesign. **IEEE Design & Test of Computers**, IEEE, v. 23, n. 3, p. 220–233, 2006.

MARKONDEYA, P. R.; NEDUMTHAKADY, N.; TUMMALA, R. Packaging of bioimplantable electronics. CHIP SCALE REVIEW MAGAZINE, v. 23, n. 2, p. 30–33, 2019.

MCLAUGHLIN, G.; IMRAN, M. Set it and forget it: innovations in implantable medical technology. **IEEE Solid-State Circuits Magazine**, IEEE, v. 4, n. 2, p. 30–33, 2012.

MEKKI, K. et al. A comparative study of lpwan technologies for large-scale iot deployment. **ICT express**, Elsevier, v. 5, n. 1, p. 1–7, 2019. MILLER, H. C. Inductance formula for a single-layer circular coil. **Proceedings of the IEEE**, IEEE, v. 75, n. 2, p. 256–257, 1987.

MIURA, M. Compression molding solutions for various high end package and cost savings for standard package applications. In: **2016 International Conference on Electron-***ics Packaging (ICEP)*. [S.l.: s.n.], 2016. p. 243–247.

MOORE, G. E. et al. **Cramming more components onto integrated circuits**. [S.l.]: McGraw-Hill New York, 1965.

MORIN, E. et al. Comparison of the device lifetime in wireless networks for the internet of things. **IEEE Access**, IEEE, v. 5, p. 7097–7114, 2017.

NASR, I. et al. A highly integrated 60 ghz 6-channel transceiver with antenna in package for smart sensing and short-range communications. **IEEE Journal of Solid-State Circuits**, IEEE, v. 51, n. 9, p. 2066–2076, 2016.

PALATTELLA, M. R. et al. Internet of things in the 5g era: Enablers, architecture, and business models. **IEEE Journal on Selected Areas in Communications**, IEEE, v. 34, n. 3, p. 510–527, 2016.

POZAR, D. M. Microwave engineering. [S.l.]: John wiley & sons, 2011.

PRASAD, R. Surface mount technology: principles and practice. [S.l.]: Springer Science & Business Media, 2013.

PYCOM. **L04 SpecSheets v2**. [S.l.], 2018. Accessed on: July 10, 2022. Available from Internet: <a href="https://docs.pycom.io/gitbook/assets/specsheets/Pycom\_002\_Specsheets\_L04\_v2.pdf">https://docs.pycom.io/gitbook/assets/specsheets/Pycom\_002\_Specsheets\_L04\_v2.pdf</a>>.

RAZA, U.; KULKARNI, P.; SOORIYABANDARA, M. Low power wide area networks: An overview. **IEEE Communications Surveys & Tutorials**, IEEE, v. 19, n. 2, p. 855–873, 2017.

RAZAVI, B.; BEHZAD, R. RF microelectronics. [S.l.]: Prentice hall New York, 2012.

SANDIREDDY, S.; JIANG, T. Advanced wafer thinning technologies to enable multichip packages. In: IEEE. **2005 IEEE Workshop on Microelectronics and Electron Devices**, **2005. WMED'05.** [S.1.], 2005. p. 24–27.

SAPONARA, S.; GRECO, M. S.; GINI, F. Radar-on-chip/in-package in autonomous driving vehicles and intelligent transport systems: Opportunities and challenges. **IEEE Signal Processing Magazine**, IEEE, v. 36, n. 5, p. 71–84, 2019.

SATTU, A. et al. Packaging trends for automotive lidar applications. CHIP SCALE RE-VIEW MAGAZINE, v. 25, n. 2, p. 38–42, 2021.

SEMTECH. **AN1200.40 v1.1 - SX1261/2 Reference Design Explanation**. [S.1.], 2018. Accessed on: July 19, 2022. Available from Internet: <a href="https://semtech.my.salesforce.com/sfc/p/#E0000000JelG/a/2R000000HSSf/GT2IXjK2nH8bw6JdEXfFBd">https://semtech.my.salesforce.com/sfc/p/#E0000000JelG/a/2R000000HSSf/GT2IXjK2nH8bw6JdEXfFBd</a>. HmFATeLOpL402mZwpSho>.

SFORZA, F. Communications system, 26 march 2013. US Patent US8406275 B, 2013.

SHAM, M. et al. Product-oriented system-in-package (sip) technology for next generation wireless/portable electronics. In: IEEE. **2006 1st Electronic Systemintegration Technology Conference**. [S.1.], 2006. v. 1, p. 299–303.

SHOCKLEY, W. The path to the conception of the junction transistor. **IEEE Transactions on Electron Devices**, IEEE, v. 31, n. 11, p. 1523–1546, 1984.

SIGFOX. **Get to know Sigfox: Qualification**. [S.l.], 2017. Accessed on: November 26, 2021. Available from Internet: <a href="https://build.sigfox.com/study">https://build.sigfox.com/study</a>.

SIGFOX. Monarch physical interface description and hardware device requirements. [S.1.], 2019. Accessed on: July 10, 2022. Available from Internet: <a href="https://www.disk91.com/wp-content/uploads/2019/09/Monarch\_physical\_interface\_description\_and\_device\_HW\_requirements\_v1.2\_external.pdf">https://www.disk91.com/wp-content/uploads/2019/09/Monarch\_physical\_interface\_description\_and\_device\_HW\_requirements\_v1.2\_external.pdf</a>>.

SIGFOX. Connected Objects: Radio Specifications, v1.5. [S.1.], 2020.

SIGFOX. Network services and information: Radio Configurations. [S.l.], 2021. Accessed on: November 26, 2021. Available from Internet: <a href="https://build.sigfox.com/sigfox-radio-configurations-rc">https://build.sigfox.com/sigfox-radio-configurations-rc</a>.

SIGFOX. Sigfox Certification Handbook. 2021. **REV3.2.3**. [S.1.], Accessed on: December 07. 2021. Available from <https: Internet: //storage.googleapis.com/public-assets-xd-sigfox-production-338901379285/ d5cd8c03-27b9-4c0f-b7cd-0dc80f1be578.pdf>.

SIGFOX. What is a Radio Configuration? What does it stand for? [S.l.], 2021. Accessed on: November 26, 2021. Available from Internet: <a href="https://support.sigfox.com/docs/radio-configuration">https://support.sigfox.com/docs/radio-configuration</a>.

SIMONS, R. N. Coplanar waveguide circuits, components, and systems. [S.l.]: John Wiley & Sons, 2004.

SINHA, R. S.; WEI, Y.; HWANG, S.-H. A survey on lpwa technology: Lora and nb-iot. **Ict Express**, Elsevier, v. 3, n. 1, p. 14–21, 2017.

SKYWORKS. SKY66420-11 Datasheet: 860 to 930 MHz RF Front-End Module. [S.1.], 2021. Accessed on: July 16, 2022. Available from Internet: <https://www.skyworksinc.com/-/media/SkyWorks/Documents/Products/2801-2900/ SKY66420-11\_204006I.pdf>.

STMICROELECTRONICS. **DS12166**, **Rev 8 - BlueNRG-2 Datasheet**. [S.l.], 2021. Accessed on: July 12, 2022. Available from Internet: <a href="https://www.st.com/resource/en/datasheet/bluenrg-2.pdf">https://www.st.com/resource/en/datasheet/bluenrg-2.pdf</a>>.

STMICROLECTRONICS. DS12249 - Rev 2 - BALF-SPI2-01D3 Datasheet. [S.l.], 2018.

STMICROLECTRONICS. **DS10182 Rev.10 - STM32L052x8 Datasheet**. [S.l.], 2021. Accessed on: July 16, 2022. Available from Internet: <a href="https://www.st.com/resource/en/datasheet/stm32l052t8.pdf">https://www.st.com/resource/en/datasheet/stm32l052t8.pdf</a>>.

STMICROLECTRONICS. DS11896 - S2-LP Datasheet, Rev 10. [S.l.], 2022.

STRAUSS, R. Surface mount technology. [S.l.]: Digital Press, 1994.

SWAMY, S. N.; KOTA, S. R. An empirical study on system level aspects of internet of things (iot). **IEEE Access**, IEEE, v. 8, p. 188082–188134, 2020.

SYED, A.; DARVEAUX, R. Lga vs. bga: What is more reliable? a 2nd level reliability comparison. In: INTERNATIONAL SURFACE MOUNT TECHNOLOGY ASSOCIA-TION. **Surface Mount Technology Association International Conference**. [S.1.], 2012.

TSUJIMURA, M. Lead the future: Semiconductor evolution as seen by cmp manufacturers. In: IEEE. **2020 China Semiconductor Technology International Conference** (CSTIC). [S.1.], 2020. p. 1–4.

TUMMALA, R.; SWAMINATHAN, M. Introduction to System on Package (SOP). [S.l.]: McGraw-Hill Professional Publishing, 2007.

TUMMALA, R. R. Fundamentals of microsystems packaging. [S.l.]: McGraw-Hill Education, 2001.

TUMMALA, R. R. Moore's law for packaging to replace moore's law for ics. In: **2019 Pan Pacific Microelectronics Symposium (Pan Pacific)**. [S.l.: s.n.], 2019. p. 1–6.

TUMMALA, R. R.; RYMASZEWSKI, E. J.; KLOPFENSTEIN, A. G. Microelectronics **Packaging Handbook: Semiconductor Packaging**. [S.l.]: Springer Science & Business Media, 2013.

WAC, K. et al. Quality of life technologies: Experiences from the field and key challenges. **IEEE Internet Computing**, IEEE, v. 19, n. 4, p. 28–35, 2015.

WANG, Y.-P. E. et al. A primer on 3gpp narrowband internet of things. **IEEE communi-**cations magazine, IEEE, v. 55, n. 3, p. 117–123, 2017.

WEISER, M. The computer for the 21st century: specialized elements of hardware and software, connected by wires, radio waves and infrared, will be so ubiquitous that no one will notice their presence. In: **Readings in Human–Computer Interaction**. [S.1.]: Elsevier, 1995. p. 933–940.

WEN, C. P. Coplanar waveguide: A surface strip transmission line suitable for nonreciprocal gyromagnetic device applications. **IEEE Transactions on Microwave Theory and Techniques**, IEEE, v. 17, n. 12, p. 1087–1090, 1969.

WISOL. **SFM10R2 Sigfox module User Manual V1.2**. [S.1.], 2019. Accessed on: July 10, 2022. Available from Internet: <a href="https://fccid.io/2ABA2SFM10R2/User-Manual/Users-Manual-3257420">https://fccid.io/2ABA2SFM10R2/User-Manual/Users-Manual-3257420</a>>.

WU, L.; CHAN, J.; HSIAO, C. Cost-performance wafer thinning technology. In: IEEE. **53rd Electronic Components and Technology Conference, 2003. Proceedings.** [S.1.], 2003. p. 1463–1467.

YIN, L. et al. Effect of microstructure evolution on pb-free solder joint reliability in thermomechanical fatigue. In: IEEE. **2012 IEEE 62nd Electronic Components and Technology Conference**. [S.l.], 2012. p. 493–499. YOUNG, J. L. Wafer level and substrate level chip scale packaging. In: IEEE. Proceedings International Symposium on Advanced Packaging Materials. Processes, Properties and Interfaces (IEEE Cat. No. 99TH8405). [S.1.], 1999. p. 232–235.

ZHANG, G.; GRAEF, M.; ROOSMALEN, F. van. The rationale and paradigm of" more than moore". In: IEEE. **56th Electronic Components and Technology Conference 2006**. [S.1.], 2006. p. 7–pp.

ZHANG, G. Q.; ROOSMALEN, A. V. More than Moore: creating high value micro/nanoelectronics systems. [S.l.]: Springer Science & Business Media, 2010.

ZHANG, Y. Antenna-in-package technology: Its early development [historical corner]. **IEEE Antennas and Propagation Magazine**, IEEE, v. 61, n. 3, p. 111–118, 2019.

ZHOU, W. et al. The effect of iot new features on security and privacy: New threats, existing solutions, and challenges yet to be solved. **IEEE Internet of Things Journal**, IEEE, v. 6, n. 2, p. 1606–1616, 2018.

## LIST OF PUBLICATIONS

The authors were awarded as the best paper at industrial category for the work listed bellow.

KALINSKI, F. et al. Compact System-in-Package Design for IoT Sigfox Applications. In: 11th Symposium on Integrated Circuits and Systems Design (WCAS). 2021.

### **APPENDIX A — RF AND MICROWAVES FUNDAMENTALS**

The radio frequency (RF) and microwave engineering fields deal with high-frequency alternating current signals. Because of these short wavelengths, the voltages and currents no longer remain spatially uniform compared to the circuit elements' size. Traditional circuit theory cannot be used to solve network problems in these cases. They have to be treated as propagating waves.

This chapter brings the fundamentals, closing the gaps concerning the topics presented in the text.

## **A.1 General Considerations**

The voltage and power gain are expressed in decibels (dB).

$$A_V = 20 \log \left(\frac{V_{out}}{V_{in}}\right) \tag{A.1}$$

$$A_P = 10 \log\left(\frac{P_{out}}{P_{in}}\right) \tag{A.2}$$

#### A.2 Transmission Line Theory

A transmission line is a *distributed parameter network*, where voltages and currents can vary in magnitude and phase along with length. Standard circuit theory deal with *lumped elements*, where voltage and current do not vary over the circuit elements' physical dimension. Figure A.1 shows an equivalent circuit for an infinitesimal section of a transmission line ( $\Delta z$ ).

Note that voltages and currents depend on both time (t) and position (z) since they are treated as propagating waves. R, L, G, and C are per-unit-length quantities, where:

- $\mathbf{R}$  = series resistance, in  $\Omega/m$
- L = series inductance, in H/m
- G = conductance, in S/m
- C =shunt capacitance, in F/m

This model is robust. A cascade of these sections is considered to represent a



finite-length transmission line.

## A.2.1 Transmission Line Wave Equations

Applying the Kirchhoff's laws to the Figure A.1 circuit, we get the Equations A.3a and A.3b.

$$v(z + \Delta z, t) - v(z, t) = -R\Delta z i(z, t) - L\Delta z \frac{\partial i(z, t)}{\partial t}, \qquad (A.3a)$$

$$i(z + \Delta z, t) - i(z, t) = -G\Delta zv(z + \Delta z, t) - C\Delta z \frac{\partial v(z + \Delta z, t)}{\partial t},$$
(A.3b)

Dividing both by  $\Delta z$  and taking the limit as  $\Delta z \rightarrow 0$ 

$$\lim_{z \to 0} \frac{v(z + \Delta z, t) - v(z, t)}{\Delta z} = -Ri(z, t) - L\frac{\partial i(z, t)}{\partial t}$$
$$\lim_{z \to 0} \frac{i(z + \Delta z, t) - i(z, t)}{\Delta z} = -Gi(z, t) - C\frac{\partial v(z + \Delta z, t)}{\partial t}$$

Equations A.4a and A.4b becomes the *Telegrapher's Equations* by definition of derivative.

$$\frac{\partial v(z,t)}{\partial z} = -Ri(z,t) - L\frac{\partial i(z,t)}{\partial t},$$
(A.4a)

$$\frac{\partial i(z,t)}{\partial z} = -Gv(z + \Delta z, t) - C\frac{\partial v(z + \Delta z, t)}{\partial t},$$
(A.4b)

For the sinusoidal, steady-state condition:  $v(z,t) = \text{Re}\{V(z)e^{j\omega t}\}$  and  $i(z,t) = \text{Re}\{I(z)e^{j\omega t}\}$ , the *Telegrapher's Equations* can be simplified as shown in Equations A.5a

and A.5b.

$$\frac{\partial V(z)}{\partial z} = -(R + j\omega L)I(z), \qquad (A.5a)$$

$$\frac{\partial I(z)}{\partial z} = -(G + j\omega C)V(z), \tag{A.5b}$$

The functions V(z) and I(z) are complex and describe the magnitude and phase of the  $e^{j\omega t}$  sinusoidal time function for voltage and current along the transmission line as a function of position z. To find a solution for V(z) and I(z) that satisfy both *Telegrapher's Equations* we first take the derivative of Equation A.5a as shown in Equation A.6.

$$\frac{\partial^2 V(z)}{\partial z^2} = -(R + j\omega L)\frac{\partial I(z)}{\partial z}$$
(A.6)

Combining the Equation A.6 and A.5b we get an equation involving one function only (Eq. A.7). In a similar way the differential equation for the current I(z) is given in Equation A.8.

$$\frac{\partial^2 V(z)}{\partial z^2} = (R + j\omega L)(G + j\omega C)V(z) = \gamma^2 V(z)$$
(A.7)

$$\frac{\partial^2 I(z)}{\partial z^2} = (R + j\omega L)(G + j\omega C)V(z) = \gamma^2 I(z)$$
(A.8)

 $\gamma$  (in Eq. A.9) is known as *propagation constant*, which is a complex value function of frequency.

$$\gamma = \alpha + j\beta = \sqrt{(R + j\omega L)(G + j\omega C)}$$
(A.9)

Considering a solution for Equations A.8 and A.8, the functions  $V(z) = e^{+j\gamma z}$ and  $V(z) = e^{-j\gamma z}$  has the characteristic of the double derivative results in the original function weighted by a constant. Since we are working with a linear differential equation, the superposition will be a solution. Accordingly to this analysis, the solution to this equations are described by Equations A.10a and A.10b.

$$V(z) = V_0^+ e^{-j\gamma z} + V_0^- e^{+j\gamma z},$$
(A.10a)

$$I(z) = I_0^+ e^{-j\gamma z} + I_0^- e^{+j\gamma z},$$
(A.10b)

For example, the two terms,  $V_0^+ e^{-j\gamma z}$  and  $V_0^- e^{+j\gamma z}$ , in each solution describe two waves propagating in the transmission line width in different directions. In addition, this is a significant result because the functions that describe the current and voltage waves at all points along a transmission line can be completely described with four complex constants:  $V_0^+, V_0^-, I_0^+$  and  $I_0^-$ .

## A.2.2 The Characteristic Impedance of a Transmission Line

Also known as *natural impedance*, it represents the equivalent impedance of an infinite transmission line. Based on Equation A.5a and A.10a, a new expression for I(z) can be found in Equation A.11.

$$I(z) = \frac{\gamma}{R + j\omega L} (V_0^+ e^{-j\gamma z} + V_0^- e^{+j\gamma z})$$
(A.11)

Considering impedance as the ratio between voltage and current waves, the Equation A.12 shows the relation that defines the Characteristic Impedance of a transmission line.

$$Z_0 = \frac{V(z)^+}{I(z)^+} = \frac{-V(z)^-}{I(z)^-} = \frac{\sqrt{R+j\omega L}}{\sqrt{G+j\omega C}}$$
(A.12)

Note that the Characteristics Impedance of a transmission line is constant with the position z. It is not dependent on boundary conditions and is determined by the transmission line's parameters (R, L, G and C).

#### A.2.3 The Propagation Constant

The propagation constant is a parameter that describes how much the amplitude and phase of an electromagnetic wave change as it propagates. It is described by the Equation A.9, where  $\alpha = Re\{\gamma\}$  and  $\beta = Im\{\gamma\}$ .

$$\gamma = \alpha + j\beta = \sqrt{(R + j\omega L)(G + j\omega C)}$$

The real part expresses the magnitude of the signal,  $\alpha$  it is also known as **attenuation constant**, because  $|e^{-\gamma z}| = e^{-\alpha z}$ . A similar relation states that:  $|e^{-j\beta z}| = 1$ , what makes  $\beta$  known as the **phase constant**, since the relative phase  $(\phi(z))$  (from Euller's equation in Equation A.13).

$$e^{-j\beta z} = e^{-j\phi(z)} = \cos(\beta z) + j\sin(\beta z)$$
(A.13)

 $\beta$  has the units of radians/meter, and considering that the wavelength  $\lambda$  is the distance where the relative phase value is  $2\pi$ ,  $\lambda$  and  $\beta$  are related by the Equation A.14.

$$\beta = \frac{2\pi}{\lambda} \tag{A.14}$$

The time relation arises with the wave propagation velocity in Equation A.15.

$$v_p = \frac{\omega}{\beta} = \frac{\omega\lambda}{2\pi} = \lambda f$$
 (A.15)

Where f is the frequency in Hertz.

## A.2.4 The Reflection Coefficient

The Reflection Coefficient is just a way of representing the activity of a transmission line in terms of the incident and reflected waves. It is defined as the amplitude ratio of the voltage reflected wave to the incident voltage wave.

$$\Gamma(z) = \frac{V_0^- e^{-j\gamma z}}{V_0^+ e^{-j\gamma z}}$$
(A.16)

Now considering a transmission line of characteristic impedance  $Z_0$  feeding a load impedance  $Z_L$ , the input impedance seen by the feed line is  $Z_L$ , and the reflection coefficient  $\Gamma$  is given by the Equation A.17.

$$\Gamma = \frac{Z_L - Z_0}{Z_L + Z_0} \tag{A.17}$$