### Instability of phosphorous doped SiO<sub>2</sub> in 4H-SiC MOS capacitors at high temperatures

M. I. Idris, M. H. Weng, H.-K. Chan, A. E. Murphy, D. T. Clark, R. A. R. Young, E. P. Ramsay, N. G. Wright, and A. B. Horsfall

Citation: Journal of Applied Physics **120**, 214902 (2016); doi: 10.1063/1.4969050 View online: https://doi.org/10.1063/1.4969050 View Table of Contents: http://aip.scitation.org/toc/jap/120/21 Published by the American Institute of Physics

#### Articles you may be interested in

Ultrahigh-temperature rapid thermal oxidation of 4H-SiC(0001) surfaces and oxidation temperature dependence of SiO<sub>2</sub>/SiC interface properties

Applied Physics Letters 109, 182114 (2016); 10.1063/1.4967002

Structure and chemistry of passivated SiC/SiO<sub>2</sub> interfaces Applied Physics Letters **108**, 201607 (2016); 10.1063/1.4951677

Effects of antimony (Sb) on electron trapping near SiO<sub>2</sub>/4H-SiC interfaces Journal of Applied Physics **120**, 034503 (2016); 10.1063/1.4958852

Are dangling bond centers important interface traps in 4H-SiC metal oxide semiconductor field effect transistors? Applied Physics Letters **109**, 142106 (2016); 10.1063/1.4963708

Oxidation induced stress in SiO<sub>2</sub>/SiC structures Applied Physics Letters **110**, 141604 (2017); 10.1063/1.4979544

Interface properties of NO-annealed 4H-SiC (0001), ( $11\overline{2}0$ ), and ( $1\overline{1}00$ ) MOS structures with heavily doped pbodies Journal of Applied Physics **121**, 145703 (2017); 10.1063/1.4981127





# Instability of phosphorous doped SiO<sub>2</sub> in 4H-SiC MOS capacitors at high temperatures

M. I. Idris,<sup>1,2</sup> M. H. Weng,<sup>1,3</sup> H.-K. Chan,<sup>1</sup> A. E. Murphy,<sup>3</sup> D. T. Clark,<sup>3</sup> R. A. R. Young,<sup>3</sup> E. P. Ramsay,<sup>3</sup> N. G. Wright,<sup>1</sup> and A. B. Horsfall<sup>1</sup>

<sup>1</sup>School of Electrical and Electronic Engineering, Newcastle University, Newcastle NE1 7RU, United Kingdom <sup>2</sup>Faculty of Electronic and Computer Engineering, UTeM, Hang Tuah Jaya, 76100 Durian Tunggal, Melaka, Malaysia

<sup>3</sup>Raytheon UK, Glenrothes, Fife KY7 5PY, United Kingdom

(Received 15 August 2016; accepted 15 November 2016; published online 5 December 2016)

In this paper, the effect of inclusion of phosphorous (at a concentration below 1%) on the high temperature characteristics (up to  $300 \,^{\circ}$ C) of the SiO<sub>2</sub>/SiC interface is investigated. Capacitance–voltage measurements taken for a range of frequencies have been utilized to extract parameters including flatband voltage, threshold voltage, effective oxide charge, and interface state density. The variation of these parameters with temperature has been investigated for bias sweeps in opposing directions and a comparison made between phosphorous doped and as-grown oxides. At room temperature, the effective oxide charge for SiO<sub>2</sub> may be reduced by the phosphorous termination of dangling bonds at the interface. However, at high temperatures, the effective charge in the phosphorous doped oxide remains unstable and effects such as flatband voltage shift and threshold voltage shift dominate the characteristics. The instability in these characteristics was found to result from the trapped charges in the oxide  $(\pm 10^{12} \,\mathrm{cm}^{-3})$  or near interface traps at the interface of the gate oxide and the semiconductor  $(10^{12}-10^{13} \,\mathrm{cm}^{-2} \,\mathrm{eV}^{-1})$ . Hence, the performance enhancements observed for phosphorous doped oxides are not realised in devices operated at elevated temperatures. *Published by AIP Publishing*. [http://dx.doi.org/10.1063/1.4969050]

#### I. INTRODUCTION

In the history of high temperature electronics, the silicon technology has been used with a limited operating capability of temperatures below 150 °C.1 The demand for electronic components that are capable of sustaining high temperature operation for markets such as automotive, aerospace, energy generation, and military has been growing rapidly. Due to the excellent material properties of silicon carbide (SiC), such as the extremely small intrinsic carrier density, the feasibility to grow a thermal oxide, and wide band gap, it has become a leading candidate for high temperature and high power electronics. A lot of effort has been made to improve the quality, performance, and reliability of silicon carbide Metal Oxide Semiconductor (MOS) structures, especially focusing on the quality of the gate oxide layer, which plays a vital role in the performance of SiC MOSFETs. However, in the recent years, a number of issues have been reported with SiC MOSFETs, especially in terms of performance and long term reliability.<sup>2,3</sup> These issues have been gradually alleviated as a result of recent developments. One of the significant remaining issues with silicon carbide MOSFETs is the low channel mobility caused by Coulomb scattering and trapping that decreases the number of free carriers.<sup>4,5</sup> Many researchers have been working on increasing the channel mobility of SiC MOSFET by optimizing passivation techniques using nitrogen-,<sup>6.7</sup> sodium-,<sup>8</sup> and phosphorous-<sup>9,10</sup> rich environments. It has been shown<sup>6.11</sup> that the inversion channel mobility within SiC dramatically improves when the  $(11\overline{2}0)$  face is utilised, although this leads to a decrease in the threshold voltage, which for some applications may be

undesirable. Threshold instability is one of the important factors which disrupts the performance and reliability of SiC MOSFET. Recently, the threshold voltage instability for MOSFET annealed in POCl<sub>3</sub> has been investigated by using both positive and negative biases at temperatures up to  $200 \,^{\circ}$ C.<sup>12</sup> The data were described by a model based on the capture and emission properties of traps at the SiO<sub>2</sub>/SiC interface or in the bulk oxide. It has been confirmed that the main origin of the threshold voltage instability is the oxide traps in phosphorous doped oxides.

It has been reported that incorporating P atoms into the SiO<sub>2</sub>/SiC interface reduces the density of interface states  $(D_{ii})$  near the conduction band and increases the field effect mobility to 89 cm<sup>2</sup>/V s.<sup>10</sup> Linked to this experimental result, a strong reduction in the interface state density was observed for samples implanted with P prior to oxidation.<sup>10</sup> It is believed that the incorporated P atoms reduce the strain and increase the carrier density at the SiO<sub>2</sub>/SiC interface.<sup>10,13</sup> G. Liu also reported that passivation of the SiO<sub>2</sub>/SiC interface using phosphorous results in lower  $D_{it}$  and higher field effect mobility than nitrogen passivation for MOSFETs fabricated on both the Si face and the (1120) a-face of 4H-SiC.<sup>6</sup> However, the mechanism responsible for  $D_{it}$  reduction by P incorporation is still not fully understood.

Atoms in group 5 of the periodic table consist of nitrogen (N), phosphorous (P), arsenic (As), antimony (Sb), and bismuth (Bi), and each has 5 electrons in the outermost shell. This electron configuration provides 4 half-filled outer orbitals that can interact with the lone pairs of other elements to form 4 covalent bonds. According to Density Functional Theory (DFT) calculations, strong silicon-nitrogen, siliconphosphorous, and silicon-arsenic bonds are created at the SiC/SiO<sub>2</sub> interface, resulting in a decrease in the density of near interface traps.<sup>14</sup> Observations also imply that N and P atoms can not only passivate interfacial defects but may also diffuse into the SiC substrate, resulting in an increased channel mobility and reduction in threshold voltage, through the creation of shallow donors.<sup>6,15,16</sup> The occurrence of counter doping of the SiC surface has been proposed, where a very thin n type layer is formed at the SiC/SiO<sub>2</sub> interface due to the incorporation of N or P atoms.<sup>6</sup>

The conductivity of the SiC surface after being exposed to post-oxidation annealing (POA) in N<sub>2</sub>O and POCl<sub>3</sub> has been examined qualitatively by using scanning spreading resistance microscopy (SSRM) measurements.<sup>17</sup> It was found that the incorporation of P-related shallow donors after POA in POCl<sub>3</sub> is greater than the N-shallow donors incorporation during N<sub>2</sub>O treatment, which subsequently explains the significantly enhanced channel conductivity of the MOSFETs. The quantitative analysis of the doping at the SiO<sub>2</sub>/SiC interface to explain the function doping effect from N and P atoms was performed using electrostatic simulations.<sup>18</sup> The counter doping effect was assumed to arise from a thin layer of n type material in the p-well region. By varying the thickness and the doping concentration, it was identified that the counter doping reduces the electric field at the interface, alleviating the surface roughness effect, resulting in higher mobility, but resulted in instability in the threshold voltage  $(V_{TH})$ , the flatband voltage  $(V_{FB})$ , and the effective charge  $(N_{EFF})$ .

Because of the suitability of SiC for the realisation of high temperature electronic devices, the reliability and the high temperature performance of phosphorous incorporated SiO<sub>2</sub> in 4H-SiC are of increasing interest. However to date, very little attention has been paid to the performance of phosphorous doped oxides at high temperatures. In this paper, we have investigated the flatband, the threshold voltage, and the oxide charge shift (hysteresis) for phosphorous incorporated MOS (by characterizing bidirectional C-V curves at different frequencies between 10 kHz and 1 MHz) at temperatures up to 300 °C. All the extracted parameters were compared to an undoped thermal oxide gate dielectric sample to determine the effect of phosphorous incorporation on the oxide characteristics.

#### **II. EXPERIMENT AND EVALUATION METHOD**

In this work, two Si face, 4° off axis, and 4H-SiC wafers (4  $\mu$ m epilayer thickness with N<sub>D</sub> = 1.44 × 10<sup>17</sup> cm<sup>-3</sup>) with different gate dielectric fabrication processes were compared. Sample 1 was prepared with a thermal oxide gate electric MOS that has been through a conventional post

oxide annealing process.<sup>19</sup> Sample 2 is a phosphorous doped gate oxide structure, which was annealed using a planar source of phosphorous pentoxide ( $P_2O_5$ ) after thermal oxidation. This process resulted in a phosphorous concentration of below 1% in the gate dielectric. Both wafer processes are designed to be compatible with a commercial CMOS process.<sup>20</sup> Process details and the equivalent oxide thickness of the SiO<sub>2</sub> for both wafers are summarized in Table I.

A Keithley 4200 SCS was used to measure capacitancevoltage (C-V) characteristics at different frequencies and elevated temperatures. The measurement was swept from accumulation (+10 V) to depletion (-10 V) (reverse sweep) and vice versa (forward sweep) under positive and negative bias conditions. In this experiment, the flatband voltage ( $V_{FB}$ ) was determined by calculating the flatband capacitance,  $C_{FB}$ using

$$C_{FB} = \frac{C_{ox} \cdot \varepsilon_s A / L_D}{C_{ox} + \varepsilon_s A / L_D},\tag{1}$$

where  $\varepsilon_s$  is the permittivity of the silicon carbide (taken as equal to  $9.7\varepsilon_0^{21}$ ),  $C_{ox}$  is the experimental oxide capacitance, and  $L_D$  is the Debye length, which can be expressed as

$$L_D = \sqrt{\frac{\mathbf{k}T\varepsilon_s}{q^2N_D}},\tag{2}$$

where k is the Boltzmann constant, T is the temperature, and  $N_D$  is the doping concentration. The flatband voltage is extracted directly from the capacitance-voltage characteristic.

A significant effort has been focussed on trying to improve the quality of SiC/SiO<sub>2</sub> by reducing the total effective oxide charge and the interface state density, because these two parameters determine the carrier channel mobility and the gate leakage current. During MOSFET operation, the density and position of charged centres in the gate oxide change, resulting in the observed stability and reliability problems. Effective oxide charge,  $Q_{EFF}$ , is used to describe the charge trapped in the bulk of the dielectric and is computed from the sum of the fixed oxide charge ( $Q_{eT}$ ), mobile ionic charge ( $Q_M$ ), and oxide-trapped charge ( $Q_{OT}$ ).  $Q_{EFF}$ does not vary with gate voltage, unlike interface trapped charge ( $Q_{IT}$ ), and it can be assumed that the charges exist at the bulk of SiO<sub>2</sub>

$$Q_{EFF} = Q_F + Q_M + Q_{OT}.$$
 (3)

In order to extract  $Q_{EFF}$ , the high-frequency room-temperature capacitance–voltage characterization was performed at 1 MHz. The effective oxide charge was obtained using

TABLE I. Summary of fabrication process for both samples.

| Wafer | Metal     | Gate dielectric                                    | Total effective oxide thickness (nm) | Size (µm <sup>2</sup> ) |
|-------|-----------|----------------------------------------------------|--------------------------------------|-------------------------|
| 1     | Aluminium | Thermal oxide $+$ anneal $+$ nitride cap           | 33                                   | $1.12 \times 10^5$      |
| 2     | Aluminium | Thermal oxide + anneal (PHOS source) + nitride cap | 35.7                                 | $1.12 \times 10^5$      |

$$Q_{EFF} = \frac{C_{ox}(W_{MS} - V_{FB})}{A},\tag{4}$$

where  $W_{MS}$  is the metal-semiconductor work function (the work function used for Al is 4.1 eV and the electron affinity of SiC is 3.1 eV (Ref. 22)),  $C_{ox}$  is the experimental oxide capacitance per unit area, and  $V_{FB}$  is the flatband voltage. The effective oxide charge density,  $N_{EFF}$ , can be calculated as

$$N_{EFF} = \frac{Q_{EFF}}{q}.$$
 (5)

In SiC MOS capacitors, the inversion capacitance cannot be measured due to the low intrinsic carrier concentration and hence low generation of minority carriers.<sup>23,24</sup> The turn-on region of a MOSFET correlates to the inversion region in C-V measurement data. The threshold voltage  $V_{TH}$  can be determined from the flatband voltage by

$$V_{TH} = V_{FB} \pm \left[\frac{A}{C_{ox}}\sqrt{4\varepsilon_{s}q|N_{D}\Phi_{B}|} + 2|\Phi_{B}|\right],\tag{6}$$

where A is the gate area,  $N_D$  is the doping concentration, and  $V_{FB}$  is the flatband potential.  $\Phi_B$  is the bulk potential calculated from

$$\Phi_B = \frac{kT}{q} \ln\left(\frac{N_D}{n_i}\right),\tag{7}$$

where  $n_i$  is the intrinsic carrier concentration.

However, the calculated threshold voltage  $V_{TH}$  may be slightly different from the threshold voltage  $V_{TH}$  for a MOSFET owing to the variety in methods used to extract the threshold voltage.

#### **III. RESULTS AND DISCUSSION**

### A. Capacitance voltage characterization (room temperature)

The data in Figure 1 show the room temperature C-V characteristic of MOS capacitors fabricated on both wafers.

In each figure, the quasi static and high frequency (1 MHz) C-V data are plotted with a theoretical curve, which was calculated using<sup>25,26</sup>

$$C_{D,theory}(\psi_s) = \frac{AqN_D \left| \exp\left(\frac{q\psi_s}{kT}\right) - 1 \right|}{\sqrt{\frac{2kTN_D}{\varepsilon_{SiC}} \left\{ \exp\left(\frac{q\psi_s}{kT}\right) - \left(\frac{q\psi_s}{kT}\right) - 1 \right\}}}.$$
 (8)

The effective oxide charge concentration,  $N_{EFF}$ , was calculated to be  $-3.26 \times 10^{11}$  cm<sup>-2</sup> for the undoped oxide and  $-3.03 \times 10^{11}$  cm<sup>-2</sup> for the phosphorous doped oxide. At room temperature, both samples have negative values of the order of  $\sim 3 \times 10^{11}$  cm<sup>-2</sup>. Phosphorous may reduce the effective oxide charge by passivating dangling bonds at the interface; however, the difference is minor in this case. Since the effective oxide charge is a sum of fixed, mobile, and trapped charge,<sup>22,27</sup> further analysis is required to identify the relative contributions from the constituent components. Herein, the temperature dependence of the effective oxide charge, flatband, and threshold voltage were studied to determine the effect of phosphorous incorporation on the characteristics of the SiO<sub>2</sub>/SiC interface.

### B. Capacitance voltage characterization (elevated temperatures)

In order to investigate the polarization of the gate dielectric and temperature dependence of phosphorous incorporated oxide parameters, 1 MHz capacitance voltage characteristics were measured at temperatures up to 300 °C.

As can be observed from the data in Figure 2, the C-V data show a shift in the flatband voltage for both samples that increases monotonically with temperature. The data indicate that the shift in  $V_{FB}$  is larger for the phosphorous doped dielectric, indicating a shift in effective oxide charge and the existence of electron trapping, either at the SiO<sub>2</sub>/SiC interface or in the bulk oxide. The effect of phosphorous incorporation on the characteristics was investigated by extracting the shift in  $V_{FB}$ , and  $N_{EFF}$  arising from positive gate bias bidirectional



FIG. 1. Room temperature C-V characteristics of 4H-SiC MOS capacitors: (a) undoped gate dielectric; (b) phosphorous doped gate dielectric. Experimental quasi static and high frequency (1 MHz) data are plotted with a theoretical curve.



FIG. 2. 1 MHz capacitance-voltage characteristics of undoped (Figure 2(a)) and phosphorous doped devices (Figure 2(b)) measured at temperatures between 100 and 300 °C.

depletion to accumulation (forward sweep) and accumulation to depletion (reverse sweep) voltage sweeps and negative gate bias bidirectional accumulation to depletion (reverse sweep) and depletion to accumulation (forward sweep) voltage sweeps.  $\Delta V_{FB}$ ,  $\Delta V_{TH}$ , and  $\Delta N_{EFF}$  are defined as the difference in values from those obtained at room temperature; the forward sweep data of  $V_{FB}$ ,  $V_{TH}$ , and  $N_{EFF}$  at room temperature are always compared to the forward sweep of  $V_{FB}$ ,  $V_{TH}$ , and  $N_{EFF}$  at elevated temperature and vice versa. All the measurements were performed on fresh samples, meaning that the capacitors had not undergone any previous electrical stressing and measurements.

#### C. Flatband voltage, V<sub>FB</sub>, instability

The data presented in Figure 3 show the change in the extracted flatband voltage, highlighting the differences arising from the direction of the voltage sweep. The data in Figure 3 show that the difference in the flatband voltage for

the phosphorous doped dielectric is more than a factor of four greater than that observed in the undoped dielectric (for both gate bias), which has only a small shift at all temperatures between room temperature and 300 °C. The shift is particularly significant for the reverse sweep during the C-V measurements. We also observed positive  $V_{FB}$  shifts in the reverse sweep data (red triangles), in close agreement with previously reported PSG oxides on Si where the observed shift in the C-V characteristics is significant; this is possibly due to the charge displacement or the buildup of polarization in the PSG doped oxide layer.<sup>28</sup> However, from the results of the flatband voltage shift from negative and positive bias measurements (accumulation to depletion and backward and depletion to accumulation and backward), where the flatband shift of sample 2 is to the positive direction regardless of the applied bias stress (bias independent), we conclude that the instability of phosphorous-doped SiO<sub>2</sub> is due to charge trapping or mobile charge rather than the polarization effect where the bias dependent shift is expected.



FIG. 3. Change in flatband voltage  $\Delta V_{FB}$  extracted from 1 MHz C-V characteristics as a function of temperature for undoped and phosphorous doped dielectrics under negative (Figure 3(a)) and positive (Figure 3(a)) gate bias conditions.  $\Delta V_{FB}$  is defined as the difference of  $V_{FB}$  at room temperature and those  $V_{FB}$  obtained at elevated temperature.



FIG. 4. Frequency dependence of  $V_{FB}$  for the phosphorous doped oxide measured for both directions. (a) Forward sweep and (b) reverse sweep.

When  $V_g$  was swept from  $V_g = -10$  V to  $V_g = 10$  V (forward sweep), minority carriers are attracted to the interface from the bulk of the SiC. Since the concentration of minority carriers is negligible in SiC MOS capacitors, the effect on the characteristics of the trap and de-trap processes at the SiC/SiO<sub>2</sub> interface is not apparent. This implies that the number of trapped charges at the interface is small, suggesting that the value of  $\Delta V_{FB}$  should remain constant as the temperature changes. However, under negative bias condition, the data show that the value of  $\Delta V_{FB}$  becomes negative with increasing temperature and while both samples show similar behaviour, the changes in  $\Delta V_{FB}$  for the phosphorous doped dielectric are more noticeable. Meanwhile, under positive bias stress, different trends were observed. The  $\Delta V_{FR}$ remains constant as the temperature increases for undoped samples, but the data show that the value of  $\Delta V_{FB}$  for phosphorous doped samples becomes noticeably positive with increasing temperature.

When the gate voltage was swept from  $V_g = 10$  V to  $V_g = -10$  V (reverse sweep), majority carriers are accumulated at the interface. Since the majority carrier concentration is significantly higher than the minority carrier concentration

in SiC MOS capacitors, the effect of trap and de-trapping due to states at the interface is more obvious for both bias conditions, especially for the phosphorous doped SiO<sub>2</sub> dielectric. The larger changes in  $\Delta V_{FB}$  for this sweep direction (reverse sweep) can be explained by the trapping of these additional carriers at the interface.

The data in Figure 4 show the bidirectional characteristic of  $V_{FB}$  values for the phosphorous incorporated sample measured at different frequencies. The data for the forward sweep measurement, at temperatures below 200 °C, show a minor variation in  $V_{FB}$  with frequency, but as the temperature is increased above 200 °C, the  $V_{FB}$  values are significantly reduced with increasing frequency. For reverse sweep measurements, the data show that the shift in  $V_{FB}$  is unaffected by frequency, but are shifted to larger  $V_{FB}$  as the temperature increased, similar to the data shown in Figure 3.

#### D. Threshold voltage, $V_{TH}$ , instability

The threshold voltage,  $V_{TH}$ , is the bias at which the surface potential,  $\Phi_S$ , equals twice the bulk potential  $\Phi_B$  and can be calculated from the C-V characteristics using



FIG. 5. Threshold voltage  $(V_{TH})$  extracted from 1 MHz C-V characteristics as a function of temperature for the undoped (sample 1) and phosphorous doped (sample 2) dielectrics under negative (Figure 5(a)) and positive (Figure 5(a)) gate bias conditions.

Equation (6). The calculated values are shown by the data in Figure 5. Similar to the data shown in Figure 3, the effect of trapping and de-trapping processes is less significant during the forward sweep, resulting in a smaller shift in  $V_{TH}$  as the temperature increases. Furthermore, the threshold voltage shift in the device with the phosphorous doped dielectric is greater (up to 2 V shift at 300 °C) than for the undoped dielectric as the temperature increases during reverse sweep for both bias conditions.

The variation in  $V_{TH}$  with frequency and temperature was also investigated. The data in Figure 6 show the bidirectional characteristic of  $V_{TH}$  for the phosphorous incorporated sample as a function of frequency at elevated temperatures. The same trend is observed for  $V_{TH}$  as for  $V_{FB}$ , where the instability is more pronounced at 250 °C and 300 °C. The results show that  $V_{TH}$  is stable with frequency when the gate bias is swept from  $V_g = 10$  V to  $V_g = -10$  V. However, the observed frequency dispersion increases with temperature, similar to the trend observed for the  $V_{FB}$  data. At higher temperatures,  $V_{TH}$  values decrease because the emission of trapped charges increases as the bandgap of SiC reduces, so a lower bias is required to form an inversion region.<sup>12</sup> From the data, it is clear that the concentration of trapped charge is greater in the phosphorous doped dielectric than in the undoped samples. The enhanced shift in both flatband and threshold voltages is also linked to the presence of a defect arising from the incorporation of positive phosphorous in the oxide and at the SiO<sub>2/</sub>SiC interface.<sup>29-32</sup> P atoms are not mobile if they are in the form of PSG, formed during the annealing process. PSG is a polar material and the effect of polarization is more significant when it is electrically biased at high temperatures.<sup>9,33</sup> Different types of voltage stress measurements are needed to investigate the characteristics of NITs.<sup>12</sup>

## E. Total effective oxide charge density, $N_{EFF}$ , in phosphorous incorporated oxide

 $N_{EFF}$  depends on the quality of both the gate oxide and the interface. Previous studies have examined a range of approaches to reduce  $N_{EFF}$  because it is one of the dominant

factors in the suppression of channel mobility and reduces the quality of oxide based passivation layers.<sup>22</sup> In this study, bidirectional 1 MHz C-V characteristics at elevated temperatures were used to compare the temperature dependence of  $N_{EFF}$  in the phosphorous incorporated and undoped oxides.  $N_{EFF}$  was determined using Equation (5), with a work function difference between the aluminium contact and the SiC of 1.0 eV.<sup>25</sup> Figure 7 depicts the dependence of  $N_{EFF}$  at elevated temperatures extracted from sweeps forward and reverse for both dielectrics under negative (Figure 7(a)) and positive (Figure 7(a)) gate bias conditions. For the undoped oxide, the variation in the effective oxide charge density shows a minor variation with temperature, with values between -2 and  $-4 \times 10^{11}$  cm<sup>-2</sup> in both directions regardless of the applied bias stress. In contrast, under a negative bias condition, the data for the forward sweep on the phosphorous doped dielectric show  $N_{EFF}$  monotonically decreasing from  $-2.4 \times 10^{11}$  cm<sup>-2</sup> to  $-6.4 \times 10^{10}$  cm<sup>-2</sup> with increasing temperature up to 250 °C, before changing polarity to  $4.07 \times 10^9$  cm<sup>-2</sup> at 300 °C, but the N<sub>EFF</sub> increases slowly with increasing temperatures under positive bias condition. In the reverse sweep, significantly different characteristics were observed (both bias conditions). The  $N_{EFF}$ increases slowly from room temperature to 100 °C, followed by an abrupt increase above 100 °C. This behaviour may be attributed to the concentration of mobile charge in the phosphorous incorporated oxide, which is distinct from the chemically bonded P atoms that lead to the observed increase in  $N_{EFF}$ .

This instability in  $N_{EFF}$  has two potential origins: charge trapped in the bulk of the dielectric, which is described using an effective charge density ( $N_{EFF}$ ), and charge trapped in interface states, described using the interface state density ( $D_{ii}$ ). The data in Figure 7 show that the effective charge density in the phosphorous doped dielectric shifts significantly in comparison to the undoped dielectric. From these data, it appears that traps in the oxide generated during the phosphorous doping process result in the electrical instability through the capture and emission of electrons and holes at the SiO<sub>2</sub>/SiC interface or in the oxide.<sup>12</sup>



FIG. 6. Frequency dependence of  $V_{TH}$  for sample 2 measured for both directions. Forward sweep (a) and reverse sweep (b).



FIG. 7. Variation in the effective oxide charge density in samples 1 and 2 under negative (a) and positive (b) gate bias conditions.

#### F. Bias Temperature Stress (BTS)

In order to investigate the presence of mobile charge in these two samples, positive and negative bias temperature stress (BTS) has been performed according to the method stated in Ref. 26. Initially, the C-V measurements at room temperature are taken as reference (before stress) for both samples. Then, the samples are heated to 200 °C and a gate bias to produce an oxide field of around 10 MV/cm is applied for 5 min for the charge to drift to oxide interface. (In our case, the thickness of oxides is around 36 nm, so 3.6 V was applied.) The samples are then cooled to room temperature under bias, and the C-V measurements are performed. For the negative bias temperature stress (NBTS), the procedure is then repeated with the opposite bias polarity. It is important to keep the oxide field around 1 MV/cm causes mobile charge to drift and to prevent any charge injection from happening. The flatband voltage shift can be used to determine the mobile charge. Fresh samples were used for each test.

The data in Figure 8 show the C-V characteristics before and after positive bias temperature stress for both undoped dielectric (Figure 8(a)) and phosphorous doped dielectric (Figure 8(b)). The undoped samples and phosphorus doped samples indicates the  $V_{\rm FB}$  shift (different before and after PBTS) of 0.35 V (mobile charge density of  $2.16 \times 10^{11} \text{ cm}^{-2}$ ) and 1.15 V (mobile charge density of  $6.55 \times 10^{11} \text{ cm}^{-2}$ ), respectively, while almost no hysteresis for forward and reverse sweeps for both samples before and after PBTS. These results show that the amount of mobile charge in phosphorus doped samples is significantly higher than the counterpart probably due to the mobile ion gettering capability of phosphorous.<sup>34,35</sup> Positive BTS results obtained here also can be explained by the electrons trapping at the oxide and interface when the positive stress has been applied at 200°C before C-V measurements have been performed. As mentioned before, a lot of electrons are trapped at the interface when the positive bias was applied to the gate for 5 minutes and causes the flatband voltage to shift to the positive direction.<sup>36,37</sup>

The results for negative bias temperature stress (NBTS) are shown in Figure 9 for both samples. The C-V characteristics of the undoped sample are very stable; there is no



FIG. 8. C-V curves illustrating the effect of mobile charge motion for undoped (a) and phosphorous doped dielectric (b) measured before (solid lines) and after (dash lines) PBTS.



FIG. 9. C-V curves illustrating the effect of mobile charge motion for undoped (Figure 9(a)) and phosphorous doped dielectric (Figure 9(b)) measured before (solid lines) and after (dash lines) NBTS.

hysteresis for forward and reverse sweeps before and after stress, indicating the non-existence of mobile charges in the dielectric. In contrast, there is a small flatband voltage shift 0.3 V (mobile charge density of  $1.72 \times 10^{11} \text{ cm}^{-2}$ ) in the negative direction, which is observed for the phosphorous doped samples. When the negative bias is applied to the gate for 5 minutes at 200 °C, the minority carrier (holes) attracted to the interface and gets trapped. However, since holes are minority carriers, the flatband voltage shift after the stress is less compared to the shift caused by majority carriers. The trends obtained from BTS have shown that the mobile charge and trap in the oxide or interface have caused the instability to the phosphorous doped samples.<sup>38,39</sup> These features for electron traps are consistent with the results obtained in Secs. III C and III D and agree with the observations published elsewhere.36,37

#### G. Interface trap density, D<sub>it</sub>

Until now, the origin of interface traps remains unclear. According to previous reports in the literature interface traps can be associated with (1) carbon or silicon clusters at the SiC/SiO<sub>2</sub> interface, (2) intrinsic defects formed in the bulk of gate dielectric, and (3) interfacial defects at the SiC/SiO<sub>2</sub> interface. Reports also correlate the presence of a carbon defect in the bulk SiC as being responsible for the low quality of gate oxide and increased value of  $D_{it}$ .<sup>40</sup> By incorporating phosphorous, the carbon vacancy in the gate oxide can be replaced by P or P=O, resulting in a stable silica matrix.<sup>41</sup> Interface state density is known to play an important role in the inversion layer mobility and hence the characteristics of the MOSFET. The density of interface traps at SiC/SiO<sub>2</sub> is higher than Si/SiO<sub>2</sub> and this is often considered to be the primary reason for low mobility.<sup>42</sup> Many researchers reported that mobility can be increased by reducing  $D_{ii}$ , <sup>7,9,43</sup> however, the relation between  $D_{it}$  and mobility is still not fully understood.<sup>42</sup> The data in Figure 10 show the  $D_{it}$  extracted for both samples using the  $C \cdot \psi_s$  technique from room temperature quasi-static C-V measurements.<sup>44</sup> It is worth noting that the value of  $D_{it}$  is high in comparison to previously published data because the  $C - \psi_s$  technique can accurately determine the contribution of fast states, which are not accurately reflected in the more commonly used Terman or High-Low methods.<sup>9,17</sup> The voltage was swept from depletion to accumulation at a rate of 0.1 V/s. Significant reduction can be observed in the value of  $D_{it}$  at  $E_c - E = 0.2 \text{ eV}$  (close to the conduction band) for the phosphorous doped oxide in comparison to the undoped dielectric (sample 1). However, the  $D_{it}$  values for sample 2 decrease more slowly as the energy from the conduction band edge increases in comparison to the undoped oxide. Near the conduction band, in the range where  $E_c-E$  is between 0.2 and 0.28 eV, the  $D_{it}$  of the phosphorous incorporated dielectric is lower; however, once  $E_{\rm c}$ - $E > 0.3 \, {\rm eV}$ , the  $D_{it}$  of the undoped sample is lower and decreases more rapidly with energy. This is due to the effect of  $D_{it}$  reduction in phosphorous incorporated oxide, which is not significant for Si face 4H SiC epilayers, and the level of phosphorous incorporated into the oxide is insufficient to form PSG in these samples.<sup>45</sup> However, the results are comparable with previously published reports, which show a



FIG. 10. Comparison of interface state density  $(D_{ii})$  as a function of energy, extracted using the  $C \cdot \psi_s$  technique.



FIG. 11. Interface state density  $(D_{it})$  as a function of energy at varying temperatures extracted using the Terman method for sample 1 (a) and sample 2 (b).

reduction of  $D_{it}$  to  $2 \times 10^{12}$  cm<sup>-2</sup> at 0.2 eV below the conductance band.<sup>6,9</sup>

Interface state density  $(D_{it})$  as a function of the energy level within the bandgap was also extracted across the measured temperature range for both samples using the Terman method.<sup>46</sup> As can be seen from the data in Figure 11, the change in  $D_{it}$  close to the band edge as the temperature increases is not consistent for both samples; however, a trend at energies defined by  $E_{\rm c} - E > 0.3 \, {\rm eV}$  can be observed. The extracted  $D_{it}$  for both dielectrics reduces with increasing temperature across the measured energy range. This suggests that the interface state density,  $D_{it}$ , has the temperature dependence and therefore is electrically active at elevated temperatures.<sup>47</sup> At high temperatures, the oscillation of the atoms around their equilibrium position results in the replacement of the sharply defined energy level for the capture or emission of carriers with a probability density at the specific energy. This results in an increase in the occupancy of traps with carriers that have a sufficiently high energy to enable a capture/emission process.<sup>48</sup> These results can also be explained by correlating the existence of slow and fast interface states that have different time constants that only begin to interact with semiconductor carriers at high temperatures,<sup>49</sup> which is in agreement with the observation of the SiO<sub>2</sub>/SiC interface annealed in nitrogen rich environments.<sup>50</sup>

#### **IV. CONCLUSIONS**

We have shown that the incorporation of phosphorous at the SiO<sub>2</sub>/SiC interface results in a reduction in the interface state density near the conduction band, and an increase in the instability of  $V_{FB}$ ,  $V_{TH}$ , and  $N_{EFF}$  at high temperatures. To date, there are limited reports concerning the stability of phosphorous doped SiO<sub>2</sub> in 4H-SiC at elevated temperatures. In this paper, the effect of phosphorous incorporation in the gate dielectric was extracted from bidirectional C-V measurements at temperatures up to 300 °C. Although the effective oxide charge ( $N_{EFF}$ ) in phosphorous doped SiO<sub>2</sub> has been slightly reduced, the instability at high temperatures is a concern. The results from other parameters ( $V_{FB}$  and  $V_{TH}$ ) also showed instability depending on the gate bias, frequency, and temperature. In the forward sweep, both samples provide stable  $V_{FB}$  and  $V_{TH}$  values even at high temperatures. Meanwhile, in the reverse sweep, due to charge trapping,  $V_{FB}$  and  $V_{TH}$  shifts increase with temperature. The  $D_{it}$  of both samples was compared, and it was found that phosphorous-doped oxides (sample 2) have slightly lower  $D_{it}$  than undoped oxides near the conduction band.

In this case, the effect of mobile ions and charge traps at high temperatures should not be neglected. This could cause electron and hole trapping to occur in the gate dielectric and at the SiC interface. The implementation of phosphorous incorporated oxide in SiC is encouraging to improve the channel mobility. However, the stability and reliability aspects are always essential to be taken into consideration of device performance. Therefore, it is important to improve the stability of phosphorous incorporated devices not only at room temperature but also at high temperatures so that the advantageous effect of phosphorous incorporation is not reduced. We have shown that although the inclusion of phosphorous with a concentration below 1% in the silicon dioxide gate dielectric of MOSFET structures can be highly beneficial for room temperature performance, the instability of the resulting devices when operated at high temperatures means that this technique is not suitable for high temperature circuits.

#### ACKNOWLEDGMENTS

The authors would like to thank Universiti Teknikal Malaysia Melaka (UTeM) and Ministry of Education (Malaysia) for their postgraduate student sponsorship.

<sup>1</sup>T. Kimoto, Jpn. J. Appl. Phys., Part 1 54, 40103 (2015).

<sup>&</sup>lt;sup>2</sup>L. C. Yu, G. T. Dunne, K. S. Matocha, K. P. Cheung, J. S. Suehle, and K. Sheng, IEEE Trans. Device Mater. Reliab. **10**, 418 (2010).

<sup>&</sup>lt;sup>3</sup>A. Castellazzi, T. Funaki, T. Kimoto, and T. Hikihara, Microelectron. Reliab. **52**, 2414 (2012).

<sup>&</sup>lt;sup>4</sup>A. Pérez-Tomás, P. Godignon, N. Mestres, and J. Millán, Microelectron. Eng. 83, 440 (2006).

<sup>&</sup>lt;sup>5</sup>S. Dhar, S. Haney, L. Cheng, S. R. Ryu, A. K. Agarwal, L. C. Yu, and K. P. Cheung, J. Appl. Phys. **108**, 054509 (2010).

<sup>&</sup>lt;sup>6</sup>G. Liu, A. C. Ahyi, Y. Xu, T. Isaacs-Smith, Y. K. Sharma *et al.*, IEEE Electron Device Lett. **34**, 181 (2013).

<sup>7</sup>Y. Nanen, M. Kato, J. Suda, and T. Kimoto, IEEE Trans. Electron Devices **60**, 1260 (2013).

- <sup>8</sup>V. Tilak, K. Matocha, G. Dunne, F. Allerstam, and E. Ö. Sveinbjornsson, IEEE Trans. Electron Devices **56**, 162 (2009).
- <sup>9</sup>Y. K. Sharma, A. C. Ahyi, T. Issacs-Smith, X. Shen, and S. T. Pantelides, Solid State Electron. **68**, 103 (2012).
- <sup>10</sup>D. Okamoto, H. Yano, K. Hirata, T. Hatayama, and T. Fuyuki, IEEE Electron Device Lett. **31**, 710 (2010).
- <sup>11</sup>H. Yano, T. Hirao, T. Kimoto, H. Matsunami, K. Asano, and Y. Sugawara, IEEE Electron Device Lett. 20, 611 (1999).
- <sup>12</sup>H. Yano, N. Kanafuji, A. Osawa, T. Hatayama, and T. Fuyuki, IEEE Trans. Electron Devices **62**, 324 (2015).
- <sup>13</sup>E. Okuno, T. Sakakibara, S. Onda, M. Itoh, and T. Uda, Phys. Rev. B 79, 113302 (2009).
- <sup>14</sup>S. Salemi, A. Akturk, S. Potbhare, A. Lelis, and N. Goldsman, in Proceedings of 2011 International Semiconductor Device Research Symposium, ISDRS (2011), pp. 1–2.
- <sup>15</sup>T. Umeda, K. Esaki, R. Kosugi, K. Fukuda, T. Ohshima, N. Morishita, and J. Isoya, Appl. Phys. Lett. **99**, 142105 (2011).
- <sup>16</sup>R. Kosugi, T. Umeda, and Y. Sakuma, Appl. Phys. Lett. 99, 182111 (2011).
- <sup>17</sup>L. K. Swanson, P. Fiorenza, F. Giannazzo, A. Frazzetto, and F. Roccaforte, Appl. Phys. Lett. **101**, 193501 (2012).
- <sup>18</sup>P. Fiorenza, F. Giannazzo, M. Vivona, A. La Magna, and F. Roccaforte, Appl. Phys. Lett. **103**, 153508 (2013).
- <sup>19</sup>M. H. Weng, A. D. Murphy, D. T. Clark, D. A. Smith, and R. F. Thompson, in *HiTEN* (2015), pp. 33–36.
- <sup>20</sup>D. T. Clark, R. F. Thompson, A. E. Murphy, D. A. Smith, E. P. Ramsay, R. A. R. Young, C. T. Ryan, S. Wright, and A. B. Horsfall, *CMOS Circuits on Silicon Carbide for High Temperature Operation* (Mater. Res. Soc. Symp. Proc., 2014), Vol. 1693.
- <sup>21</sup>F. Roccaforte, F. Giannazzo, and V. Raineri, J. Phys. D. Appl. Phys. 43, 223001 (2010).
- <sup>22</sup>J. Campi, Y. Shi, Y. Luo, F. Yan, and J. H. Zhao, IEEE Trans. Electron Devices 46, 511 (1999).
- <sup>23</sup>T. Kimoto, Fundamentals of Silicon Carbide Technology: Growth, Characterization, Devices, and Applications (Wiley, 2014).
- <sup>24</sup>N. G. Wright, A. B. Horsfall, and K. Vassilevski, Mater. Today 11, 16 (2008).
- <sup>25</sup>E. H. Nicollian and J. R. Brews, MOS (Metal Oxide Semiconductor) Physics and Technology (Wiley, 1982).
- <sup>26</sup>D. K. Schroder, Semiconductor Material and Device Characterization, 3rd ed. (Wiley, 2005).
- <sup>27</sup>G. Chung, C. C. Tin, J. R. Williams, K. Mcdonald, and M. Di Ventra, Appl. Phys. Lett. **76**, 1713 (2000).
- <sup>28</sup>E. H. Snow and B. E. Deal, J. Electrochem. Soc. **113**, 263 (1966).

- <sup>29</sup>D. L. Griscom, E. J. Friebele, K. J. Long, and J. W. Fleming, J. Appl. Phys. 54, 3743 (1983).
- <sup>30</sup>P. M. Lenahan, C. A. Billman, R. Fuller, H. Evans, W. H. Speece, D. DeCrosta, and R. Lowry, IEEE Trans. Nucl. Sci. 44, 1834 (1997).
- <sup>31</sup>W. L. Warren, M. R. Shaneyfelt, D. M. Fleetwood, P. S. Winokur, and S. Montague, IEEE Trans. Nucl. Sci. 42, 1731 (1995).
- <sup>32</sup>W. L. Warren, M. R. Shaneyfelt, D. M. Fleetwood, and P. S. Winokur, Appl. Phys. Lett. 67, 995 (1995).
- <sup>33</sup>A. J. Lelis, D. Habersat, R. Green, A. Ogunniyi, M. Gurfinkel, J. Suehle, and N. Goldsman, IEEE Trans. Electron Devices 55, 1835 (2008).
- <sup>34</sup>S. Sze, Semiconductor Devices: Physics and Technology (Wiley, 2001).
- <sup>35</sup>D. Lotfi and E. Hatem, Nanoscale Res. Lett. 7, 424 (2012).
- <sup>36</sup>M. Gurfinkel, J. Suehle, J. B. Bernstein, Y. Shapira, A. J. Lelis, D. Habersat, and N. Goldsman, IEEE International Integrated Reliability Workshop, Final Report No. 49, 2006.
- <sup>37</sup>V. Tilak, K. Matocha, and G. Dunne, IEEE Trans. Electron Devices **54**, 2823 (2007).
- <sup>38</sup>A. Chanthaphan, T. Hosoi, S. Mitani, Y. Nakano, T. Nakamura, T. Shimura, and H. Watanabe, Appl. Phys. Lett. **100**, 252103 (2012).
- <sup>39</sup>T. Okayama, S. D. Arthur, J. L. Garrett, and M. V. Rao, Solid State Electron. 52, 164 (2008).
- <sup>40</sup>B. Miao, R. Mahapatra, N. Wright, and A. Horsfall, J. Appl. Phys. **104**, 054510 (2008).
- <sup>41</sup>K. Król, P. Konarski, M. Miśnik, M. Sochacki, and J. Szmidt, Acta Phys. Pol. A **126**, 1100 (2014).
- <sup>42</sup>L. Martin, H. Chan, M. Weng, and A. Horsfall, Advanced Silicon Carbide Devices Processing (Intech, 2015), pp. 61–95.
- <sup>43</sup>J. Rozen, A. C. Ahyi, X. Zhu, J. R. Williams, and L. C. Feldman, IEEE Trans. Electron Devices 58, 3808 (2011).
- <sup>44</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. **111**, 14502 (2012).
- <sup>45</sup>Y. K. Sharma, A. C. Ahyi, T. Isaacs-Smith, A. Modic, and M. Park, IEEE Electron Device Lett. 34, 175 (2013).
- <sup>46</sup>L. M. Terman, Solid State Electron. **5**, 285 (1962).
- <sup>47</sup>M. Toledano-Luque, B. Kaczer, P. Roussel, M. J. Cho, T. Grasser, and G. Groeseneken, J. Vac. Sci. Technol. B Microelectron. Nanometer Struct. 29, 01AA04 (2011).
- <sup>48</sup>F. Schanovsky, W. Goes, and T. Grasser, International Conference on Simulation of Semiconductor Processes and Devices, SISPAD (2013), p. 451.
- <sup>49</sup>S. Nakazawa, T. Okuda, J. Suda, and T. Nakamura, IEEE Trans. Electron Devices **62**, 309 (2015).
- <sup>50</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. **112**, 024520 (2012).