

# Model order reduction for nonlinear problems in circuit simulation

# Citation for published version (APA):

Verhoeven, A., Voss, T., Astrid, P., Maten, ter, E. J. W., & Bechtold, T. (2007). *Model order reduction for nonlinear problems in circuit simulation*. (CASA-report; Vol. 0740). Technische Universiteit Eindhoven.

Document status and date: Published: 01/01/2007

## Document Version:

Publisher's PDF, also known as Version of Record (includes final page, issue and volume numbers)

### Please check the document version of this publication:

• A submitted manuscript is the version of the article upon submission and before peer-review. There can be important differences between the submitted version and the official published version of record. People interested in the research are advised to contact the author for the final version of the publication, or visit the DOI to the publisher's website.

• The final author version and the galley proof are versions of the publication after peer review.

• The final published version features the final layout of the paper including the volume, issue and page numbers.

Link to publication

#### General rights

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

- · Users may download and print one copy of any publication from the public portal for the purpose of private study or research.
- You may not further distribute the material or use it for any profit-making activity or commercial gain
  You may freely distribute the URL identifying the publication in the public portal.

If the publication is distributed under the terms of Article 25fa of the Dutch Copyright Act, indicated by the "Taverne" license above, please follow below link for the End User Agreement:

www.tue.nl/taverne

#### Take down policy

If you believe that this document breaches copyright please contact us at:

openaccess@tue.nl

providing details and we will investigate your claim.

# Model order reduction for nonlinear problems in circuit simulation

A. Verhoeven<sup>1</sup>, T. Voss<sup>2</sup>, P. Astrid<sup>3</sup>, E.J.W. ter Maten<sup>1,4\*</sup>, and T. Bechtold<sup>4</sup>

<sup>1</sup> Eindhoven University of Technology, Den Dolech 2, 5600 MB Eindhoven, The Netherlands

<sup>3</sup> Shell Global Solutions International BV, P.O. Box 38000, 1030 BN Amsterdam, The Netherlands

<sup>4</sup> NXP Semiconductors, High Tech Campus 37, 5656 AE Eindhoven, The Netherlands

Electrical circuits usually contain nonlinear components. Hence we are interested in MOR methods that can be applied to a system of nonlinear Differential-Algebraic Equations (DAEs). In particular we consider the TPWL (Trajectory PieceWise Linear) and POD (Proper Orthogonal Decomposition) methods. While the first one fully exploits linearity, the last method needs modifications to become efficient in evaluation. We describe a particular technique based on Missing Point Estimation.

Copyright line will be provided by the publisher

# **1** Introduction

Simulation for nanoelectronics requires that eventually circuit equations can be coupled to electromagnetics, to semiconductor equations, and to heat transfer. Model Order Reduction (MOR) is a means to speed up simulation of large systems. Existing MOR techniques have to be generalized to be applicable to the resulting system of (Partial) Differential-Algebraic Equations (DAEs, PDAES). Also nonlinearity and parameterization have to be taken into account. They are the key points to make MOR applicable in industrial simulation and occur in three related MOR topics: behavioral modeling (for use in system design), nonlinear and parameterized MOR (for use in the main simulations), and approximation methods using response surface techniques for robust design (for use in optimization).

With respect to nonlinear systems, Proper Orthogonal Decomposition (POD) methods [4] as well as extensions of the balanced truncation methods have recently been developed. In [1, 6] a generalization to DAEs, LSPOD, based on Least Squares techniques was studied. To reduce costs in evaluations Missing Point Estimation (MPE) has been applied. The idea is to build a nonlinear reduced order model by projecting a part of the original equations onto the subspace spanned by the chosen set of basis functions. Let  $\mathbf{x} \approx \mathbf{V}\tilde{\mathbf{x}}$  with  $\mathbf{V} \in \mathbf{R}^{n \times r}$ ,  $\tilde{\mathbf{x}} \in \mathbf{R}^r$ , and  $r \leq n$  and assume that we need to evaluate the nonlinear function  $\mathbf{f}(\mathbf{x}) \approx \mathbf{V}^T \mathbf{f}(\mathbf{V}\tilde{\mathbf{x}})$ . In contrast to evaluate all coordinates of  $\mathbf{f}$  we take a selection matrix  $\mathbf{P} \in \{0,1\}^{g \times n}$  of full rank with  $\mathbf{PP}^T = \mathbf{I}_g$  and consider  $\bar{\mathbf{V}} = \mathbf{PV} \in \mathbf{R}^{g \times r}$  to approximate  $\mathbf{f}(\mathbf{x}) \approx \bar{\mathbf{V}}^T \mathbf{Pf}(\mathbf{P}^T \bar{\mathbf{V}}\tilde{\mathbf{x}})$  with g coordinates of  $\mathbf{f}$  (in practise  $g \leq 2r$ ). To minimize the interpolation and orthogonalization error we determine  $\mathbf{P}$  to minimize  $||(\mathbf{V}^T \mathbf{P}^T \mathbf{PV})^{-1} - \mathbf{I}_r||$  by applying the iterative version of the greedy algorithm [8]. The technique has been successfully applied to reduce a DAE model of an inverter chain model [1, 6]. The method can also be combined with LSPOD [6].

The same inverter chain model has also been considered in [7] to study Trajectory Piece-Wise Linear (TPWL) [5], combined with "PoorMan's TBR" [3]. The locally linearized systems, created along a typical time-domain trajectory of the original system, are reduced and combined to a weighted global system. The time points for updating the local linearized systems are determined dynamically, based on error control [7].

## 2 Diode chain model

We consider the diode chain model shown in Fig. 1 (with the parameters  $I_s, V_T, R, C$ ), described by the following system of DAEs. Here the diode functionality is modelled by the function  $g(V_a, V_b)$  and the input function by  $U_{in}(t)$ .

| $V_1 - U_{ m in}(10^9 t) = 0,$                                                  | $V_a - V_b$                                                                               |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| $i_E - g(V_1, V_2) = 0$                                                         | $q(V_a, V_b) = \begin{cases} (I_s e^{-V_T} - 1) & \text{if } V_a - V_b > 0.5 \end{cases}$ |
| $g(V_1, V_2) - g(V_2, V_3) - C \frac{d}{dt} V_2 - \frac{1}{R} V_2 = 0,$         | 0 otherwise                                                                               |
| :                                                                               | ( 20 if $t \le 10$                                                                        |
|                                                                                 | $U_{\rm in}(t) = \begin{cases} 170 - 15t & \text{if } 10 < t \le 11 \end{cases}$          |
| $g(V_{N-1}, V_N) - g(V_N, V_{N+1}) - C \frac{a}{dt} V_N - \frac{1}{R} V_N = 0,$ | 5 if $t > 11$                                                                             |
| $g(V_N, V_{N+1}) - C \frac{d}{dt} V_{N+1} - \frac{1}{R} V_{N+1} = 0,$           |                                                                                           |

The state of the diode chain model consists of 302 elements but there is a lot of redundancy. The numerical solution (nodal voltage in each node) on the time interval [0, 70 ns] is computed by the Euler Backward method with fixed stepsizes of 0.1 ns. TPWL is able to reduce the model to small sizes with an acceptable error (see Fig. 2 (left)). Most of the time the relative error of TPWL is lower than the chosen error bound  $\varepsilon = 0.025$ . Furthermore, for higher order reduced models a smaller number

<sup>&</sup>lt;sup>2</sup> University of Groningen, Nijenborgh 4, 9747 AG Groningen, The Netherlands

<sup>\*</sup> Corresponding author E-mail: Jan.ter.Maten@nxp.com

of linearization points (LP) is used than for the reduced models with lower order, as the local systems with higher orders are more accurate. E.g., for a reduced model of order 100 we have used 42 LPs and for smaller reduced models 60 LPs.

POD (without MPE) is also able to reduce this nonlinear model to size 10. The POD models are, as expected, (much) more accurate than the TPWL ones (see Fig. 2 (right)), but are considerably slower to simulate than the TPWL models (see the corresponding extraction and simulation times in Table 1). POD was significantly speeded up by combining the POD with MPE and by keeping the Jacobian matrices constant as much as possible.





Table 1 Comparison of performances of TPWL and of POD.

| Model    | r   | Extr. time | Sim. time | Model     | r  | g   | Extr. time | Sim. time |
|----------|-----|------------|-----------|-----------|----|-----|------------|-----------|
| Original | 302 | 0          | 80        | POD       | 10 | 302 | 80         | 87        |
| TPWL     | 10  | 290        | 1.1       | POD       | 20 | 302 | 80         | 102       |
| TPWL     | 25  | 285        | 1.5       | POD + MPE | 10 | 32  | 84         | 28        |
| TPWL     | 50  | 206        | 2.3       | POD + MPE | 20 | 55  | 89         | 31        |

Fig. 2 Numerical results diode chain, showing the errors for TPWL (at the left) and for POD (at the right).



#### References

- P. Astrid, A. Verhoeven, in: Proc. 17th Int. Symp. Math. Theory of Networks and Systems, edited by Y. Yamamoto, T. Sugie, Y. Ohta, (CDROM, Kyoto, Japan, 2006), pp. 1980–1986.
- [2] T. Bechtold, A. Verhoeven, E.J.W. ter Maten, T. Voss, in: Applied and Industrial Mathematics in Italy II, Selected contributions from the 8th SIMAI conference, edited by V. Cutello, G. Fotia, L. Puccio, Series on Advances in Mathematics for Applied Sciences, Vol. 75 (World Scientific, Singapore, 2007), pp. 113–124.
- [3] J.R. Phillips, L.M. Silveira, IEEE Trans. Computer-Aided Design Integr. Circuits Syst., Vol. 22, No. 8, pp. 43–55 (2005).
- [4] M. Rathinam, L.R. Petzold, A new look at proper orthogonal decomposition, SIAM J. Numer. Anal., Vol. 41, No. 5, pp. 1893–1925 (2003).
- [5] M. Rewieński, J. White, IEEE Trans. Computer-Aided Design Integr. Circuits Syst., Vol. 22, No. 2, pp. 155–170 (2003).
- [6] A. Verhoeven, *Redundancy reduction of IC models by multirate time integration and model order reduction*, PhD-Thesis (Eindhoven Univ. of Technology, to appear Jan. 8, 2008).
- [7] T. Voss, R. Pulch, E.J.W. ter Maten, A. El Guennouni, in: *Scientific Computing in Electrical Engineering SCEE 2006*, edited by G. Ciuprina, D. Ioan, Series Mathematics in Industry 11 (Springer, 2007), pp. 167–173.
- [8] K. Willcox, Comp. and Fluids, Vol. 35, pp. 208–226 (2006).