# IET Power Electronics 

## Special issue Call for Papers

## Be Seen. Be Cited.

Submit your work to a new IET special issue

Connect with researchers and experts in your field and share knowledge.

Be part of the latest research trends, faster.

Read more

# Performance analysis and control of a novel 7-level active neutral point clamped (ANPC) topology 

Mohammad Zaid ${ }^{1}$ | Adil Sarwar $^{1}$ | Layeba Quayyoom ${ }^{1}$ | Mohammad Tayyab ${ }^{1,2}$<br>Farhad Ilahi Bakhsh ${ }^{3} \mid$ Atif Iqbal $^{4} \mid$ Akbar Ahmad ${ }^{5}$

${ }^{1}$ Department of Electrical Engineering, Z.H. College of Engineering and Technology, Aligarh Muslim University, Aligarh, India
${ }^{2}$ Electrical Engineering Department, Integral University, Lucknow, India
${ }^{3}$ Department of Electrical Engineering, National Institute of Technology Srinagar, Hazratbal, Srinagar, Jammu and Kashmir, India
${ }^{4}$ Department of Electrical Engineering, Qatar University, Doha, Qatar
${ }^{5}$ Faculty of Science and Information Technology, MI College, Alimas Magu, Malé, Maldives

## Correspondence

Akbar Ahmad, Faculty of Science and Information Technology, MI College, Alimas Magu, Malé 20260, Maldives.
Email: akbar@micollege.edu.mv


#### Abstract

This paper introduces a novel 7-level active neutral-point clamped (ANPC) switched capacitor multilevel inverter (SCMLI) with voltage-boosting capabilities. The proposed converter can produce seven levels and a voltage boosting of 1.5 times with a single dc source. For boosting the voltage, two self-balanced switched capacitors and two dc link capacitors with active neutral point are used with nine switches. For controlling the output voltage, the level-shifted modulation technique and modified nearest level control technique is used. The performance of the converter is evaluated with both modulation techniques. The operation of the proposed SCMLI and the design of capacitors for the proposed circuit is discussed in detail. The proposed topology can eliminate the leakage current and has reduced voltage stress across switches which makes it suitable for solar photovoltaic applications. The proposed converter is compared with some other recently introduced converters in terms of voltage gain, the number of components used, and the voltage stress across the switches. For verifying the performance of the proposed circuit, the experimental and simulation results are presented in the paper. The experimental results closely agree with the simulation and theoretical studies. The total harmonic distortion (THD) in the output voltage and efficiency is compared with both modulation techniques.


## 1 | INTRODUCTION

For high-power applications, the conventional two-level inverters cannot be used owing to various problems like high voltage (dv/dt) stress, high total harmonic distortion (THD) in output voltage and low efficiency. The MLIs are useful in high and medium-power applications in renewable energy, ac drives, transportation, fuel cells and electric vehicles. The key benefits of MLIs [1] are low voltage stress on switches, the improved harmonic profile of output waveform, high efficiency and small filter requirements.

There are generally three categories of standard MLIs including neutral-point-clamped (NPC), flying capacitor (FC) and cascaded H-bridge (CHB). In the hybrid MLI, flying capacitors (FCs) are critical for generating intermediate voltage levels. For maintaining capacitor voltage balancing issues in NPC and FC, additional balancing circuits, voltage and current sensors,
or algorithms with complex structures are required [2]. Further, only half of the source voltage is generated at the load terminals. Moreover, for achieving high AC voltage, more bulky and expensive inverter system with a front-end DC-DC boost converter or a load-end transformer is required. All of this leads to more complexity in the control system, as well as a decline in performance. Renewable energy sources, such as solar photovoltaic systems and fuel cells, have low voltage at the output and should be converted to higher ac-voltage [3, 4]. A common approach is to combine a back-end MLI with a typical front-end DC-DC booster conversion stage [5, 6].

Efforts are made by researchers to boost the output voltage level without using any transformers and inductors in the output. The switched-capacitors (SCs) inverters have advantages such as high voltage gain and a high stepped output voltage waveform. These inverters are better suited for medium and high-voltage applications [7, 8]. In [9-27], the

[^0]different topologies have been presented by researchers utilizing switched-capacitors with the multilevel inverter to synthesize switched-capacitor multilevel inverter (SCMLI). There are benefits and drawbacks to each of the topologies proposed by the researchers.

The SCMLI circuit presented in $[9,10]$ has a voltage-boosting factor of increased gain. A variety of voltages can be generated by the SC structures and the H-bridge generates varied output polarities. In addition, to achieve greater voltage levels, the topologies suggested in $[9,10]$ necessitate a significant number of capacitors, diodes, and other semiconductor circuitry. Voltage stress is also present in switches of H -bridges, which are involved in polarity generation, among the various semiconductor devices. To solve the double-stage boost MLIs problem, the authors in [11-13] have suggested a single-stage inverter circuit. Such topologies are modular and do not require an H -bridge to produce zero or negative levels.

In [26] the topology consists of two capacitors, nine unidirectional switches, and one diode. The switch voltage stress in the converter is high and the voltage gain is $4 V_{\text {in }}$. New SCMLI topologies with reduced voltage stress are shown in [17, 24]. Although the number of semiconductor devices are high, the voltage stress on each device is reduced. A novel quadratic voltage boost-type inverter is described in [19, 20, 27], and to maximize high voltage gain and decrease switch count. The topology in [27] utilizes two SCs with voltage ratings of $V_{\text {in }}$ and $2 V_{\text {in }}$ and twelve switches having voltage stress equal to $2 V_{\text {in }}$. A novel boost type 9L inverter topology is recommended in [20] to minimize the total number of switches, although the overall switches are still high and bearing the voltage stress of $4 V_{\text {in }}$. Although the three SCs in [5] are employed with voltage ratings of $V_{\mathrm{in}}$ and $2 V_{\mathrm{in}}$, the number of on-state conducting devices and overall power components is significant. Additionally, the switch is under $4 V_{\text {in }}$ of voltage stress. A different quadratic boost topology with more power components is suggested in [21]. In [22], a novel compact quadratic voltage boost (CQB) inverter with less number of components is proposed.

A 7 L mid-point-clamped inverter [28] with an overall voltage gain of 1.5 and nine active power switches can be made using one full-bridge cell that has been SC-integrated. In terms of achieving the same number of output voltage levels, a similar strategy is also employed in [29]. An SC-integrated cell is employed in topologies proposed in [30-32] and it can be determined that the two additional capacitors are charged through the combination of the switches and diodes. The topologies mentioned in [33-38] are the form of midpoint clamped MLIs known as active boost neutral point clamped (ABNPC) MLI topology. The authors in [33] have suggested two distinct circuit topologies for the mid-point-clamped SC-MLIs to boost both the number of output voltage levels and the converter's total voltage gain. A similar topology is developed in [34, 35, 39] with ten power switches, the same number of output voltage levels, and the same gain. The decreased switch-count mid-point-clamped SC-MLI is proposed in [36] and can provide 7L output voltage and voltage gain of 1.5 times. Another application of such topologies is the 7L-mid-point-clamped inverter introduced in [37], which requires an additional switch in com-


FIGURE 1 (a) Leakage current in grid-connected PV applications. (b) Proposed 7L ANPC SCMLI topology.
parison to the 8 -switch-based 7 L mid-point-clamped inverter. The methodology improves the production of a highly efficient converter in regards to output power ratio, but it constrains the modulation index. The authors in [38] employs a similar method but with the assistance of an SC-integrated FB cell.

A 7 L neutral point clamped SCMLI is presented in [40] with twelve switches and improved efficiency. In [41, 42], another 7L ANPC topology is presented with a reduced number of power switches and self-balanced capacitors but the performance parameters are not much improved. Due to their high efficiency and low cost, transformerless inverter topologies have gained increased attention in photovoltaic (PV) generation systems. Transformerless grid-tied PV inverters must carefully address the leakage current in order to adhere to safety standards. Using the neutral point clamped (NPC) architecture, leakage current can be effectively reduced. The equivalent circuit is drawn in the figure below. While, P and N represents input terminals of the input dc source (i.e. PV arrays), respectively. Whereas $V_{\mathrm{aN}}$ and $V_{\mathrm{bN}}$ are the output voltages of the proposed inverter relative to the N terminal of the PV as shown in Figure 1a. Here, $a$ and $b$ are the output terminals of the differ-
ential mode voltage ( $V_{\mathrm{dm}}$ ), and Cpv1 and Cpv2 are photovoltaic (PV) parasitic capacitors against the ground. The leakage current is given by $i_{\mathrm{CM}}=C \frac{d V_{\mathrm{CMT}}}{d t}$ is because of common mode voltage given by $\left(V_{\mathrm{an}}+V_{\mathrm{bn}}\right)^{\mathrm{dt}} / 2$ and differential voltage given by $V_{\mathrm{an}}-V_{\mathrm{bn}}$. In this topology if VCMT is made constant, then the leakage current will be effectively made to zero. The detailed derivation is shown in [40] and it is shown that for mid-point-based topologies VCMT is equal to $V_{\mathrm{bN}}$ which is equal to $V_{\mathrm{C} 2}$ which is constant at $0.5 \mathrm{~V}_{\mathrm{in}}$. From this analysis, it is clear that the variation of the CMT remains constant at $0.5 V_{\text {in }}$ at each switching for the proposed seven-level circuit topology. Therefore, the proposed topology naturally maintains the total CMV constant at $0.5 \mathrm{~V}_{\text {in }}$ because of the dc-link capacitor bridge arm which practically eliminates the leakage current.

In this paper, a 7-level ANPC SC-MLI with voltage boosting of 1.5 has been proposed. The ANPC MLI is a suitable option since the output voltage is evaluated with reference to the neutral point and they are based on dc-link neutral-balanced capacitors. As a result, the issue of leakage current in gridconnected PV applications can be significantly avoided, while at the same time a single input dc source provides the multilevel load voltage waveform. The proposed inverter can be used for the applications [43] like grid tied PV systems, variable frequency drives, ventilators, pumps, roll mills, laminators, downhill conveyors etc.

Most of the work in [28-42] has used only one modulation technique to control the output voltage of the inverter. In this work we have compared the performance of the inverter with low and high frequency modulation techniques. The proposed inverter can be used for the applications like grid tied PV systems, variable frequency drives, ventilators etc.

## 2 | PROPOSED 7L ANPC SC-MLI TOPOLOGY

For the proposed 7-level ANPC based SCMLI, a comprehensive description of the schematic circuitry and its modes of operation are detailed.

The organization of the remaining portion of the paper is as follows. The modelling, structural configuration and switching modes are discussed in Section 2. The performance analysis of output voltage under level shifted pulse width modulation (LSPWM) and nearest level control (NLC) scheme is addressed in Section 3. NLC control strategy displays the more efficient and improved harmonic results than LSPWM scheme because the switching frequency in NLC is equal to the fundamental frequency. The output harmonics and THD can be significantly controlled in NLC. However, for other applications like grid connected operation of inverter, high frequency level shifted PWM is more popular and practical than NLC because frequency change is much easier in LSPWM as compared to NLC. Section 4 deals with the power loss analysis including conduction losses, switching losses and ripple losses. The comparison of LSPWM and NLC scheme is studied in Section 5. In Section 6 , the comparative study is explained. The implementation of

TABLE 1 Switching sequence for proposed 7L inverter topology
$\uparrow=$ charging, $\downarrow=$ discharging.

| Modes | $V_{\mathbf{O}}$ | $C_{1}$ | $C_{2}$ | $C_{3}$ | $C_{4}$ | $S_{1}$ | $S_{2}$ | $S_{3}$ | $S_{4}$ | $S_{5}$ | $S_{6}$ | $S_{7}$ | $S_{8}$ | $S_{9}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| I | $0 V_{\text {in }}$ | $\uparrow$ | $\uparrow \downarrow$ | $\downarrow$ | - | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| II | $0.5 V_{\text {in }}$ | $\uparrow \downarrow$ | $\uparrow$ | $\uparrow$ | $\uparrow$ | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| III | $1 V_{\text {in }}$ | $\uparrow \downarrow$ | $\uparrow$ | $\downarrow$ | - | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| IV | $1.5 V_{\text {in }}$ | $\uparrow \downarrow$ | $\uparrow$ | $\downarrow$ | $\downarrow$ | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| V | $-0.5 V_{\text {in }}$ | $\uparrow$ | $\uparrow \downarrow$ | - | - | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| VI | $-1 V_{\text {in }}$ | $\uparrow$ | $\uparrow \downarrow$ | - | $\downarrow$ | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| VII | $-1.5 V_{\text {in }}$ | $\uparrow$ | $\uparrow \downarrow$ | $\downarrow$ | $\downarrow$ | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |

hardware is presented in Section 7. Finally, the paper concludes in Section 8.

## 2.1 | 7 L inverter topology configuration

The proposed 7 L inverter topology configuration with boosting of 1.5 consists of eight (unipolar) plus one (bipolar) switch, two SCs $\left(\mathrm{C}_{3}\right.$ and $\left.\mathrm{C}_{4}\right)$ and a single dc-source as depicted in Figure 1 b . All the capacitors are charged up to $0.5 \mathrm{~V}_{\text {in }}$. The capacitors $\left(\mathrm{C}_{1}, \mathrm{C}_{2}\right)$ are charged to $0.5 V_{\mathrm{dc}}$ as these are connected in parallel with the input dc-source. The switches $\left(\mathrm{S}_{1}, \mathrm{~S}_{4}, \mathrm{~S}_{5}\right.$ and $\left.\mathrm{S}_{7}\right)$ are conducting to charge the capacitors $\left(C_{3}, C_{4}\right)$ and these capacitors are discharged based on the demand of the load. The switching states of switches and charging/discharging of capacitors are illustrated in Table 1.

## 2.2 | Operating modes of proposed 7L inverter topology

The various mode of operations of 7L ANPC SC-MLI topology are depicted in Figure 2 and also the charging and discharging paths are shown. The switching modes are given as $0 V_{\mathrm{in}}, 0.5 \mathrm{~V}_{\mathrm{in}}, 1 V_{\mathrm{in}}, 1.5 \mathrm{~V}_{\mathrm{in}},-0.5 \mathrm{~V}_{\mathrm{in}},-1 V_{\mathrm{in}}$ and $1.5 \mathrm{~V}_{\mathrm{in}}$, respectively.

Mode I $\left(-V_{\mathrm{C} 2}+V_{\mathrm{C} 3}\right)$ : In Figure 2a, the SC $\mathrm{C}_{4}$ is not connected to load or source, but the $C_{2}$ and $C_{3}$ are discharging through load. It yields the output voltage of $0 V_{\mathrm{in}}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{2} \rightarrow \mathrm{~S}_{4} \rightarrow \mathrm{~S}_{3} \rightarrow \mathrm{~S}_{6}{ }^{\prime} \rightarrow \mathrm{S}_{6} \rightarrow \downarrow \mathrm{C}_{3} \rightarrow \mathrm{~S}_{8} \rightarrow$ $\mathrm{V}_{\mathrm{O}}$

Mode II ( $V_{\mathrm{C} 1}$ ): In Figure 2b, the SC $\mathrm{C}_{3}$ and $\mathrm{C}_{4}$ are connected through $V_{\text {in }}$ source for charging, but the $\mathrm{C}_{1}$ is discharging through the load. It yields the output voltage of 0.5 V in .

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$ and $V_{\mathrm{in}} \rightarrow \mathrm{S}_{1} \rightarrow \mathrm{~S}_{5} \rightarrow \uparrow$ $\mathrm{C}_{3} \rightarrow \uparrow \mathrm{C}_{4} \rightarrow \mathrm{~S}_{7} \rightarrow \mathrm{~S}_{4}$
- For output: $\downarrow \mathrm{C}_{1} \rightarrow \mathrm{~S}_{1} \rightarrow \mathrm{~S}_{5} \rightarrow \mathrm{~S}_{6} \rightarrow \mathrm{~S}_{8} \rightarrow \mathrm{~V}_{\mathrm{O}}$


FIGURE 2 Operating modes of proposed 7L inverter topology. (a) Mode I operation. (b) Mode II operation. (c) Mode III operation. (d) Mode IV operation. (e) Mode V operation. (f) Mode VI operation. (g) Mode VII operation.

Mode III $\left(V_{\mathrm{C} 1}+V_{\mathrm{C} 3}\right)$ : In Figure 2c, the SC $\mathrm{C}_{4}$ is not connected to load or source, but the $C_{1}$ and $C_{3}$ are discharging through the load. It yields the output voltage of $1 V_{\mathrm{in}}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{1} \rightarrow \mathrm{~S}_{1} \rightarrow \mathrm{~S}_{2} \rightarrow \mathrm{~S}_{6}^{\prime} \rightarrow \mathrm{S}_{6} \rightarrow \downarrow \mathrm{C}_{3} \rightarrow \mathrm{~S}_{8} \rightarrow$ $\mathrm{V}_{\mathrm{O}}$

Mode IV $\left(V_{\mathrm{C} 1}+V_{\mathrm{C} 4}+V_{\mathrm{C} 3}\right)$ : In Figure 2 d , the $\mathrm{SC} \mathrm{C}_{1}, \mathrm{C}_{3}$ and $C_{4}$ are discharging through load and $C_{1}$ and $C_{2}$ are continuously charging. It yields the output voltage of $1.5 \mathrm{~V}_{\mathrm{in}}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{1} \rightarrow \mathrm{~S}_{1} \rightarrow \mathrm{~S}_{2} \rightarrow \mathrm{~S}_{3} \rightarrow \mathrm{~S}_{7} \rightarrow \downarrow \mathrm{C}_{4} \rightarrow \downarrow \mathrm{C}_{3} \rightarrow$ $\mathrm{S}_{8} \rightarrow \mathrm{~V}_{\mathrm{O}}$

Mode $\mathrm{V}\left(-V_{\mathrm{C} 2}\right)$ : In Figure 2e, the $\mathrm{SC} \mathrm{C}_{3}$ and $\mathrm{C}_{4}$ are not connected to load or source, but the $\mathrm{C}_{2}$ is discharging through the load. It yields the output voltage of $-0.5 \mathrm{~V}_{\mathrm{in}}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{2} \rightarrow \mathrm{~S}_{4} \rightarrow \mathrm{~S}_{7} \rightarrow \mathrm{~S}_{9} \rightarrow \mathrm{~V}_{\mathrm{O}}$

Mode VI $\left(-V_{\mathrm{C} 2}-V_{\mathrm{C} 4}\right)$ : In Figure 2 f , the $\mathrm{SC}_{3}$ is not connected to load or source, but the $\mathrm{C}_{2}$ and $\mathrm{C}_{4}$ are discharging through the load. It yields the output voltage of $-1 V_{\text {in }}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{2} \rightarrow \mathrm{~S}_{4} \rightarrow \mathrm{~S}_{3} \rightarrow \mathrm{~S}_{6}{ }^{\prime} \rightarrow \mathrm{S}_{6} \rightarrow \downarrow \mathrm{C}_{4} \rightarrow \mathrm{~S}_{9} \rightarrow$ $\mathrm{V}_{\mathrm{O}}$

Mode VII $\left(-V_{\mathrm{C} 2}-V_{\mathrm{C} 3}-V_{\mathrm{C} 4}\right)$ : In Figure $2 g$, the SC $\mathrm{C}_{2}, \mathrm{C}_{3}$ and $C_{4}$ are discharging through load and $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are continuously charging. It yields the output voltage of $-1.5 \mathrm{~V}_{\mathrm{in}}$.

- For charging: $V_{\text {in }} \rightarrow \uparrow \mathrm{C}_{1} \rightarrow \uparrow \mathrm{C}_{2}$
- For output: $\downarrow \mathrm{C}_{2} \rightarrow \mathrm{~S}_{4} \rightarrow \mathrm{~S}_{3} \rightarrow \mathrm{~S}_{2} \rightarrow \mathrm{~S}_{5} \rightarrow \downarrow \mathrm{C}_{3} \rightarrow \downarrow \mathrm{C}_{4} \rightarrow$ $\mathrm{S}_{9} \rightarrow V_{\mathrm{O}}$


## 3 | MODULATION SCHEME FOR OUTPUT VOLTAGE CONTROL

The output voltage of the proposed 7-level ANPC topology has been controlled using a high-frequency modulation scheme namely level shifted pulse width modulation (LSPWM) and a low-frequency modulation scheme i.e. nearest level control (NLC). The performance under the two modulation schemes has been evaluated.

### 3.1 Level shifted pulse width modulation (LSPWM) scheme

The suggested topology adopts the common multi-carrier levelshifted pulse width modulation technique, as illustrated in Figure 3a. $M_{\mathrm{r}}, 2 M_{\mathrm{r}}$ and $3 M_{\mathrm{r}}$ are the amplitudes of the carrier signals. For increase of each amplitude, the carrier signal has kept at the same frequency and phase. Comparing the basic waveform reference ( $V_{\text {ref }}$ ) and the carrier signal reference signal $\left(M_{\text {ref }}\right)$ having magnitudes $\left(M_{\mathrm{r}}, 2 M_{\mathrm{r}}\right.$ and $\left.3 M_{\mathrm{r}}\right)$, the switching angles $\alpha_{1}, \alpha_{2}$ and $\alpha_{3}$ are obtained. The logic functions are used to create the matching pulse signals. Figures 3 b and c depict the simulated output current and voltage waveform and THD obtained in output voltage waveform ( $22.23 \%$ ) using LSPWM


FIGURE 3 (a) Implementation of LSPWM. (b) Output voltage and current waveforms. (c) THD obtained in output voltage.
scheme, respectively. The circuit diagram of LSPWM scheme is shown in Figure 4.

## 3.2 | Nearest level control scheme (NLC)

A schematic operation of NLC is depicted in Figure 5a. Since the load requirement and power signal are both sinusoidal, the reference signal is often a sine wave. This sine signal is quantized with a reference to the necessary levels. The quantized signal is then sent to the pulse generator, which uses it to generate pulses while keeping track of the inverter's parameters. It is possible to generate a signal whose average value is the desired value by applying each voltage level for a certain amount
of time. NLC gives more accurate results for a higher modulation index $(m>0.7)$. In NLC, the modulation index is varied with a change in reference voltage ( $V_{\text {ref }}$ ) keeping output level $(N)$ constant. Figures 5 b and c illustrate the simulated output current and voltage waveform, and THD obtained in the output voltage waveform ( $12.21 \%$ ) using NLC scheme respectively. The circuit diagram of the NLC modulation scheme is shown in Figure 6.

## 3.3 | Design of capacitors

The selection of capacitors for proposed SCMLI is based on largest discharge time of capacitors. As can be seen from Figure 7, the largest discharge time for SC3 is $\left[\alpha_{2}\right.$ to $\left.\left(\pi-\alpha_{2}\right)\right]$ (mode III and IV), and for SC4 is $\left[\left(\pi+\alpha_{2}\right)\right.$ to $\left.\left(2 \pi-\alpha_{2}\right)\right]$ (mode VI and VII). The maximum charge needed for the capacitor is presented in Equation (1), where $i_{\mathrm{L}}$ stands for the load current, $\omega=2 \pi f$, and $\alpha_{1}, \alpha_{2}$ and $\alpha_{3}$ are the firing angles when the output is first time changing from 0 to $V_{\mathrm{in}}, V_{\text {in }}$ to $2 V_{\text {in }}$ and $2 V_{\text {in }}$ to $3 V_{\mathrm{in}}$, respectively. The value of firing angles $\alpha_{1}, \alpha_{2}$ and $\alpha_{3}$ can be obtained from Equation (2).

$$
\left.\begin{array}{c}
\Delta Q=\int_{\alpha_{2}}^{\pi-\alpha_{2}} \frac{i_{\mathrm{L}}}{\omega} d \omega t \\
\alpha_{1}=\sin ^{-1}\left(\frac{2 A_{\mathrm{t}}}{M_{\mathrm{ref}}}\right) / 2 \pi f_{\mathrm{ref}} \\
\alpha_{2}=\sin ^{-1}\left(\frac{3 A_{\mathrm{t}}}{M_{\mathrm{ref}}}\right) / 2 \pi f_{\mathrm{ref}} \\
\alpha_{3}=\sin ^{-1}\left(\frac{4 A_{\mathrm{t}}}{M_{\mathrm{ref}}}\right) / 2 \pi f_{\mathrm{ref}} \tag{4}
\end{array}\right\}
$$

where $A_{\mathrm{t}}$ is the magnitude of the triangle signal, and $M_{\text {ref }}$ is the magnitude of the reference signal.

At the purely resistive load, the maximum value of voltage ripple and discharge occurs. Therefore, for capacitors $C_{3}$ and $\mathrm{C}_{4}$, the $\mathcal{Q}$ (charge quantity flowing from capacitors) may be determined as in Equations (3) and (4), respectively.

Since $R_{\mathrm{L}}$ is the resistive load and $f$ is the inverter output voltage frequency, one can use Equation (5) to get the ripple value ( $V_{\text {rip }}$ ) across the capacitor $C_{3}$. The best value for each capacitor $\left(C_{\text {opt }}\right)$ is shown in Equation (6), where the minimal capacitance needed to store the necessary energy required to be supplied. Similarly, the $V_{\text {rip }}$ and $C_{\text {opt }}$ can be discovered for $C_{4}$.

$$
\begin{equation*}
\Delta V_{\text {rip }}=\frac{4 V_{\text {in }}}{2 \pi f R_{\mathrm{L}} C} \times\left(\pi-2 \alpha_{2}\right) \tag{5}
\end{equation*}
$$



FIGURE 4 LSPWM circuit diagram.

$$
\begin{equation*}
C_{\mathrm{opt}}=\frac{4 V_{\mathrm{in}}}{2 \pi f R_{\mathrm{L}} \Delta V_{\mathrm{rip}}} \times\left(\pi-2 \alpha_{2}\right) \tag{6}
\end{equation*}
$$

The voltage across the capacitor is identical to the voltage across the dc source when the capacitor and dc source are connected in parallel. For positive and negative cycles, the charging and discharging durations for each of the four SCs vary. According to Figure 8, the parasitic and discharging paths are used to determine the charging current and capacitor voltage at different modes. Equations (7)-(15) can be obtained for a load with a unity power factor.

$$
\begin{gather*}
V_{\mathrm{in}}-V_{\mathrm{c}_{1}}-V_{\mathrm{c}_{2}}-\left(i_{\mathrm{c} 1}+i_{\mathrm{c} 2}\right) r_{\mathrm{ESR}}=0 \\
V_{\mathrm{c} 2}-V_{\mathrm{c} 3}+i_{\mathrm{c} 2} r_{\mathrm{ESR}}-i_{\mathrm{c} 3}\left(4 r_{\mathrm{DS}}+r_{\mathrm{ESR}}\right)=0 \\
V_{\mathrm{in}}-V_{\mathrm{c} 3}-V_{\mathrm{c} 4}+2 r_{\mathrm{DS}}\left(i_{\mathrm{c} 1}-i_{\mathrm{c} 2}-i_{\mathrm{c} 3}\right)-i_{\mathrm{c} 3}\left(2 r_{\mathrm{ESR}}\right)=0  \tag{9}\\
V_{\mathrm{c} 2}-V_{\mathrm{c} 3}-V_{\mathrm{c} 4}-r_{\mathrm{DS}}\left(i_{\mathrm{c} 1}-i_{\mathrm{c} 2}\right)+i_{\mathrm{c} 2} r_{\mathrm{ESR}}-2 i_{\mathrm{c} 3} r_{\mathrm{ESR}}=0 \tag{10}
\end{gather*}
$$

$$
\begin{gather*}
V_{\mathrm{c} 1}-V_{\mathrm{c} 3}+i_{\mathrm{c} 1} r_{\mathrm{ESR}}-i_{\mathrm{c} 3}\left(5 r_{\mathrm{DS}}+r_{\mathrm{ESR}}\right)=0  \tag{11}\\
V_{\mathrm{c} 1}-V_{\mathrm{c} 3}-V_{\mathrm{c} 4}+i_{\mathrm{c} 1} r_{\mathrm{ESR}}-i_{\mathrm{c} 3}\left(5 r_{\mathrm{DS}}+2 r_{\mathrm{ESR}}\right)=0  \tag{12}\\
V_{\mathrm{c} 2}-V_{\mathrm{c} 3}+i_{\mathrm{c} 2} r_{\mathrm{ESR}}-i_{\mathrm{c} 3}\left(5 r_{\mathrm{DS}}+r_{\mathrm{ESR}}\right)=0  \tag{13}\\
V_{\mathrm{c} 2}-V_{\mathrm{c} 3}-V_{\mathrm{c} 4}+i_{\mathrm{c} 2} r_{\mathrm{ESR}}-i_{\mathrm{c} 3}\left(5 r_{\mathrm{DS}}+2 r_{\mathrm{ESR}}\right)=0  \tag{14}\\
i_{\mathrm{c} 3}=i_{\mathrm{c} 4} \tag{15}
\end{gather*}
$$

The capacitor voltages can be derived from Equations (7)-(15) while charging. Where $r_{\mathrm{ESR}}, r_{\mathrm{DS}}$ and $V_{\mathrm{D}}{ }_{\mathrm{sw}}$ represent capacitance equivalent resistances, switch-resistance, and on-state voltage drop of the switch, respectively. The $i_{\mathrm{C}}$,avg $i(i=1,2)$ and $\tau$ are the average current in the route and the time constant, and they are the same as the product of the equivalent circuit capacitance and resistance. The capacitor $C_{1}$ and $C_{2}$ are acting as voltage divider having magnitude $0.5 \mathrm{~V}_{\text {in }}$. The voltage balancing of switched capacitor $\mathrm{C}_{4}$ can be obtained by considering mode $\pm 1.5 \mathrm{~V}_{\text {in }}$ and assuming the


FIGURE 5 (a) Implementation of NLC. (b) Output voltage and current waveforms. (c) THD obtained in output voltage.
lumped impedance $Z$ using Equations (16)-(18).

$$
\begin{gather*}
I_{\mathrm{C} 4}(+)=\frac{V_{\mathrm{o}}-V_{\mathrm{C} 1}-V_{\mathrm{C} 3}-V_{\mathrm{C} 4}}{Z}=\frac{0.5 V_{\mathrm{in}}-V_{\mathrm{C} 4}}{Z}  \tag{16}\\
I_{\mathrm{C} 4}(-)=\frac{V_{\mathrm{o}}-V_{\mathrm{C} 2}-V_{\mathrm{C} 3}-V_{\mathrm{C} 4}}{Z}=\frac{-0.5 V_{\mathrm{in}}+V_{\mathrm{C} 4}}{Z}  \tag{17}\\
\Delta Q=\left(I_{\mathrm{C} 4}(+)-I_{\mathrm{C} 4}(-)\right) T=\frac{V_{\mathrm{in}}-2 V_{\mathrm{C} 4}}{Z} \tag{18}
\end{gather*}
$$

For $\Delta Q=0, V_{\mathrm{C} 4}=0.5 \mathrm{~V}_{\mathrm{in}}$. Similarly, the voltage balancing of $\mathrm{C}_{3}$ can be calculated using any mode. It is concluded that both the switched capacitors are balancing at 0.5 V in in steady state.

## 3.4 | Cost function (CF)

The cost function is evaluated using different values of weight coefficient ( $\delta$ ). The low value of $\delta$ means that the number of
components is given more weight, and high means that the TSV is given more weight. The comparison of CF for different types of SCMLI is tabulated in Table 2 using Equation (19)

$$
\begin{equation*}
C F=\frac{\left.S+D+G+C+T_{\mathrm{ms}}+\delta \times 7 S V_{\mathrm{pu}}\right) T_{\mathrm{dc}}}{N_{\mathrm{l}}} \tag{19}
\end{equation*}
$$

where $T_{\mathrm{ms}}$ is the maximum number of switches in the conduction, $T_{\mathrm{dc}}$ is the total number of dc sources in the circuit and $N_{\mathrm{l}}$ is the number of level.

## 4 | POWER LOSS ANALYSIS

In this section, power loss analysis has been carried out. The power losses may be primarily divided into switching losses and conduction losses. When current flows through power equipment, a forward drop in voltage and parasite resistors result in the loss of conduction. As there are two types of current in an SC-based inverter (one that flows into condensers, or the charge current, and other that runs through the load, or the load current).

## 4.1 | Conduction losses

The internal resistance of the switches, which are employed in the suggested topology to block the voltage in one direction and permit the current flow in both directions, is used to determine the conduction losses. The conduction loss of the switches and the antiparallel connected diode are calculated using Equations (20) and (21):

$$
\begin{gather*}
P_{\mathrm{c}, \mathrm{sw}}=V_{\mathrm{o}, \mathrm{sw}} i(t)+R_{\mathrm{sw}} i^{\beta}(t)  \tag{20}\\
P_{\mathrm{c}, \mathrm{~d}}=V_{\mathrm{o}, \mathrm{~d}} i(t)+R_{\mathrm{d}} i^{2}(t) \tag{21}
\end{gather*}
$$

where $P_{\mathrm{c}, \mathrm{sw}}$ and $P_{\mathrm{c}, \mathrm{d}}$ account for the conductive loss of the switch and the diode having current $i(t)$, respectively. Switch and diode ON -state voltage drops are designated as $V_{\mathrm{o}, \mathrm{sw}}$ and $V_{\mathrm{o}, \mathrm{d}}$, respectively. On-mode switch and diode resistance are represented by $R_{\text {sw }}$ and $R_{\mathrm{d}}$. Here, $\beta$ is a constant which can be found from the datasheet and corresponds to transistor characteristics.

## 4.2 | Switching losses

The switching losses ( $P_{\text {sw }}$ ) have a considerable impact on the effectiveness of the inverter. It may be computed using Equation (21). Its computation is based on the switch blocking voltage ( $V_{\text {bv }}$ ), the current ( $I_{\text {savg }}$ ) flowing through it, and the times at which the switch is turned $\mathrm{ON}\left(t_{\mathrm{ON}}\right)$ and $\mathrm{OFF}\left(t_{\mathrm{OFF}}\right)$. The switching losses are taken from the loss analysis in Piecewise Linear Electrical Circuit Simulation (PLECS) software which can also be computed using Equation (22) as mentioned


FIGURE 6 NLC circuit diagram.


FIGURE 7 Charging and discharging period of capacitors $C_{3}$ and $C_{4}$.
in [44].

$$
\begin{equation*}
P_{\mathrm{sw}}=\frac{f_{\mathrm{s}}}{6} \times\left[\int_{0}^{t_{\mathrm{ON}}} V_{\mathrm{bv}} I_{\mathrm{savg}} d t+\int_{0}^{t_{\mathrm{OFF}}} V_{\mathrm{bv}} I_{\mathrm{savg}} d t\right] \tag{22}
\end{equation*}
$$

where $f_{\mathrm{s}}$ is the switching frequency.

## 4.3 | Ripple losses

Ripple losses ( $P_{\text {ripple }}$ ) develop in the capacitors as a result of the discrepancy between capacitor voltage and charging voltage. Switch ON-resistance, capacitor equivalent series resistance (ESR), and diode forward voltage in the charging loop would be able to absorb the power loss during the charging process. The capacitor ripple losses may be computed using Equation (23) in which $\Delta V_{\text {ripple-i }}$ represents the ripple voltage of capacitor $C_{i}$.

$$
\begin{equation*}
P_{\text {ripple }}=\frac{f_{\mathrm{s}}}{2} \times \sum_{i=1}^{2} \Delta V_{\text {ripple }-\mathrm{i}} \times C_{\mathrm{i}} \tag{23}
\end{equation*}
$$

The PLECS software has been used to conduct a power loss study of the suggested topology. Figures 9 a and b show the breakdown of power loss for each component $\left(S_{1}, S_{2}, S_{3}, S_{4}, S_{5}, S_{6}, S_{7}, S_{8}\right.$ and $\left.S_{9}\right)$ in LSPWM and NLC control scheme respectively. The switches $S_{1}$ and $S_{4}$ have larger

TABLE 2 A comparative study of different mid-point-clamped 7L SC-MLIs.

| Type of SCMLI | Number of components |  |  |  | $\begin{aligned} & \text { THD } \\ & (\%) \end{aligned}$ | Overall voltage gain/caps voltage | Max. no. of ONswitches | Max. no. of switches in charging path | $\begin{aligned} & \text { TSV } \\ & \text { (p.u.)/ } \\ & \text { MVS } \end{aligned}$ | MBV | CF |  | Rated efficiency |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S | D | C | G |  |  |  |  |  |  | $\delta=0.5$ | $\delta=1.5$ |  |
| Sym SC [28, 29] | 9 | 1 | 3 | 8 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 4 | 3 | $5 / V_{\text {in }}$ | $V_{\text {in }}$ | 3.93 | 4.64 | 97\%@150 W |
| ANPC [30, 31, 32] | 9 | 0 | 3 | 8 | 19.3 | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 5 | 4 | $5.3 / V_{\text {in }}$ | $V_{\text {in }}$ | 3.95 | 4.71 | 96.7\%@250 W |
| ABNPC [33] | 9 | 0 | 3 | 8 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 4 | 4 | $5.33 / V_{\text {in }}$ | $V_{\text {in }}$ | 3.81 | 4.57 | 96\%@50 W |
| Dual T-Type [39] | 10 | 0 | 4 | 8 | NA | $1.5 / V_{\text {in }}(2), 0.5 V_{\text {in }}(2)$ | 3 | 4 | $7.33 / V_{\text {in }}$ | $2 V_{\text {in }}$ | 4.095 | 5.14 | 98\%@100 W |
| ABNPC [34] | 10 | 0 | 4 | 8 | NA | $1.5 / V_{\text {in }}(2), 0.5 V_{\text {in }}(2)$ | 5 | 4 | 6.66/ $V_{\text {in }}$ | $V_{\text {in }}$ | 4.33 | 5.28 | 97\%@100 W |
| ABNPC [35] | 10 | 0 | 3 | 9 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 5 | 4 | $6.6 / V_{\text {in }}$ | $V_{\text {in }}$ | 4.32 | 5.27 | 96\%@450 W |
| ABNPC [37] | 8 | 1 | 3 | 7 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 4 | 3 | $5.33 / V_{\text {in }}$ | $V_{\text {in }}$ | 3.67 | 4.42 | NA |
| ABNPC [38] | 8 | 0 | 3 | 8 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 3 | 2 | $7.3 / V_{\text {in }}$ | $V_{\text {in }}$ | 3.66 | 4.71 | 96\%@800 W |
| ANPC [42] | 8 | 0 | 4 | 8 | NA | $1.5 / 0.5 \mathrm{~V}_{\text {in }}(4)$ | 4 | 2 | $6.67 / V_{\text {in }}$ | $V_{\text {in }}$ | 4.14 | 4.45 | 96\%@100 W |
| NPC [40] | 12 | 4 | 4 | - | 16.5 | $1.5 / 0.5 \mathrm{~V}_{\text {in }}$ | 5 | 2 | $7 / V_{\text {in }}$ | $V_{\text {in }}$ | 5.20 | 5.90 | 96.2@800 W |
| ANPC [41] | 7 | 6 | 3 | 7 | NA | $1.5 / V_{\text {in }}(1), 0.5 V_{\text {in }}(2)$ | 3 | 2 | $6.5 / V_{\text {in }}$ | $V_{\text {in }}$ | 4.18 | 5.10 | 96.40\%@100 W |
| Proposed | 9 | 0 | 4 | 8 | 12.2 | $1.5 / 0.5 V_{\text {in }}(4)$ | 5 | 4 | $5 / V_{\text {in }}$ | $V_{\text {in }}$ | 4.09 | 4.78 | 97.55\%@100 W |

S: number of switches; D: number of diodes; C: number of capacitors; G: driver circuits; THD: total harmonic distortion; TSV (p.u.)/MSV: total standing voltage (in per unit) per maximum voltage stress; MBV: maximum blocking voltage.
losses because these switches are switching on and off more frequently than other switches and these have high blocking voltage.

## 5 | PERFORMANCE COMPARISON OF NLC AND LSPWM

The control of output voltage of the proposed topology has been carried out by LSPWM and NLC modulation technique. The performance comparison of both the modulation scheme in terms of conduction losses, switching losses, total losses and efficiency is discussed in this section.

Finally, Figures 10a, 10b and c illustrate the conduction, switching and total losses of switches for varying output power at unity power factor, respectively. The losses obtained in LSPWM control strategy are higher than the NLC strategy. Figure 11 depicts the efficiency plot of the proposed topology at unity power factor. From Figure 11 it is clear that the efficiency in the case of NLC is higher than the LSPWM strategy. This is because of low switching losses in NLC.

The efficiency and total losses of the proposed topology at 100 W obtained are $97.55 \%$ (NLC), $97.30 \%$ (LSPWM) and 2.33 W (NLC), 2.51 W (LSPWM), respectively.

## 6 | COMPARISON WITH OTHER TOPOLOGIES

All of the mid-point-clamped 7L SC-MLIs mentioned above have been compared in Table 2 in terms of the number of switches (S), diodes (D), capacitors (C), driver circuits (G), total harmonic distortion (THD), overall voltage per capacitor voltage, the maximum number of ON switches, the maximum
number of switches in charging path, total standing voltage (TSV) per maximum voltage stress (MVS), maximum blocking voltage (MBV), cost function (CF) and rated efficiency.

From Table 2, it is found that the proposed ANPC topology has higher efficiency than symmetrical SC topologies in [28, 29]. There is no diode used in the proposed topology. In the comparison of proposed ANPC topology with already published ANPC topologies in [30-32], the proposed topology has lesser THD and TSV/MVS and higher efficiency. The proposed topology has lesser TSV/MVS and higher efficiency than ABNPC [33].The dual T-type [39] circuit has more number of switches and very high TSV/MVS as compared to proposed topology.

Further, the proposed topology consists of lesser number of switches, lesser standing voltage, lesser CF and more efficient than the ABNPC topology presented in [34]. The proposed topology is more superior to the ABNPC topology presented in [35] due to the less number of switches and gate driver circuits required, has lesser TSV/MVS, CF and higher efficiency.

The proposed topology has less TSV/MVS compared with ABNPC topology presented in $[37,38]$. In [40], the power components, THD, TSV and CF are more which make the proposed topology superior. The efficiency and cost factor of the proposed is much improved as compared to topologies in [41, 42].

## 7 | HARDWARE IMPLEMENTATION

The hardware implementation of the proposed topology consists of input DC source voltage of magnitude 120 V , IGBTs (FGA25N120) of rating1200 V/25 A, driver circuits of rating $10-35 \mathrm{~V} / \pm 1.5 \mathrm{~A}$ and controller (TMS320F28379D). The experimental values of all the parameters and equipment that are


FIGURE 8 Charging/discharging of parasitic capacitances (a) $\mathrm{C}_{3}$ discharging (mode I), (b) $\mathrm{C}_{3}$ and $\mathrm{C}_{4}$ charging (mode II), (c) $\mathrm{C}_{3}$ discharging (mode III), (d) $\mathrm{C}_{3}$ and $\mathrm{C}_{4}$ discharging (mode IV), (e) $\mathrm{C}_{4}$ discharging (mode VI), (f) $C_{3}$ and $C_{4}$ discharging (mode VII) and (g) equivalent diagram of proposed topology during $V_{\mathrm{o}}= \pm 1.5 \mathrm{~V}_{\mathrm{in}}$.

TABLE 3 Experimental values of the parameters.

| Parameters | Ratings |
| :--- | :--- |
| Voltage source | 160 V |
| Capacitors $C_{1} C_{2} C_{3} C_{4}$ | $2200^{-} / 200 \mathrm{~V}$ |
| IGBT | $1200 \mathrm{~V} / 25 \mathrm{~A}($ FGA25N120) |
| Driver | $10-35 \mathrm{~V} / \pm 1.5 \mathrm{~A}$ (ICTLP250) |
| Controller | $\mathrm{TMS320F} 28379 \mathrm{D}$ |

used in the hardware implementation are tabulated in Table 3. The dead time is not required in NLC modulation scheme because we are switching at fundamental frequency. A dead time of $1 \mathrm{e}-5 \mathrm{~s}$ is provided in LSPWM technique through the microcontroller programming.


FIGURE 9 Distribution of power loss analysis @ 350 W in (a) LSPWM, and (b) NLC.

All the desired gate pulses or control signals (as obtained from LSPWM/NLC technique) are generated by microcontroller TM320F28379D. These signals are given to switches through the driver circuit. Driver circuits are connected to trigger the IGBTs by extending the voltage output of the microcontroller to the value so that the IGBTs are triggered. Each driver circuit has major functioning ICTLP250 which drives the IGBT. The R/RL load is connected at the output of the topology. The ammeter and voltmeter are connected to obtain output current and voltage. The switching logic is designed to produce 7 -level output. The outputs are displayed in digital storage oscilloscope (DSO). The pictorial view of hardware setup is shown in Figure 12.

The maximum ripple per cent is determined to be $5 \%$, and the $\mathrm{SC} \mathrm{C}_{1}=\mathrm{C}_{2}=, \mathrm{C}_{3}=\mathrm{C}_{4}=200{ }^{-\mathrm{F}} / 100 \mathrm{~V}$ are chosen based on Equations (7)-(10), with a switching frequency of $5 \mathrm{kHz} . R=40, L=170 \mathrm{mH}$ and $R=60, L=260 \mathrm{mH}$ are the two distinct resistive-inductive loads employed. Figures 13a and b depict the waveforms of output voltage and current with dynamic $R(100 \Omega$ and $150 \Omega)$ load using NLC and LSPWM, respectively. As a result of the fact that the current waveform for an $R$ load imitates the voltage waveform, the current waveforms also contains seven distinct levels. At the output, the peak voltage of 180 V or 1.5 times the input dc voltage is generated. The peak current drawn by a $100 \Omega$ and $150 \Omega$ loads are around 3 A and 2 A , respectively. Figures 13 c and d depict the waveforms of output voltage and current at different $\mathrm{m}(1,0.8$ and 0.5$)$ using NLC and LSPWM, respectively. Figures 13 e and f show the


FIGURE 10 Change in (a) conduction losses, (b) switching losses and (c) total losses with varying output power.
output voltage waveform at different $\mathrm{m}(1,0.8$ and 0.5$)$ using NLC and LSPWM, respectively. The number of levels in VO is 7,5 and 3 for the modulation index of unity, 0.8 and 0.5 , respectively, as illustrated in Figure 13c-f. The voltage and current waveforms across through the capacitor $C_{3}$ and $C_{4}$ for dynamic load using LSPWM are illustrated in Figures 13 g and h , respectively. The voltage and current waveform across through the capacitor $C_{3}$ and $C_{4}$ for dynamic load using NLC are illustrated in Figures $13 i$ and $j$, respectively. The change in the output voltage and current waveforms due to changes in output frequency ( 50 and 100 Hz ) are depicted in Figure 13k. It can be


FIGURE 11 Variation of efficiency in proposed topology.


FIGURE 12 Experimental setup.
used for many applications like variable frequency control drives etc.

Figure 131 depicts the output voltage and current waveforms at constant RL ( $60 \Omega$ and 260 mH ) load. The load current waveform obtained for an RL load is sinusoidal in nature with a peak value of 2 A . Figure 13 m depicts the output voltage and current waveforms at dynamic RL ( $40 \Omega, 170 \mathrm{mH}$ and $60 \Omega, 260 \mathrm{mH}$ ) load. Here, the peak value of current decreases as the load value increases. Figures 13n, 130 and $p$ display the total harmonic distortion at $m=1,0.8$ and 0.5 , respectively. The $\%$ THD obtained are $12.2 \%, 15.7 \%$ and $28.9 \%$ at $m=1,0.8$ and 0.5 , respectively at unity power factor. Figure $13 \mathrm{q}-\mathrm{s}$ shows the voltage stress across the switches. It can be seen that the maximum voltage stress on all the devices is $V_{\mathrm{in}}$ or $V_{\mathrm{in}} / 2$. It is concluded that the $\%$ THD decreases as the value of modulation index increases.

## 8 | CONCLUSION

The paper presents a 7 -level active neutral point clamped (ANPC) inverter topology with boosting factor of 1.5. It consists of a single input dc source, eight unipolar switches, one bipolar switch and four switched capacitors. In this work the

(a)

(c)

(e)

(b)

(d)

(f)

FIGURE 13 Experimental results. (a) Output voltage and current waveform for dynamic R load in NLC at unity power factor. (b) Output voltage and current waveform for dynamic R load in LSPWM at unity power factor. (c) Output voltage and current waveform at $m=1,0.8$ and 0.5 in NLC at unity power factor. (d) Output voltage and current waveform at $m=1,0.8$ and 0.5 in LSPWM at unity power factor. (e) Output voltage waveform at $m=1,0.8$ and 0.5 in NLC at unity power factor. (f) Output voltage waveform at $m=1,0.8$ and 0.5 in LSPWM at unity power factor. (g) Voltage and current waveform across $C_{3}$ for dynamic load in LSPWM. (h) Voltage and current waveform across $C_{4}$ for dynamic load in LSPWM. (i) Voltage and current waveform across $C_{3}$ for dynamic load in NLC. (j) Voltage and current waveform across $C_{4}$ for dynamic load in NLC. (k) Output voltage and current waveform for changing switching frequency ( 50 and 100 Hz) for R load. (l) Output voltage and current waveform at constant RL load at 0.8 power factor. (m) Output voltage and current waveform at dynamic RL load. (n) THD at $m=1$ unity power factor. (o) THD at $m=0.8$ at unity power factor. (p) THD at $m=0.5$ unity power factor. (q) Voltage stress of switches 1,2 and 3 . (r) Voltage stress of switches 4,5 and 6 . (s) Voltage stress of switches 7,8 and 9.


(m)

(o)

(q)

(n)

(p)

(r)

FIGURE 13 Continued
are validated by hardware implementation. The inverter has a maximum stress of only $V_{\text {in }} / 2$ and $V_{\text {in }}$ only. Hence only two types of switches are required in the inverter which makes the converter modular NLC control strategy displays the more efficient results than LSPWM scheme due to the less switching losses. The proposed inverter topology is superior to the
other midpoint clamped 7L topologies in reference to the number of semiconductor devices, dc sources, gate driver circuits, THD, TSV/MVS, MBV, CF and efficiency. It is useful for the elimination of leakage current, especially in solar photovoltaic applications.

(s)

## FIGURE 13 Continued

## AUTHOR CONTRIBUTIONS

Adil Sarwar: Data curation; Investigation; Supervision; Visualization; Writing - review and editing. Mohammad Tayyab: Conceptualization; Data curation; Methodology; Resources; Supervision; Writing - review and editing. Atif Iqbal: Data curation; Formal analysis; Validation; Visualization; Writing - review and editing. Akbar Ahmad: Data curation; Formal analysis; Validation; Visualization; Writing - review and editing.

## CONFLICT OF INTEREST STATEMENT

The authors declare no conflicts of interest.

## DATA AVAILABILITY STATEMENT

The data that support the findings of this study are openly available in repository, research publication etc., references are cited in manuscript.

## REFERENCES

1. Gupta, K.K., Ranjan, A., Bhatnagar, P., Sahu, L.K., Jain, S.: Multilevel inverter topologies with reduced device count: A review. IEEE Trans. Power Electron. 31(1), 135-151 (2016)
2. Sandeep, N., Yaragatti, U.R.: Design and implementation of a sensorless multilevel inverter with reduced part count. IEEE Trans. Power Electron. 32(9), 6677-6683 (2017)
3. Kouro, S., Malinowski, M., Gopakumar, K., et al.: Recent advances and industrial applications of multilevel converters. IEEE Trans. Ind. Electron. 57(8), 2553-2580 (2010)
4. Bana, P.R., Panda, K.P., Naayagi, R.T., Siano, P., Panda, G.: Recently developed reduced switch multilevel inverter for renewable energy integration and drives application: Topologies, comprehensive analysis and comparative evaluation. IEEE Access 7(1), 54888-54909 (2019)
5. Siddique, M.D., Jagabar Sathik, M., Sandeep, N., et al.: A reduced switch count boost inverter (RSC- BI) topology with triple voltage gain. In: 9th IEEE International Conference on Power Electronics Drives Energy Systems PEDES 2020. Malaviya National Institute of Technology, Jaipur, India (2020)
6. Vijeh, M., Rezanejad, M., Samadaei, E., Bertilsson, K.: A general review of multilevel inverters based on main submodules: Structural point of view. IEEE Trans. Power Electron. 34(10), 9479-9502 (2019)
7. Hinago, Y., Koizumi, H.: A switched-capacitor inverter using series/parallel conversion with inductive load. IEEE Trans. Ind. Electron. 59(2), 878-887 (2012)
8. Lin, W., Zeng, J., Fu, B., Yan, Z., Member, S., Liu, J.: Switched-capacitor based seven-level boost inverter with reduced devices. CSEE J. Power Energy Syst. (2021)
9. Sun, X., Wang, B., Zhou, Y., Wang, W., Du, H., Lu, Z.: A single DC source cascaded seven-level inverter integrating switched-capacitor techniques. IEEE Trans. Ind. Electron. 63(11), 7184-7194 (2016)
10. Khoun Jahan, H., Abapour, M., Zare, K.: Switched-capacitor-based singlesource cascaded H -bridge multilevel inverter featuring boosting ability. IEEE Trans. Power Electron. 34(2), 1113-1124 (2019)
11. Zeng, J., Lin, W., Cen, D., Liu, J.: Novel k-type multilevel inverter with reduced components and self-balance. IEEE J. Emerging Sel. Top. Power Electron. 8(4), 4343-4354 (2020)
12. Marusarz, R.: Switched capacitor, inductorless DC to AC voltage stepup power converter. In: PESC Record - IEEE Annual Power Electronics Specialists Conference. pp. 99-103 (1989)
13. Siwakoti, Y.P., Blaabjerg, F.: Common-ground-type transformerless inverters for single-phase solar photovoltaic systems. IEEE Trans. Ind. Electron. 65(3), 2100-2111 (2018)
14. Barzegarkhoo, R., Moradzadeh, M., Zamiri, E., Madadi Kojabadi, H., Blaabjerg, F.: A new boost switched-capacitor multilevel converter with reduced circuit devices. IEEE Trans. Power Electron. 33(8), 6738-6754 (2018)
15. Lin, W., Zeng, J., Hu, J., Liu, J.: Hybrid nine-level boost inverter with simplified control and reduced active devices. IEEE J. Emerging Sel. Top. Power Electron. 9(2), 2038-2050 (2021)
16. Naik, B.S., Suresh, Y., Venkataramanaiah, J., Panda, A.K.: A hybrid ninelevel inverter topology with boosting capability and reduced component count. IEEE Trans. Circuits Syst. II Express Briefs 68(1), 316-320 (2021)
17. Jagabar Sathik, M., Sandeep, N., Almakhles, D., Blaabjerg, F.: Cross connected compact switched-capacitor multilevel inverter (C3-SCMLI) topology with reduced switch count. IEEE Trans. Circuits Syst. II Express Briefs 67(12), 3287-3291 (2020)
18. Sathik, M.J., Almakhles, D.J., Sandeep, N., Siddique, M.D.: Experimental validation of new self-voltage balanced 9L-ANPC inverter for photovoltaic applications. Sci. Rep. 11(1), 1-14 (2021)
19. Liu, J., Lin, W., Wu, J., Zeng, J.: A novel nine-level quadruple boost inverter with inductive-load ability. IEEE Trans. Power Electron. 34(5), 4014-4018 (2019)
20. Nakagawa, Y., Koizumi, H.: A boost-type nine-level switched capacitor inverter. IEEE Trans. Power Electron. 34(7), 6522-6532 (2019)
21. Iqbal, A., Siddique, M.D., Prathap Reddy, B., Maroti, P.K.: Quadruple boost multilevel inverter (QB-MLI) topology with reduced switch count. IEEE Trans. Power Electron. 36(7), 7372-7377 (2021)
22. Sathik, M.A.J., Siddique, M.D., Sandeep, N., et al.: Compact quadratic boost switched-capacitor inverter. IEEE Trans. Ind. Appl. 58(4), 4923-4931 (2022)
23. Siddique, M.D., Mekhilef, S., Shah, N.M., et al.: A new single phase single switched-capacitor based nine-level boost inverter topology with reduced switch count and voltage stress. IEEE Access 7, 174178-174188 (2019)
24. Mohamed Ali, J.S., Krishnasamy, V.: Compact switched capacitor multilevel inverter (CSCMLI) with self-voltage balancing and boosting ability. IEEE Trans. Power Electron. 34(5), 4009-4013 (2019)
25. Roy, T., Sadhu, P.K.: A step-up multilevel inverter topology using novel switched capacitor converters with reduced components. IEEE Trans. Ind. Electron. 68(1), 236-247 (2021)
26. Barzegarkhoo, R., Kojabadi, H.M., Zamiry, E., Vosoughi, N., Chang, L.: Generalized structure for a single phase switched-capacitor multilevel inverter using a new multiple DC link producer with reduced number of switches. IEEE Trans. Power Electron. 31(8), 5604-5617 (2016)
27. Sandeep, N., Ali, J.S.M., Yaragatti, U.R., Vijayakumar, K.: Switched-capacitor-based quadruple-boost nine-level inverter. IEEE Trans. Power Electron. 34(8), 7147-7150 (2019). https://doi.org/10.1109/TPEL.2019. 2898225
28. Gao, Y., Zhang, W., Naderi Zarnaghi, Y., Vosoughi Kurdkandi, N., Zhang, C.: A new boost switched capacitor seven-level grid-tied inverter. IET Power Electron. 14(2), 268-279 (2021)
29. Liu, J., Wu, J., Zeng, J.: Symmetric/asymmetric hybrid multilevel inverters integrating switched-capacitor techniques. IEEE J. Emerging Sel. Top. Power Electron. 6(3), 1616-1626 (2018)
30. Lee, S.S., Lim, C.S., Lee, K.B.: Novel active-neutral-point-clamped inverters with improved voltage-boosting capability. IEEE Trans. Power Electron. 35(6), 5978-5986 (2020)
31. Lee, S.S., Lim, C.S., Siwakoti, Y.P., Lee, K.B.: Hybrid 7-level boost active-neutral-point-clamped (H-7L-BANPC) inverter. IEEE Trans. Circuits Syst. II Express Briefs 67(10), 2044-2048 (2020)
32. Zeng, J., Lin, W., Liu, J.: Switched-capacitor-based active-neutral-pointclamped seven-level inverter with natural balance and boost ability. IEEE Access 7(1), 126889-126896 (2019)
33. Alyami, S., Ali, J.S.M., Almakhles, D., Almutairi, A., Obeidat, M.: Seven level T-type switched capacitor inverter topology for PV applications. IEEE Access 9, 85049-85059 (2021)
34. Lee, S.S., Bak, Y., Kim, S.M., Joseph, A., Lee, K.B.: New family of boost switched-capacitor seven-level inverters (BSC7LI). IEEE Trans. Power Electron. 34(11), 10471-10479 (2019)
35. Iqbal, A., Siddique, M.D., Ali, J.S.M., Mekhilef, S., Lam, J.: A new eight switch seven level boost active neutral point clamped (8S-7L-BaNPC) inverter. IEEE Access 8, 203972-203981 (2020)
36. Jagabar Sathik, M., Sandeep, N., Almakhles, D., Bhatnagar, K., Yang, Y., Blaabjerg, F.: Seven-level boosting active neutral point clamped inverter using cross-connected switched capacitor cells. IET Power Electron. 13(9), 1919-1924 (2020)
37. Wang, G.Z.Y.Y.X.: A novel seven-level active-neutral-point-clamped inverter based on switched-capacitor for electric vehicle applications. In: 2020 8th International Conference on Power Electronics Systems Applicaitons. 52326, pp. 1-5 (2020)
38. Sathik, M.J., Sandeep, N., Blaabjerg, F.: High gain active neutral point clamped seven-level self-voltage balancing inverter. IEEE Trans. Circuits Syst. II Express Briefs 67(11), 2567-2571 (2020)
39. Lee, S.S., Member, S., Lee, K., Member, S.: Dual-T-type seven-level boost active-neutral-point-clamped inverter. IEEE Trans. Power Electron. 34(7), 6031-6035 (2019)
40. Kakar, S., Arif, M.S.B, Ayob, S.M., et al.: An improved seven-level switched-capacitor-based neutral-point clamped inverter. Front. Energy Res. 10, 1-10 (2022)
41. Jagabar Sathik, M., Almakhles, D.J.: A new seven level boost-type ANPC inverter topology for photovoltaic applications. Sci. Rep. 11(1), 1-9 (2021)
42. Siddique, M.D., Husain, M.A., Wasiq, M., Babu, T.S., Mekhilef, S.: A new seven-level ANPC inverter structure with semiconductor device reduction. Int. J. Circuit Theory Appl. 50(7), 2660-2670 (2022)
43. Rodriguez, J., Member, S., Bernet, S., Steimer, P.K., Lizama, I.E.: A Survey on Neutral-Point-Clamped Inverters. IEEE Trans. Ind. Electron. 57(7), 2219-2230 (2010)
44. Kumari, S., Sandeep, N., Verma, A., Yaragatti, U.R., Pota, H.: Design and implementation of transformer-less common-ground inverter with reduced components. IEEE Trans. Ind. Appl. 9994, 1-10 (2022)

How to cite this article: Zaid, M., Sarwar, A., Quayyoom, L., Tayyab, M., Bakhsh, F.I., Iqbal, A., Ahmad, A.: Performance analysis and control of a novel 7-level active neutral point clamped (ANPC) topology. IET Power Electron. 16, 1255-1270 (2023). https://doi.org/10.1049/pel2.12466


[^0]:    This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.
    (C) 2023 The Authors. IET Power Electronics published by John Wiley \& Sons Ltd on behalf of The Institution of Engineering and Technology.

