

Received 10 August 2021; revised 25 October 2021; accepted 27 October 2021. Date of publication 4 November 2021; date of current version 20 November 2021. The review of this paper was arranged by Associate Editor James Morris.

Digital Object Identifier 10.1109/OJNANO.2021.3124846

# Performance Enhancement of Large Crossbar Resistive Memories With Complementary and 1D1R-1R1D RRAM Structures

# KHITEM LAHBACHA<sup>1,2,3</sup>, FAKHREDDINE ZAYER<sup>(1,2,4</sup>, HAMDI BELGACEM<sup>1,2</sup>, WAEL DGHAIS<sup>(1,2,4</sup>, AND ANTONIO MAFFUCCI<sup>(1,2,4</sup>, HAMDI BELGACEM<sup>1,2</sup>, WAEL DGHAIS<sup>(1,2,4</sup>, AND ANTONIO MAFFUCCI<sup>(1,2,4</sup>)</sup>, (Senior Member, IEEE)

<sup>1</sup> Laboratory of Electronics and Microelectronics, University of Monastir, Monastir 5000, Tunisia
 <sup>2</sup> Higher Institute of Applied Science and Technology of Sousse, University of Sousse, Sousse 4003, Tunisia
 <sup>3</sup> Department of Electrical and Information Engineering, University of Cassino and Southern Lazio, 03043 Cassino, Italy
 <sup>4</sup> Center for Autonomous Robotic Systems (KUCARS), Khalifa University of Science and Technology (KU), Abu Dhabi C9WV+WX, UAE
 <sup>5</sup> INFN-LNF, 00044 Frascati, Italy

CORRESPONDING AUTHOR: ANTONIO MAFFUCCI (e-mail: maffucci@unicas.it)

This work was supported in part by the program "Dipartimenti di Eccellenza 2018-2022," funded by MIUR, Italian Ministry of University.

**ABSTRACT** The paper proposes novel solutions to improve the signal and thermal integrity of crossbar arrays of Resistive Random-Access Memories, that are among the most promising technologies for the 3D monolithic integration. These structures suffer from electrothermal issues, due to the heat generated by the power dissipation during the write process. This paper explores novel solutions based on new architectures and materials, for managing the issues related to the voltage drop along the interconnects and to thermal crosstalk between memory cells. The analyzed memristor is the 1 Diode - 1 Resistor memory. The two architectural solutions are given by a reverse architecture and a complementary resistive switching one. Compared to conventional architectures, both of them are also reducing the number of layers where the bias is applied. The electrothermal performance of these new structures is compared to that of the reference one, for a case-study given by a  $4 \times 4 \times 4$  array. To this end, a full-3D numerical Multiphysics model is implemented and successfully compared against other models in literature. The possibility of changing the interconnect materials is also analyzed. The results of this performance analysis clearly show the benefits of moving to these novel architectures, together with the choice of new materials.

**INDEX TERMS** 3-D crossbar RRAM, 1D1R-1R1D, CRS, signal integrity, thermal integrity.

## **I. INTRODUCTION**

High demands for big data storage, high-performance computing, and deep learning are driving intense research efforts on next-generation memories [1]–[4]. Among these, binary oxide Resistive Random-Access Memories (RRAMs) are emerging as promising beyond CMOS technology to substitute FLASHs, thanks to their excellent nano-downscaling potential for increased storage density, high operating speed, low power operation, high energy efficiency, and long data retention [4]–[8]. In fact, RRAM electrical resistivity state can switch between Low Resistance State (LRS) and High Resistance State (HRS). A common implementation of this cell structure is to separate two electrodes by a metal oxide, being one of the electrodes active (for instance, made by nickel, Ni). Under suitable conditions involving voltage and/or temperature, ions are emitted from the active electrodes and may form a Conducting Filament (CF) between these electrodes, leading to the LRS (SET). Other conditions can instead lead to the CF breakdown, putting the memory into the HRS (RESET), as discussed later. Several technological solutions have been so far proposed to realize the elementary RRAM cell [9]–[10], and different oxides have been investigated, such as hafnium, titanium, aluminum, silicon, and vanadium oxide [10]–[20]. In addition, this structure is usually augmented by a series diode (e.g., Pt/TiO<sub>2</sub>/Ti), to avoid the effects of sneaky currents during read/write, leading to the so-called 1 Diode – 1 Resistor (1D1R) RRAM cell. As pointed out in literature [4], [5], and [17], these elementary memory cells are suitable for monolithic integration, being arranged in a large number in 3D stacked arrays such as the 1D-1R crossbar structures proposed in [21]–[22]. However, the implementation of RRAMs in monolithic integration and neuromorphic applications faced significant reliability issues; for instance, the unwanted leakage currents and read/write disturbances in the crossbar array [23]–[28]. These issues are worsened by the downscaling of the structures: high-density 3-D stackable crossbar structures which introduce additional latency and power consumption, causing voltage IR drop along the bias delivery interconnects.

For these reasons, the bias voltage level can be increased to and/or the delivery bias schemes can be adapted to mitigate IR voltage drop and therefore ensuring that each cell is supplied with the threshold voltage level for its correct operation with the loss of bit/information. Nevertheless, the increase of bias voltage for supplying the RRAM cells in a high-density integrated structure leads to thermal integrity issues related to the heat production by Joule dissipation. In turns, the huge increase of temperature inside the cells may lead to reliability issues, including performance degradation, due for instance to unwanted switching, [29], [30].

Several solutions have been so far proposed to address the above signal and thermal integrity issues, including the use of novel bias schemes [31], novel heat management strategies, as the one in [32] based on "thermal houses", and novel materials, such as the carbon nanotubes proposed by the Authors in [33], [34], to realize the conducting bars.

The main scope of this paper is to propose two novel architectures, namely a reverse and a complementary resistive switching, for realizing large arrays of RRAMs, comparing their performance in terms of signal and thermal integrity, to the conventional 1D-1R crossbar structure. For all the considered architectures, the elementary memory unit (also denoted as the "X-point") is the 1D-1R cell depicted in Fig. 1(b), made by the series of a Ni / HfO<sub>2</sub> / Pt resistor and a Pt / TiO<sub>2</sub> / Ti diode. The reference crossbar structure (see for instance [34]) is obtained by sandwiching planar arrays of 1D-1R between two sets of conducting bars, denoted as Word Lines (WL) and Bit Lines (BL). In the reference structures, these lines are made by Ni, so to realize the active electrode and to create a Ni conductive filament (see Fig. 1(b)).

The two novel architectures proposed in this paper are depicted in Fig. 1, referring to a  $4 \times 4 \times 4$  array. The first one (Fig. 1(a)), is based on reversing the 1D-1R cell from one layer to another one. Hereafter, it will be denoted as the "reverse architecture". The second one (Fig. 1(d)) is based on an elementary cell without the diode (Fig. 1(e)): two memory cells are integrated into the array in such a way to realize two anti-serial resistive elements (Complementary Resistive Switching, CRS) sharing a thin common electrode [8], [9]. This structure will be hereafter denoted as CRS architecture. For all the considered architectures, we assume the whole 3D structure to be surrounded by Hafnium dioxide (HfO<sub>2</sub>) which is not shown in Fig. 1.



**FIGURE 1.** The novel proposed architectures for realizing a  $4 \times 4 \times 4$ RRAM array: (a) 1D1R-1R1D reverse architecture; (b) 1D-1R cell, with Ni bars; (c) 1D-1R cell, with Cu bars and thin Ni layers; (d) CRS architecture; (e) CRS single cell, with Ni bars; (f) CRS single cell, with Cu bars and thin Ni layers.

Besides investigating these new structures, this paper also analyzes the advantages of using new materials and new biasing schemes. Specifically, it is proposed to realize the WL and BL bars by using Copper (Cu) instead of Nickel (Ni). In this case, a thin Ni layer is lying on the copper WLs (see Fig. 1(c) and Fig. 1(f)), so that the CF is still realized by Ni ions, as for the reference structure, as done in [34]. Finally, bi-lateral biasing schemes are also investigated.

The paper is organized as it follows. Section II presents the fully coupled multiphysics model that has been implemented in order to study the electrical and thermal responses of the proposed structures. In particular, an accurate modelling of the resistive switching mechanism is provided, leading to a suitable definition of the equivalent conductivity to be assigned to the CF of each cell. The results of the Multiphysics model of the single cell proposed here are successfully compared to those available in the literature. In Section III, the two proposed architectures are investigated by means of the above model, along with novel materials and/or biasing schemes. Specifically, the voltage drop along the bars and the temperature distributions inside the structures are derived, so that the signal and thermal performance are evaluated and compared. The analysis is carried out during a RESET switching. Indeed, this is the most currentdemanding operating condition, hence representing the worst case for signal and thermal integrity.

The conclusions, drawn in Section IV, highlight a significant improvement of the performance coming from the novel layouts, the use of new materials, and new biasing schemes for monolithic RRAMs.

## II. RRAM CELL AND MULTIPHYSICS MODEL

# A. 1D-1R CELL AND THE SET AND RESET PROCESS

As pointed out in the introduction, the starting point of our analysis is the 1D-1R cell given in Fig. 1(b). In order to introduce the multiphysics model and its parameters, it is needed to provide here a short description of the physical mechanisms leading to the destruction of the conducting filament (CF), hence to the switching from LRS to HRS (i.e., RESET).

In the considered cell, the formation/dissolution of the CF is a complex mechanism dictated by thermochemical reactions, including localized redox processes [35], [36], and ion migration. The SET and RESET mechanisms may be described through defect migration (e.g., excess hafnium and oxygen vacancies) induced by the local values of electric field and temperature [37]. During the SET process, the ions are emitted from the active electrode and migrate through the oxide, under the action of a voltage bias applied to the active electrode (anode, positive top electrode, TE), whereas the bottom electrode, BE, is grounded (cathode). The LRS state reached by the cells after the CF is formed is also responsible for Joule heating that greatly increases its temperature, and provides the thermal energy necessary to facilitate ion migration. In the RESET process, the filament rupture is a consequence of a thermal effect: it ends up breaking due to the high temperature and the device turns back to HRS. The actual conditions that determine the rupture may significantly change from one RRAM to another one, for instance, due to a different metal oxide [38]-[41]. If the temperature increases as a consequence of the cell's self-heating, these conditions can be achieved by applying a minimum voltage level, typically  $V_{RESET} = 0.53$  V [42]–[44]. However, the conditions for resetting a single cell can also be reached in absence of any voltage applied to that cell, as a consequence of a thermal exchange from the nearby cells. In this case, an unwanted RESET occurs, and hence the thermal crosstalk leads to the device failure.

Since the final goal of the paper is to compare different architectural arrangements of cells, rather than to study the single cell, a simplified model for the single cell has been here used. As detailed in the next paragraph, the formation/dissolution of the CF is simply described by an equivalent CF conductivity, that models the gradual and smooth

#### TABLE 1 RRAM Geometry and Parameter Values At T=300 K

| Material                        | CF     | Diode                         |       |            | BL/WL |       | HfO <sub>2</sub> |
|---------------------------------|--------|-------------------------------|-------|------------|-------|-------|------------------|
|                                 |        | TiO <sub>2</sub>              | Pt    | Ti         | Ni    | Cu    |                  |
| Width<br>(nm)                   | 16     |                               | 80    |            | 8     | 0     | 80               |
| Height<br>(nm)                  | 80     | 50                            | 30    | 30         | 3     | 0     | 80               |
| $\frac{\kappa}{Wm^{-1}K^{-1}}$  | 23     | 33.8                          | 8.31  | 21.9       | 22    | 390   | Eq.(9)           |
| $C_P$ $Jkg^{-1}K^{-1}$          | 445    | 133                           | 710   | 523        | 455   | 400   | 445              |
| $\sigma_0$ (S.m <sup>-1</sup> ) | Eq.(6) | 3.07k<br>(ON)<br>50m<br>(OFF) | 9.65M | 2.5M       | 0.12M | 33.5M | Eq.(7)           |
| $\alpha$ (K <sup>-1</sup> )     |        |                               |       | 2.7 m (Cu) |       | 0.01  |                  |
| $\rho$ (kg. m <sup>-3</sup> )   | 8.9m   | 19.8 k                        | 4.2 k | 4.5 k      | 8.9k  | 8.9k  | 9.7k             |

transition between LRS and HRS occurring during the reset, following a non-linear law with respect to temperature. The V-I characteristic curve of such devices is known to be highly non-linear. In our simplified model, a linear approximation is used for the LRS and HRS, that can be adopted if we limit our analysis to the branch of the V-I curve that refers to the reset operation, as shown in [44]. With the above-mentioned limitations, this simple model is suitable for our purposes for perform the signal and thermal integrity analysis.

### B. ELECTROTHERMAL MODEL AND ITS VALIDATION

The electrothermal model is given by the following set of coupled thermal and electrical equations based on a finite element analysis simulation and implemented in COMSOL [45]. This involves the electric field, **E**, the electrical potential, V, the current density **J**, and the temperature distribution, T:

$$\nabla \cdot \mathbf{J} = 0 \quad ;$$
  

$$\mathbf{J} = \sigma (\mathbf{T}) \mathbf{E} \quad ;$$
  

$$\mathbf{E} = -\nabla \mathbf{V}, \quad (1)$$

$$\rho(\mathbf{T}) \ \mathbf{C}_{\mathbf{P}}(\mathbf{T}) \frac{\partial \mathbf{T}(\mathbf{t})}{\partial \mathbf{t}} - \nabla \kappa(\mathbf{T}) \nabla \mathbf{T}(\mathbf{t}) = \mathbf{Q}_{\mathbf{s}}, \qquad (2)$$

$$\mathbf{Q}_{\mathrm{s}} = \mathbf{J} \cdot \mathbf{E}. \tag{3}$$

The electrical problem is described by the current continuity equation, Ohm's law, and the relation between the electric field and potential (1). The thermal one is formulated through the Fourier heat equation (2). The two problems are coupled by means of the Joule heat production term  $Q_s$ .

The parameters of the model,  $\sigma(T)$ ,  $\kappa(T)$ ,  $\rho(T)$ , and  $C_P(T)$ , are the electrical conductivity, thermal conductivity, mass density, and specific heat. They are in principle dependent on temperature, even though this dependence may be neglected for some of the materials adopted here. The values assumed for such parameters for realizing a single 1D-1R cell are listed in Table 1. As shown, the cell dimensions are



**FIGURE 2.** Temperature-dependent electrical conductivity of the conductive filament (Ni).

 $80 \times 80 \times 250$  nm, where this latter value is given by two lines of heigh 30 nm each, one resistor of heigth 80 nm and one diode of heigth 110 nm. Table 1 provides the temperature-independent parameters' values.

A crucial temperature-dependent parameter is given by the equivalent electrical conductivity to be associated to the CF in the oxide. Compared to previous works done by the Authors [33], [34], and [42], here the CF conducivity model is improved, to properly account for the variation of the conductivity while the RESET switching is in progress. To this end, the conductivity of the CF is formulated as:

$$\sigma(\mathbf{T}) = \sigma_1 \left( 1 - \frac{1}{1 + \left( \exp\left(-B\left(T - T_{CRIT}\right)\right) \right)} \right) + \sigma_2, \quad (4)$$

This equation describes a smooth transition from high ( $\sigma_1$ ) to low ( $\sigma_2$ ) conductive states (see Fig. 2). The parameters appearing in (4) strongly depend on the CF status, as for instance the filament actual geometry and the local doping. In the following, we assume the values  $\sigma_1 = 3.3 \cdot 10^5 \ \Omega^{-1} m^{-1}$  and  $\sigma_2 = 10^3 \ \Omega^{-1} m^{-1}$ , corresponding to a typical dopant density of the CF [35], [47], and the value of the critical temperature  $T_{CRIT} = 550$ K taken from [42]–[44]. This parameter is the mean value of the temperature range where the transition occurs. In this way, we can take into account a statistical distribution of the reset, that can actually take place for different temperature values around  $T_{CRIT}$ . Here, a uniform distribution is assumed in the range  $T_{CRIT} \pm 20\%$ , obtained by putting B = 0.153 in (4).

The electrical conductivity of the metal oxide  $HfO_2$ , is assumed to be thermally activated by Arrhenius equation [46]:

$$\sigma (T) = \sigma_2 \exp\left(-\frac{E_{AC}}{k_B T}\right)$$
(5)

where  $\sigma_2$  is a pre-exponential factor,  $E_{AC} = 0.05 \text{ eV}$  is the activation energy for insulating conduction,  $k_B$  is Boltzmann's constant, and *T* is the local temperature.



FIGURE 3. Thermal conductivity of TiO<sub>2</sub> as function of temperature [35].

The temperature-dependent electrical conductivity of the conductors to be used in this paper for realizing the word and bit lines (Cu and Ni) can be formulated by the classical law:

$$\sigma (T) = \frac{\sigma_0}{1 + \alpha (T - T_0)}$$
(6)

where  $\sigma_0$  is the electrical conductivity at the reference temperature  $T_0$  (here assumed as 300K) and  $\alpha$  is the temperature coefficient. For Cu wire with the size dimension adopted here (30 nm), we can assume  $\sigma_{Cu0} = 33.5 \ MS \cdot m^{-1}$  and  $\alpha_{Cu} = 2.7 \ mK^{-1}$ , [48]. For the nickel wire, it can be assumed  $\sigma_{Ni0} = 0.12 \ MS \cdot m^{-1}$ , neglecting the temperature dependence.

Next, the thermal conductivity of the surrounding medium HfO<sub>2</sub> is here modeled as in [49],

$$k_{HfO} = k_{HfO0} \left( 1 + \lambda \left( T - T_0 \right) \right)$$
(7)

where  $k_{HfO0}$  is the value at  $T_0 = 300 K$ , and  $\lambda = 10 mK^{-1}$ , is the linear thermal coefficient.

In the temperature range of interest for this work (300 K - 1500 K), the thermal conductivity of the CF can be assumed to be constant, with the value provided in Table 1 [50]. Note that this value may change slightly from metal to metal.

As for the TiO<sub>2</sub> metal oxide film, an experimental characterization of  $\kappa(T)$  is provided in [51], and can be fitted as follows, see Fig. 3 [34]:

$$k(T) = a_1 \exp(-b_1 T) + a_2 \exp(-b_2 T) + c$$
 (8)

with  $a_1=230.2\;W\;m^{-1}K^{-1}$  ,  $a_2=22.3\;W\;m^{-1}k^{-1},$   $b_1=0.037\;Wm^{-1}K^{-1},\;b_2=6.5\;Wm^{-1}K^{-1},\;c=5.1\;Wm^{-1}K^{-1}.$ 

After defining the model parameters, proper boundary conditions have been set for both the electrical and thermal problem. Note that in our model the heat is exchanged not only through the conductors but also through the surrounding medium (HfO<sub>2</sub>), as in [44]. In addition, the heat is also exchanged with an external heatsink, connected to both the top and bottom layers of the 3D structure. The thermal problem is therefore closed with a Dirichlet boundary condition (T = 300K) at the interfaces with the heatsink, and with adiabatic or Neumann conditions at the other boundaries. As for the electrical conditions, the WL electrode is assumed to be connected



FIGURE 4. Model comparison: temperature values computed at the center of a RRAM 1D-1R cell along the vertical axis (z-axis), by means of our model (red dots) and compared to the results in [52] (black line).

to the bias source, from one side or both sides. This means that a known voltage waveform (bias voltage) is imposed on one (or two) bar edge surfaces. The bottom electrodes (bit lines) are grounded. All the other boundary surfaces of the device are given perfect electrical insulating conditions.

Nevertheless, an adaptive tetrahedral mesh is used to implement the numerical model. A proper mesh assessment has been carried out for each simulation, by refining step by step the mesh element size in order to ensure good convergence. The finally adopted mesh has been chosen so to provide a relative error on the estimated maximum temperature less than 0.3%.

In order to compare the Multiphysics model proposed here to the results available in the literature, the 1D-1R RRAM cell studied in [52] was implemented, where the details of geometry and material parameters can be found. The results obtained with the proposed model are successfully compared to those provided in [52], as reported in Fig. 4. In details, Fig. 4 plots the steady-state temperature at the center of the structure, along the vertical axis of the device (z-axis), after a RESET signal of voltage 1.6V.

# III. SIGNAL AND THERMAL INTEGRITY ANALYSIS ON THE NOVEL ARCHITECTURES

Before analyzing the performance improvement obtained by means of the novel RRAM architectures proposed in this paper, we have first studied the conventional architecture so far proposed in the literature to realize a  $4 \times 4 \times 4$  crossbar array of 1D-1R cells [29], [30]. The conventional way to arrange 4 layers of 1D-1R memory cells in a vertical stack is that of placing the cells with the same polarity at each layer, and alternating a layer of word lines and a layer of bit lines. The WL bars are biased and connected to the reference electrode of each cell, whereas those of the bit lines are grounded, and connected to the reference electrode of each cell.

This structure has been, for instance, studied in [21] and [22], where the promising features in terms of monolithic



**FIGURE 5.** Time-domain voltage applied to the RRAM cell during the reset switching: actual signal (pulse train, blue) and equivalent signal (voltage step, red).

integration are highlighted, along with the potential issues related to the crosstalk noise. The Authors have already proposed in [33], [34] some possible solutions to mitigate these problems, based on replacing the conducting materials of the WL and BL bars. Specifically, modelling results obtained by assuming both conventional conductors (like copper) or novel conducting materials (such as carbon nanotubes [53]) are suggesting the possibility to improve the structure's performance. As pointed out in the introduction, this paper proposes to solve the signal and thermal integrity issues by moving to two alternative architectures, but also considering the possibility of replacing the Ni bars with Cu ones, as done in [33] and [34].

As already pointed out, the operating condition under examination is a RESET switching that is the most demanding in terms of electrical currents, since it occurs when the cell is in its low-resistance state. The signal to be applied for resetting the targeted memory cells is the train of voltage pulses plotted in Fig. 5. It is worth noting that it has been shown that this signal can be replaced by an equivalent step voltage, [34]. The minimum voltage level to ensure the RESET with a reasonable margin is here assumed to be 0.7V. As for the temperature, taking into account the model described in Section II, we assume here  $T \ge T_{CRIT} = 550$ K.

The results of the analysis on this reference structure are given in Figs. 6 and 7, and refer to the distributions of the electrical potential and temperature at the steady state, for the case of Ni wires (Fig. 6) and Cu wires (Fig. 7).

The results in Fig. 6 were obtained by considering a bias voltage of 1.4V, applied from one side of two WLs, which means that layers #1 and #3 are active (therefore they are supposed to RESET), whereas layers #2 and #4 are passive and thus they should maintain the SET state. The reason for a so high bias value is that of compensating the huge voltage drop along the Ni wires, which makes the voltage in the cells far from the bias point much lower than that of the nearest ones. Indeed, a bias of 1.4V is necessary to guarantee the minimum level of 0.7 V across the filaments of each cell, as reported in Table 2. This bias, however, leads to thermal integrity issues, since the cell temperature reaches values such



**FIGURE 6.** Reference architecture with Ni wires at the steady state: (a) electrical potential distribution; (b) temperature distribution.



**FIGURE 7.** Reference architecture with Cu wires at the steady state: (a) electrical potential distribution; (b) temperature distribution.

as all the cells are resetting, including those in the passive layers, as shown in Fig. 6(b) and reported in Table 3.

As pointed out, a way to mitigate this issue is to replace the WL and BL nickel bars with copper ones, leaving a small layer of Ni at the top of each cell to provide the active electrode. Moving to Cu bars, the bias needed to provide the minimum reset voltage to all cells may be lowered to 0.9V, as shown in Table 2. Indeed, Fig. 6(a) shows an excellent degree of uniformity in the voltage distribution over the Cu crossbar lines when compared to Ni interconnects. As for the thermal response, Figs. 6(b) and 7(b) show a clear decrease in terms of maximum temperature when using Cu compared to Ni bars. This solves the problems of unwanted RESET in layer #4 but not in layer #2, where the temperature is about 729 K, still higher than the critical value.

To summarize, in this conventional reference structure, the heat generation induced by the active layers can change the

 TABLE 2
 Voltage Levels (v) Across the CF of the Cells Along a Bar, for All the Considered Cases

| Arcł | nitectures | Reference | Reverse           | CRS   |
|------|------------|-----------|-------------------|-------|
|      | Bias       | 1.4V      | 1.2V (both sides) | 1.3 V |
|      | Cell1      | 0.80      | 0.73              | 1.02  |
| Ni   | Cell2      | 0.79      | 0.71              | 0.89  |
|      | Cell3      | 0.76      | 0.71              | 0.81  |
|      | Cell4      | 0.70      | 0.70              | 0.75  |
|      | Bias       | 0.9 V     | 0.9V              | 0.8V  |
| Cu   | Cell1      | 0.75      | 0.72              | 0.79  |
|      | Cell2      | 0.76      | 0.73              | 0.79  |
|      | Cell3      | 0.76      | 0.73              | 0.79  |
|      | Cell4      | 0.74      | 0.72              | 0.78  |

TABLE 3 Maximum Temperature (k) of the CFs for All the Considered Cases

|    | Layer state | Reference | Reverse           | CRS    |
|----|-------------|-----------|-------------------|--------|
| Ni | Bias        | 1.4V      | 1.2V (both sides) | 1.3 V  |
|    | Layer #1    | 802.81    | 675.76            | 685.29 |
|    | Layer #2    | 972.74    | 757.22            | 737.11 |
|    | Layer #3    | 960.04    | 592.01            | 573.10 |
|    | Layer #4    | 581.00    | 488.30            | 487.91 |
| Cu | Bias        | 0.9 V     | 0.9V              | 0.8V   |
|    | Layer #1    | 619.21    | 571.59            | 569.70 |
|    | Layer #2    | 729.12    | 626.35            | 591.76 |
|    | Layer #3    | 728.47    | 510.23            | 489.39 |
|    | Layer #4    | 489.48    | 430.00            | 431.63 |

state of the victim RRAM cells, as an effect of thermal crosstalk, which leads to unwanted RESET operations.

The same kind of analysis has been carried out on the two alternative architectures depicted in Fig. 1. To compare the performance in the same conditions, we assume here again a biasing condition leading to two active layers and two passive ones. Note that in the reverse architecture (Fig. 1(a)), in order to switch two layers, it is sufficient to apply the bias to only one WL. In other words, the first main advantage of this solution is the possibility to double the number of cells that can be driven by a single biased interconnect layer. Given this consideration, now the active layers are #1 and #2, and the passive ones are #3 and #4.

The electrical potential and the temperature distributions of the 1D1R-1R1D reverse architecture are given in Figs. 8 and 9 for Ni and Cu bars, respectively. In the case of Ni bars, the voltage drop requires the application of minimum bias voltage of 1.2V at both sides of the WL, see Table 2.

Instead, the use of Cu in this reverse structure has advantages in terms of bias, since it can be applied from one WL side only, with a lower level (0.9V), then improving the energy efficiency with respect to the Ni case, see Table 2. As for the thermal distributions in Figs. 8(b) and 9(b), once again the use of Cu reduces the temperature inside the structure, and in particular inside the cells of the passive layers. As for the reference case, it is evident that the steady-state temperature rise follows the increase of the voltage level. The high voltage level required on the Ni wires reduces the energy efficiency and increases the Joule power dissipated into the conductors, leading to unwanted RESET switching. Table 3 clearly shows









FIGURE 9. Reverse architecture with Cu wires at the steady state: (a) electrical potential distribution; (b) temperature distribution.



FIGURE 10. CRS architecture with Ni wires at the steady state: (a) electrical potential distribution; (b) temperature distribution.



FIGURE. 11. CRS architecture with Cu wires at the steady state: (a) electrical potential distribution; (b) temperature distribution.

that the reverse architecture with Ni still has thermal crosstalk problems (cells of layer #3), whereas they are completely solved with the Cu bars.

The second architecture proposed here is the complementary one (CRS), see Fig. 1(d), presented in the introduction, where two anti-serial memristive elements share a common electrode. When the voltage is applied to the WL of the upper cell and to the ground of the BL of the lower one, both cells are activated. This offers an interesting perspective for solving the problem of the sneak path, without the introduction of any selector element, like the diode seen in the cells so far studied. The CRS cell presents a high overall resistance once, storing bit data, it effectively limits the leakage current in crossbar structures.

The results obtained for such a structure are given in Figs. 10 and 11, for Ni and Cu bars, respectively. Note that

the active layers and the passive ones are the same as with the reverse structure.

Table 2 shows that for the two materials a bias level of 1.3V (for Ni) and 0.8 V (for Cu) is enough to guarantee the switching level to the cells. The results of the thermal analysis are plotted in Figs. 10(b) and 11(b) and reported in Table 3 provide a similar outcome as for the reverse structure, with a thermal crosstalk problem only partially solved for the Ni case (cells in layer #3 have still unwanted RESET) and completely solved for the Cu case.

From the thermal distribution seen in Fig. 10, we note that the maximum temperature decrease compared to the conventional structure (Table 3), following the decrease of the applied bias. However, when compared with the 1D1R1-1R1D integration (Fig. 7 and Fig. 8) we took attention that this maximum is declined to a value less than the critical temperature in the two victim layers (about 430K) and then can serve to limit

| Layer #1    | 2 <sup>nd</sup> victim cell | 4 <sup>th</sup> victim cell |
|-------------|-----------------------------|-----------------------------|
| Ni (2 F)    | 596.79 K                    | 539.12 K                    |
| Ni (2.25 F) | 576.37 K                    | 530.12 K                    |
| Cu (2 F)    | 521.91 K                    | 487.72 K                    |
| Cu (2.25 F) | 501.78 K                    | 473.78 K                    |

 
 TABLE 4
 Maximum Temperature (K) in the Two Victim Cells of Layer #1 of the 1D1R-1R1D Structure for Different Cell Spacing

the effect of thermal crosstalk problems. Furthermore, we can confirm this through the results in Table 3 for the maximum temperature for each layer.

Finally, it can be pointed out that the residual thermal crosstalk issue that is found in the two proposed architectures can be solved in an alternative way, without replacing the Ni bars with the Cu ones. Indeed, the crosstalk can be mitigated by following the classical rule of widening the cell separation. Let us for instance refer to the reverse 1D1R-1R1D architecture, considering only one layer (layer #1) and assuming that only cells 1 and 3 are biased, whereas 2 and 4 are passive. In the previous cases, the horizontal distance between the cells has been assumed to be equal to 2F, being F the size of the feature cell. Table 4 shows the decrease of the temperature obtained in the two passive cells, by increasing the cell separation, for both Ni and Cu interconnects. A significant decrease in thermal crosstalk is noted when the active cells are spaced away from the victim cells, so that this issue can be completely solved with a proper increase of spacing. Of course, this solution avoids the change of the bar material, but decreases the density of memory for a given volume.

#### **IV. CONCLUSION**

This paper demonstrates the possibility of mitigating or even solving some of the major electrothermal issues suffered by 3D stacked arrays of 1D-1R RRAMs. Two novel architectures are proposed to stack these memories, one based on a reverse arrangement (reverse) and the other one based on a complementary structure (CRS). Both of them are shown to optimize the bias management, whereas the latter one (CRS) provides the additional benefit to avoid the use of diodes. A comparative analysis has been carried out with reference to the RESET process. Compared to the reference architecture, both of the novel architectures are able to drive the RESET with almost the same values of the bias voltage. This level can be strongly reduced if the electrical interconnects of the array are realized with copper instead of nickel. Indeed, this is a way to solve the problem of the significant voltage drop along the interconnects introduced by the high resistivity of Ni wires.

The new architectures are also demonstrated to strongly mitigate or even solve the problem of the unwanted RESET switching associated with the thermal crosstalk between adjacent cells. Indeed, once moving to these architectures, this problem can be solved by replacing Ni wires with Cu ones, or by increasing the spacing between cells.

#### REFERENCES

- H. S. Wong *et al.*, "Metal–oxide RRAM," *Proc. IEEE*, vol. 100, no. 6, pp. 1951–1970, May 2012.
- [2] J. J. Yang, D. B. Strukov, and D. R. Stewart, "Memristive devices for computing," *Nat. Nanotechnol.*, vol. 8, no. 1, pp. 13–24, Jan. 2013.
- [3] H. S. Wong and S. Salahuddin, "Memory leads the way to better computing," *Nat. Nanotechnol.*, vol. 10, no. 3, pp. 191–194, Mar. 2015.
- [4] S. Kim, J. Zhou, and W. D. Lu, "Crossbar RRAM arrays: Selector device requirements during write operation," *IEEE Trans. Electron De*vices, vol. 61, no. 8, pp. 2820–2826, Aug. 2014.
- [5] Y. Li, W. Chen, W. Lu, and R. Jha, "Read challenges in crossbar memories with nanoscale bidirectional diodes and ReRAM devices," *IEEE Trans. Nanotechnol.*, vol. 14, no. 3, pp. 444–451, May 2015.
- [6] H. D. Lee *et al.*, "Integration of 4F2 selector-less crossbar array 2Mb ReRAM based on transition metal oxides for high density memory applications," in *Proc. Symp. VLSI Technol.*, Jun. 2012, pp. 151–152, doi: 10.1109/VLSIT.2012.6242506.
- [7] M. M. Shulaker *et al.*, "Monolithic 3D integration of logic and memory: Carbon nanotube FETs, resistive RAM, and silicon FETs," in *Proc. IEEE Intern. Electron Devices Meeting*, Dec. 2014, pp. 27.4.1–27.4.4, doi: 10.1109/IEDM.2014.7047120.
- [8] P. Batude *et al.*, "Advances, challenges and opportunities in 3D CMOS sequential integration," in *Proc. Int. Electron Devices Meeting*, Dec. 2011, pp. 7.3.1–7.3.4, doi: 10.1109/IEDM.2011.6131506.
- [9] J. Lee *et al.*, "Diode-less nano-scale ZrO x/HfO x RRAM device with excellent switching uniformity and reliability for high-density crosspoint memory applications," in *Proc. IEEE Int. Electron Devices Meeting*, 2010, pp. 19–15.
- [10] H.-Y. Chen, S. Yu, B. Gao, P. Huang, J. F. Kang, and H.-S. P. Wong, "HfOx based vertical resistive random-access memory for costeffective 3D cross-point architecture without cell selector," in *Proc. Int. Electron Devices Meeting Tech. Dig.*, Dec. 2012, pp. 20.7.1–20.7.4. doi: 10.1109/IEDM.2012.6479083.
- [11] D. Carta *et al.*, "Investigation of the switching mechanism in TiO<sub>2</sub> -Based RRAM: A two-dimensional EDX approach," *ACS Appl. Mater. Interfaces*, vol. 8, no. 30, pp. 19605–19611, Aug. 2016, doi: 10.1021/acsami.6b04919.
- [12] K.-L. Lin, T.-H. Hou, J. Shieh, J.-H. Lin, C.-T. Chou, and Y.-J. Lee, "Electrode dependence of filament formation in HfO<sub>2</sub> resistive-switching memory," *J. Appl. Phys.*, vol. 109, no. 8, Apr. 2011, Art. no. 084104, doi: 10.1063/1.3567915.
- [13] C. Lu *et al.*, "Self-compliance Pt/HfO<sub>2</sub>/Ti/Si one-diode–one-resistor resistive random access memory device and its low temperature characteristics," *Appl. Phys. Exp.*, vol. 9, no. 4, Apr. 2016, Art. no. 041501, doi: 10.7567/APEX.9.041501.
- [14] Y.-T. Tseng *et al.*, "Solving the scaling issue of increasing forming voltage in resistive random-access memory using high- k spacer structure," *Adv. Electron. Mater.*, vol. 3, no. 9, Sep. 2017, Art. no. 1700171, doi: 10.1002/aelm.201700171.
- [15] S. Long *et al.*, "Voltage and power-controlled regimes in the progressive unipolar RESET transition of HfO<sub>2</sub>-based RRAM," *Sci. Rep.*, vol. 3, Art. no. 2929, Oct. 2013.
- [16] C. Liu *et al.*, "Enhanced asymmetrical transport of carriers induced by local structural distortion in chemically tuned titania: A possible mechanism for enhancing thermoelectric properties," *Phys. Rev. B*, vol. 88, Nov. 2013, Art. no. 205201.
- [17] J. Y. Seok *et al.*, "A review of three-dimensional resistive switching cross-bar array memories from the integration and materials property points of view," *Adv. Funct. Mater.*, vol. 24, pp. 5316–5339, Sep. 2014.
- [18] K. P. McKenna and D. M. Ramo, "Electronic and magnetic properties of the cation vacancy defect in m-HfO<sub>2</sub>," *Phys. Rev. B*, vol. 92, Nov. 2015, Art. no. 205124.
- [19] M. Rodriguez-Vega *et al.*, "Effect of inhomogeneities and substrate on the dynamics of the metal-insulator transition in VO<sub>2</sub> thin films," *Phys. Rev. B*, vol. 92, Sep. 2015, Art. no. 115420.
- [20] S. Lysenko, A. Rúa, V. Vikhnin, F. Fernández, and H. Liu, "Insulator to metal phase transition and recovery processes in VO2 thin films after femtosecond laser excitation," *Phys. Rev. B*, vol. 76, Jul. 2007, Art. no. 035104.
- [21] J. Liang and H.-P. Wong, "Cross-Point memory array without cell selectors-device characteristics and data storage pattern dependencies," *IEEE Trans. Electron Devices*, vol. 57, no. 10, pp. 2531–2538, Oct. 2010.



- [22] J. J. Huang et al., "Flexible one diode-one resistor crossbar resistive-switching memory," Jpn. J. Appl. Phys., vol. 51, Apr. 2012, Art. no. 04DD09.
- [23] Q. Luo et al., "Demonstration of 3D vertical RRAM with ultra-lowleakage, high-selectivity and self-compliance memory cells," in Proc. IEEE Intern. Electron Devices Meeting, 2015, pp. 10–12.
- [24] X. Xu et al., "Fully CMOS compatible 3D vertical RRAM with selfaligned self-selective cell enabling sub-5nm scaling," in Proc. IEEE Symp. VLSI Technol., 2016, pp. 1–2.
- [25] F. Gül, "Addressing the sneak-path problem in crossbar RRAM devices using memristor-based one schottky diode-one resistor array," *Results Phys.*, vol. 12, pp. 1091-1096, Mar. 2019.
- [26] A. Levisse, B. Giraud, J. P. Noel, M. Moreau, and J. M. Portal, "Sneak path compensation circuit for programming and read operations in RRAM-based crosspoint architectures," in *Proc. 15th Non-Volatile Memory Technol. Symp.*, Oct. 2015, pp. 1–4, doi: 10.1109/NVMTS.2015.7457426.
- [27] S. Kim, J. Zhou, and W. D. Lu, "Crossbar RRAM arrays: Selector device requirements during write operation," *IEEE Trans. Electron Devices*, vol. 61, no. 8, pp. 2820–2826, Aug. 2014, doi: 10.1109/TED.2014.2327514.
- [28] K. J. Yoon, W. Bae, D.-K. Jeong, and C. S. Hwang, "Comprehensive writing margin analysis and its application to stacked one diode-one memory device for high-density crossbar resistance switching random access memory," *Adv. Electron. Mater.*, vol. 2, no. 10, Oct. 2016, Art. no. 1600326, doi: 10.1002/aelm.201600326.
- [29] P. Sun et al., "Thermal crosstalk in 3-dimensional RRAM crossbar array," Sci. Rep., vol. 5, 2015, Art. no. 13504.
- [30] Y. Luo, W. Chen, M. Cheng, and W. Yin, "Electrothermal characterization in 3-D resistive random access memory arrays," *IEEE Trans. Electron Devices*, vol. 63, no. 12, pp. 4720–4728, Dec. 2016, doi: 10.1109/TED.2016.2615864.
- [31] W. Sun, S. Choi, and H. Shin, "A new bias scheme for a low power consumption ReRAM crossbar array," *Semicond. Sci. Technol.*, vol. 31, no. 8, Jul. 2016, Art. no. 085009. [Online]. Available: http://dx.doi.org/ 10.1088/0268-1242/31/8/085009
- [32] D. W. Wang *et al.*, "Fully coupled electrothermal simulation of large RRAM arrays in the 'Thermal-House," vol. 7, pp. 3897–3908, 2019, doi: 10.1109/ACCESS.2018.2888572.
- [33] F. Zayer et al., "Thermal and signal integrity analysis of novel 3D crossbar resistive random access memories," in Proc. IEEE 23rd Workshop Signal Power Integrity, Jun. 2019, pp. 1–4, doi: 10.1109/SaPIW.2019.8781680.
- [34] F. Zayer et al., "Signal and thermal integrity analysis of 3-D stacked resistive random-access memories," *IEEE Trans. Electron Devices*, vol. 68, no. 1, pp. 88–94, Jan. 2021.
- [35] S. Larentis, F. Nardi, S. Balatti, D. C. Gilmer, and D. Ielmini, "Resistive switching by voltage-driven ion migration in bipolar RRAM— Part II: Modeling," *IEEE Trans. Electron Devices*, vol. 59, no. 9, pp. 2468–2475, Sep. 2012.
- [36] D. Ielmini and W. Rainer, *Resistive Switching: From Fundamentals of Nanoionic Redox Processes to Memristive Device Applications*. Hoboken, NJ, USA: Wiley, 2015.
- [37] D. Ielmini, "Modeling the universal set/reset characteristics of bipolar RRAM by field- and temperature-driven filament growth," *IEEE Trans. Electron Devices*, vol. 58, no. 12, pp. 4309–4317, Dec. 2011.

- [38] E. Cho, S. Han, H.-S. Ahn, K.-R. Lee, S. K. Kim, and C. S. Hwang, "First-principles study of point defects in rutile TiO<sub>2-x</sub>," *Phys. Rev. B*, vol. 73, no. 19, 2006, Art. no. 193202.
- [39] G. Mattioli, F. Filippone, P. Alippi, and A. A. Bonapasta, "Ab initio study of the electronic states induced by oxygen vacancies in rutile and anatase TiO<sub>2</sub>," *Phys. Rev. B*, vol. 78, no. 24, 2008, Art. no. 241201.
- [40] J. D. Seok, H. Schroeder, U. Breuer, and R. Waser, "Characteristic electroforming behavior in Pt/TiO<sub>2</sub>/Pt resistive switching cells depending on atmosphere," J. Appl. Phys., vol. 104, no. 12, 2008, Art. no. 123716.
- [41] J. F. Marucco, J. Gautron, and P. Lemasson, "Thermogravimetric and electrical study of non-stoichiometric titanium dioxide TiO<sub>2-x</sub>, between 800 and 1100° C," *J. Phys. Chem. Solids*, vol. 42, no. 5, pp. 363–367, 1981.
- [42] K. Lahbacha, F. Zayer, W. Dghais, A. Maffucci, and H. Belgacem, "Reliable 3D 1D1R-1R1D solution for victim layers in monolithic RRAM integration," in *Proc. IEEE Intern. Conf. Des. Test Integr. Micro Nano-Syst.*, DTS 2020, Hammamet, Tunisia, 7-10 Jun. 2020, Art. no. 9196043, doi: 10.1109/DTS48731.2020.9196043.
- [43] S. Li *et al.*, "Fully coupled multiphysics simulation of crosstalk effect in bipolar resistive random access memory," *IEEE Trans. Electron Devices*, vol. 64, no. 9, pp. 3647–3653, Sep. 2017.
- [44] U. Russo, D. Ielmini, C. Cagli, and A. L. Lacaita, "Filament conduction and reset mechanism in nio-based resistive-switching memory (RRAM) devices," *IEEE Trans. Electron Devices*, vol. 56, no. 2, pp. 186–192, Feb. 2009.
- [45] Accessed: Sep. 22, 2021. [Online]. Available: www.comsol.com/ multiphysics
- [46] D. Ielmini, F. Nardi, and C. Cagli, "Physical models of size-dependent nanofilament formation and rupture in NiO resistive switching memories," *Nanotechnology*, vol. 22, no. 25, Jun. 2011, Art. no. 254 022.
- [47] S.-G. Park, B. Magyari-Köpe, and Y. Nishi, "Impact of oxygen vacancy ordering on the formation of a conductive filament in TiO<sub>2</sub> for resistive switching memory," *IEEE Electron Device Lett*, vol. 32, no. 2, pp. 197–199, Feb. 2011.
- [48] A. G. Chiariello, G. Miano, and A. Maffucci, "Size and temperature effects on the resistance of copper and carbon nanotubes nano-interconnects," in *Proc. 19th Topical Meeting Elect. Perform. Electron. Packag. Syst.*, Oct. 2010, pp. 97-100, doi: 10.1109/EPEPS.2010.5642555.
- [49] M. A. Panzer *et al.*, "Thermal properties of ultrathin hafnium oxide gate dielectric films," *IEEE Electron Device Lett.*, vol. 30, no. 12, pp. 1269–1271, Dec. 2009.
- [50] N. D. Milosevic and K. D. Maglic, "Thermophysical properties of solid phase hafnium at high temperatures," *Int. J. Thermophys.*, vol. 27, no. 2, pp. 530–553, Mar. 2006.
- [51] S.-M. Lee, D. G. Cahill, and T. H. Allen, "Thermal conductivity of sputtered oxide films," *Phys. Rev. B*, vol. 52, no. 1, pp. 253–257, Jul. 1995.
- [52] G. Zhu *et al.*, "Study on high-density integration resistive random access memory array from multiphysics perspective by parallel computing," *IEEE Trans. Electron Devices*, vol. 66, no. 4, pp. 1747–1753, Apr. 2019.
- [53] A. Todri-Sanial, J. Dijon, and A. Maffucci, *Carbon Nanotubes for Interconnects and Applications*. New York, NY, USA: Springer Int. Publishing, 2017. [Online]. Available: https://doi.org/10.1007%2F978-3-319-29746-0