# Yield-driven power-delay-optimal CMOS full-adder design complying with automotive product specifications of PVT variations and NBTI degradations 

Zia Abbas ${ }^{1}$ • Mauro Olivieri ${ }^{1}$ • Andreas Ripp ${ }^{2}$

© Springer Science+Business Media New York 2016


#### Abstract

We present the detailed results of the application of mathematical optimization algorithms to transistor sizing in a full-adder cell design, to obtain the maximum expected fabrication yield. The approach takes into account all the fabrication process parameter variations specified in an industrial PDK, in addition to operating condition range and NBTI aging. The final design solutions present transistor sizing, which depart from intuitive transistor sizing criteria and show dramatic yield improvements, which have been verified by Monte Carlo SPICE analysis.


Keywords Yield • Circuit sizing • CMOS • Statistical variations • NBTI • Leakage • Delay

## 1 Introduction

The full-adder cell is one of the most fundamental and frequently used building blocks in the critical paths of arithmetic circuits both in microprocessors and application-specific digital signal processing architectures. While its basic usage is in binary additions, it is also a pivotal element for other operations like subtraction, multiplication, division, address calculation, time counting, etc. [1]. Therefore, improvements in the characteristics of full-adder circuits to a great extent improve the performance of an entire chip [2-4] and as such they have been the subject of research for decades.

[^0]The effective design of integrated circuits (ICs) relies on the optimization of basic circuit performance such as operating speed, power dissipation, and area. In earlier CMOS technology nodes ( $0.35 \mu \mathrm{~m}$ or higher), the impact of process variations on circuit performance was small [5]. The standard design approach assumed worst-case deterministic electrical and physical properties of devices and performance predictable over the device life time. In recent years, with the continued downscaling in CMOS technology, it has become very challenging to maintain the level of manufacturing control and uniformity, which resulted in the enormous increase in process variability. Moreover, in further scaled nanometric regime ( $<65 \mathrm{~nm}$ ), devices that were intended to be identical differ in their electrical characteristics, which can also lead to functional failures [6]. Such intra-die variations (mismatch between two identical devices) can have significantly higher influence on the behavior of the circuit than other inter-die (global) process variations in the present technology nodes. Overall, the fluctuations in device dimensions and physical parameters are imposing a significant threat in meeting the desired timing and power criteria ultimately degrading the fabrication outcome of ICs (yield).

In addition to statistical variations, fluctuations in operating parameters (e.g., supply voltage and temperature) already exist, which significantly deviate circuit performance from their expected values. As an example, the higher temperature decreases the threshold voltage, which may be good for speed but not for static power. Similarly, a circuit designed to operate at 1 V may work at 0.95 V due to fluctuation in supply voltage, and eventually operate at lower speed than the intended speed. In particular application domains, the fluctuation of the operating conditions make circuit performance (delay and power figures) hardly predictable and reduce the effective yield of the IC fabrication.

Finally, an additional dimension in IC reliability and yield assessment comes from device aging effects, which degrade the reliability of the circuit and even system operation over time. Aging degradation mechanisms such as negative bias temperature instability (NBTI) is threatening state of the art circuit and product life by impacting PMOS devices [7] over the years. Again, such effect assumes a paramount importance in application domains where the product life cycle is in the order of years.

On the whole, the sources of process variations, operating condition variations, and aging degradation effects combine together and can pull the actual circuit operation out of the application requirements, reducing the production yield. Therefore, circuit optimization for yield has become a crucial as well as complex task in IC design. In fact, a high degree of reliability—and consequently high yield—is achievable only if the devices in the circuit are cooperatively resistant against statistical (inter-die and intra-die) and operating condition variations in conjunction with aging degradation effects.

Within this vision, the proposed work presents the application of a mathematical methodology capable of searching the circuit design space to find the optimal sizing of all devices in a CMOS full-adder circuit in order to maximize the yield, referring to speed and power specifications, with respect to operating variations as from automotive application specifications, process variations, and aging degradation phenomena. The target full-adder cell has 28 transistors. Different from approaches that focus on threshold voltage variations only, the presented approach takes into account all sources of local and global variability specified in the Process Development Kit of a 40-nm technology from STMicroelectronics. The target range of temperature was -40 to $125^{\circ} \mathrm{C}$ and supply voltage range was $+/-10 \%$ fluctuations over nominal value. The complete optimal sizing has been carried out for 12 different specification bounds of targeted performance figures (leakage power, total power, and propagation delays) in order to have large generalized spectrum of performance specification versus yield. Reported circuit sizing solutions cannot be achieved by manual circuit design criteria. The estimated yields before and after optimizations have been verified by SPICE level Monte Carlo simulations.

We remark that this work does not develop novel variationaware and NBTI-aware device/circuit models.

The rest of the paper is organized as follows: Sect. 2, after reporting previous related works, explains the statistical and operating variations and NBTI aging degradation along with evidence of their impact on delay and power performance figures. Section 3 shows the design goals (i.e., performance specification setup for CMOS full adder), circuit parameter setup, and optimization problem formulation. Section 4 reports the optimization methodology. Section 5 is devoted to the analysis of robust circuit sizing results for 12 different
specification bounds, followed by the validation of estimated yield through Monte Carlo analysis in Sect. 6.

## 2 Background and related works

### 2.1 Statistical and operating variation impact

Process variations have always existed in spite of designers' choices. However, they have been gaining increasing importance with the scaling in device dimensions and challenging state of art circuit reliability. Global variations (e.g., oxide thickness) come from chip-to-chip, wafer-to-wafer, or batch-to-batch variations [5,6]. Such process variations have long-range influences and affect every device of the same type in an identical fashion [8]. Local process parameters (e.g., threshold voltage) characterize the short-range influences. Local process variations may occur due to random dopant fluctuations, line edge and width roughness (LER and LWR), fixed charges in the gate dielectric, interface roughness, and other fluctuations that affect every device in a chip individually. Local process parameters can cause mismatch between devices and may disturb fundamental design principles of creating constant differences and ratios of currents and voltages. For scaled CMOS technology nodes ( $<90 \mathrm{~nm}$ ), the impact of local variability has become as important as global process variations on the circuit behavior [8,9].

Operating conditions strongly define the electrical behavior of the devices, as well. This is immediate for the operational supply voltage as it determines internal node voltages in the circuits. On the other hand, the carrier mobility and threshold voltage are strongly temperature dependent [5].

### 2.2 Aging degradations impact

Once a chip is manufactured and tested for correct functionality, it is expected to work for intended life time at the tested voltage and temperature. However, aging mechanisms such as NBTI threaten the circuit and product life time $[7,10,11]$. NBTI takes place in negatively biased $\left(\mathrm{V}_{\mathrm{GS}}<0 \mathrm{~V}\right)$ PMOS at elevated temperatures and is a consequence of interface trap generation at the interface of Si/oxide.

In conventional silicon-based MOS, transistor annealing in hydrogen ambient was an effective solution to control the interface trap instabilities for long time. However, the continuing MOS dimension shrinking trends, (i.e., aggressive oxide thickness scaling leading to higher oxide field) along with process modifications (such as nitridation of oxides) and higher operation temperatures (due to higher power density) led to accelerate the bond breaking at the interface over time during the device operation $[9,12]$. The traps increase the threshold voltage and reduce the channel mobility due to scattering. Overall, the drain current degrades over time
and parametric reliability becomes a significant concern. The magnitude of NBTI degradation depends on stress time, temperature, and electrical field across the gate oxide [12].

Interestingly, most of the effects of device aging mechanisms can be understood by the growth of threshold voltage $\left(\mathrm{V}_{\mathrm{T}}\right)$. In general, aging-induced increment in $\mathrm{V}_{\mathrm{T}}$ causes a (disadvantageous) increase in propagation delays and a (favorable) reduction in static power over time.

SPICE level evaluation of the impact of NBTI can be obtained by ad hoc compact models integrated in the simulation engine that changes the threshold voltage according to the simulated stress on devices. For an analytic model of threshold voltage drift due to NBTI, the reader may refer to [13].

### 2.3 Related works

Several design time transistor sizing techniques to optimize cell delay and/or power have been proposed in the literature.

The approach proposed in [14] introduces variationtolerant gate sizing incorporating statistical timing model. The approach formulates the statistical objective and timing constraints and solves the resulting nonlinear optimization problem, at the expense of a high computational complexity.

In [15], the authors report an automatic method for sizing the transistors in CMOS gates based on the feedback control system to optimize the gates of small and large fain-in. However, the primary goal was to enhance noise robustness.

Other proposed gate sizing techniques [16-19] rely on the notion of capturing the delay distribution by performing statistical static timing analysis instead of static timing analysis. Then, gate sizing is carried out using either nonlinear programming technique or statistical sensitivity-based heuristic procedure.

In [20], the authors present an optimization scheme based on polynomial delay model for gate sizing incorporating process variations. In the technique, the delay constraints are modified in order to integrate the uncertainties in the transistor widths and effective channel length due to process variations based on the uncertainty ellipsoid method. Spatial correlations of intra-die width and channel length have also been considered in optimization.

In [21,22], the authors reported a statistically aware dualVt and sizing optimization considering variability both in performance and leakage in the design.

In [23-25], the authors reported SQP/least square and WCD algorithm-based interactive circuit sizing and yield optimization for analog and digital circuits considering statistical variations in a defined range of operating conditions.

Other approaches based on convex formulation using second-order conic program and binning model have been reported in [26,27], respectively, for statistical power optimization in circuits subjected to timing yield constraints.


Fig. 1 Target CMOS full-adder circuit

Some other gate sizing techniques based on the robust optimization are proposed in [20,28]. Such techniques illustrate by adding the robust constraints to the original constraints and modeling the intrachip (mismatch) variations as Gaussian variables contained in constant probability density uncertainty ellipsoid, centered at nominal values.

## 3 Motivation and problem statement

Figure 1 shows the target full-adder cell topology, which consists of 14 nMOS and 14 pMOS transistors in mirror configuration.

Figure 2 depicts the impact of some process variations on performance figures of the cell, resulting from SPICE simulation, referring to the target $40-\mathrm{nm}$ low-power (LP) standard-threshold-voltage CMOS process development kit (PDK) from STMicroelectronics. It can be seen (in upper graph) that, under the influence of one of the dominating process parameters, PAR $1^{1}$, the power figure goes out of the prescribed bound ( $<6 \mu \mathrm{~W}$ ), and an unpredictable behavior of the same power figure is experimented with the variations in tox_core. At the same time, delay figures (in bottom graph) show an increase of $2 \%$ and $34 \%$ under the influence of single-process parameter variation. As an example, impact of process variations (PAR1 and mismatch between two nMOS transistors) on delay figure is shown for the worst-case delay arc, i.e., delayHL_nodeB_Co (delay is estimated when input

[^1]

Fig. 2 Impact of statistical variations alone on performances
node $B$ takes the transition from high to low and output node Co). Obviously, the combined effect of all process variations can be considerably more complex on performances.

The impacts of temperature and supply voltage obtained by SPICE simulations are shown in Fig. 3, referring to the same technology node. The total power (upper plot) and the static power, i.e., leakage (middle plot) exhibits approximately $6 \%$ and $312 \%$ increase, respectively, when the temperature increases to $125^{\circ} \mathrm{C}$. The reported plot is for leakage combination ' $A B C=001$ '. Also, the propagation delay (delayHL_nodeA_Co, lower plot) increases approx. $17 \%$ at $-5 \% \mathrm{~V}_{\mathrm{DD}}$.

Figure 4 shows the $\left|\boldsymbol{\Delta} \mathbf{V}_{T}\right|$ versus time (in years) for DC stress obtained in the target $40-\mathrm{nm}$ pMOS (NBTI degradation) at supply voltage of 1 V and $25^{\circ} \mathrm{C}$ temperature. $\Delta \mathrm{V}_{\mathrm{T}}$ is the degradation in threshold voltage over time, which indirectly contributes to the degradation in the device performance.

Figure5a, b shows the impact of NBTI degradation for 3 years' operation on propagation delays of the fulladder cell at nominal and worst-case conditions in temperature and supply voltage. At nominal operating conditions, (temp $=25^{\circ} \mathrm{C}$ and supply voltage $=1 \mathrm{~V}$ ), the delay (e.g., delayHL_nodeB_Co) rises by $9 \%$, while it rises by $70 \%$ at worst-case operating conditions (temperature $-40^{\circ} \mathrm{C}$ and supply voltage 0.95 V ).


Fig. 3 Impact of operating variation on circuit performances


Fig. 4 Del_VT0 versus time (in years)

Fig. 5 a Impact of NBTI degradation on delay at nominal operating conditions (temp= $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{dd}}=1 \mathrm{~V}$, aging $=$ 0 year) b Impact of NBTI degradation on delay at worst-case operating conditions (temp $=-40^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{dd}}=0.95 \mathrm{~V}$, aging $=3$ year)
(a)


The circuit design parameters that we can tune in order to mitigate all the discussed variation impacts are the geometrical sizes of the transistors in the cell. In this respect, Fig. 6 clearly shows that the different performance figures may have similar or contrary dependence on the dimensions of an individual transistor. As an example, different dependences of some delays and power performances have been shown with the change in the width of $\mathrm{nMOS}_{3}$ (WN3) transistor in predefined bound. Therefore, we should ideally probe the design space to find the optimal sizing of all transistors at which the circuit under test is robust against a whole set of targeted statistical variations, fully functional for operating variations in temperature and supply voltage, and working for the intended life time.

As a consequence of the reported observations, we aim at finding the optimal values of the 56 widths and lengths
of the devices in the target cell that maximizes the expected yield (percentage of compliant instances) with respect to a set of performance bounds on total power, static power, and speed, considering local/global process variations, operating variations, and aging degradation.

## 4 Problem formalization and design goal

### 4.1 Methodology setup

A primary requisite to perform aging degradation aware circuit sizing and optimization is the possibility of performing transistor- level simulation supporting fresh as well as degraded over time device operation. Our work employs the MOS Reliability Analysis tool (MOSRA) tool within the

Fig. 5 continued
(b)


HSPICE simulator [29]. The built-in HSPICE MOSRA tool is divided into prestress analysis (fresh simulations at zero aging time) and poststress analysis, which can be set up for several years with desired intervals of time [13].

Interactive mathematical optimization and verification have been performed using the WiCkeD ${ }^{\mathrm{TM}}$ tool, which reduces the expensive design time and efforts needed to maximize the circuit performance and yield [30].

The fabrication process information has been accessed from the $40-\mathrm{nm}$ CMOS low-power standard-threshold-voltage PDK, which includes nominal values as well as statistical variations of each transistor model in the processes.

### 4.2 Design goal setup

Table 1 reports the full list of performance figures for which the optimization of the target full-adder circuit has been
accomplished. Propagation delay refers to a load capacitance equivalent to an inverter cell in the target technology. Table 1 also presents the performance data obtained by SPICE/MOSRA simulation at nominal (col. 2) and worstcase operating (WCO) conditions in supply voltage, temperature, and NBTI aging (col. 3) together.

The reported data indicate that propagation delay (e.g., Delay_HL_b) increases by approximately $70 \%$ in WCO conditions. Similarly, leakage power shows several order of increment in WCO. Notably, leakage currents, depend on the device parameters like doping profile, gate oxide thickness, channel dimensions, etc., as well as on temperature, are substantially affected by the values of the logic signals at the input of the cell, and the influence of the process and operating variations can be different for different input combinations [31]. Therefore, the optimization has been carried out for all possible input combinations in the full adder [32].


Fig. 6 Transistor dimension (design parameters) dependence on circuit performances

Table 1 Performance figures and their simulated values at nominal and worst-case operating conditions

| Performances <br> Figures | Performances values at simulation |  |
| :--- | :--- | :--- |
|  | Nominal <br> $25^{\circ} \mathrm{C}, 0$ year $)$ | Worst-case [V, ${ }^{\circ} \mathrm{C}$, aging <br> years] |
| Delay_HL_a | 57.51 ps | $94.20 \mathrm{ps} \mathrm{[0.95,0,3]}$ |
| Delay_HL_b | 55.45 ps | $95.38 \mathrm{ps} \mathrm{[0.95,0,3]}$ |
| Delay_HL_c | 51.20 ps | $83.31 \mathrm{ps} \mathrm{[0.95,0,3]}$ |
| Delay_LH_a | 54.25 ps | $68.45 \mathrm{ps} \mathrm{[0.95,0,3]}$ |
| Delay_LH_b | 45.42 ps | $62.11 \mathrm{ps}[0.95,0,3]$ |
| Delay_LH_c | 49.15 ps | $63.24 \mathrm{ps}[0.95,0,3]$ |
| Leakage_000 | 315.83 pW | $13.62 \mathrm{nW}[1.05,125,0]$ |
| Leakage_001 | 412.12 pW | $29.07 \mathrm{nW}[1.05,125,0]$ |
| Leakage_010 | 379.27 pW | $23.69 \mathrm{nW}[1.05,125,0]$ |
| Leakage_011 | 388.08 pW | $31.95 \mathrm{nW}[1.05,125,0]$ |
| Leakage_100 | 386.39 pW | $23.49 \mathrm{nW}[1.05,125,0]$ |
| Leakage_101 | 373.92 pW | $28.13 \mathrm{nW}[1.05,125,0]$ |
| Leakage_110 | 378.92 pW | $25.54 \mathrm{nW}[1.05,125,0]$ |
| Leakage_111 | 328.39 pW | $28.07 \mathrm{nW}[1.05,125,0]$ |
| Total power | 5.73 uW | $6.764 \mathrm{uW}[1.05,125,0]$ |

### 4.3 Circuit parameters setup and problem formulation

The circuit behavior is determined by parameters that can be grouped into three different categories, namely design, operating, and process parameters. Operating parameters define the characteristics of the circuit during measurements. Process parameters define them at the time of production. In order to fulfill a particular set of performance bounds, the designer can tune the design parameters, which can be generically represented as a vector $X_{d}=$ $\left[X_{d, 1} X_{d, 2}, \ldots, X_{d, n x d}\right]^{T} \in R_{X d}^{n}$, so that the objective of circuit optimization is to calculate the optimal $X_{d}$. In CMOS cell design, the channel dimensions (length and width) of nMOS and pMOS devices of the circuit constitute the design parameters, so that in our design case we have a 56 element vector:

$$
\begin{aligned}
X_{d} & =\left[W_{\mathrm{nMOS} 1}, W_{\mathrm{nMOS} 2,}, \ldots, W_{\mathrm{nMOS} 14}, L_{\mathrm{nMOS} 1}, L_{\mathrm{nMOS} 2},\right. \\
& \ldots, L_{\mathrm{nMOS} 14}, W_{p M O S 1}, W_{\mathrm{pMOS} 2}, \\
& \left.\ldots, W_{\mathrm{pMOS} 14}, L_{\mathrm{pMOS} 1}, L_{\mathrm{pMOS} 2}, \ldots, L_{\mathrm{pMOS} 14}\right]^{T}
\end{aligned}
$$

with

$$
\begin{aligned}
& W_{\mathrm{nMOSi}} \in\{180 \mathrm{n}: 3600 \mathrm{n}\}, \\
& W_{\mathrm{pMOSi}} \in\{180 \mathrm{n}: 7200 \mathrm{n}\}, \\
& L_{\mathrm{nMOSi}}, L_{\mathrm{pMOSi}} \in\{40 \mathrm{n}-180 \mathrm{n}\}, i=1,2,3 \ldots 14
\end{aligned}
$$

as per the PDK boundaries. During the optimization process, the design parameter values are tuned with predefined step sizes for lengths and widths on manufacturing grid, set to 2.5 nm and 4 nm , respectively.

Statistical parameters are generically represented by a vector $X_{s}=\left[X_{s, 1} X_{s, 2} \ldots X_{s, k} \ldots X_{s, n x d}\right]^{T} \in R_{X s}^{n}$, each element of the vector being a process parameter subjected to statistical variations according to the PDK specification, e.g., $X_{s}=\left[t_{o x}, D x l, D x w, \ldots\right.$ etc. $]$. A set of parameters as well as their probability density functions are defined according to the PDK confidential data.

Operating parameters, generically a vector $X_{r}=$ $\left[X_{r, 1} X_{r, 2} \ldots X_{r, n x d}\right]^{T} \in R_{X r}^{n}$ are given in a specified range and the circuit must be fully functional as long as the operating parameters are in the given interval. In our

Table 2 Statistical and operating variations

| Description | Lower | Initial | Upper |  |
| :--- | :--- | :--- | :--- | :--- |
| Operating parameters |  |  |  |  |
| V | Supply voltage | 0.95 V | 1 V | 1.05 V |
| Temp | Temperature | $-40^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ |
| Age | NBTI | 0 year | 0 year | 3 year |

Table 3 Optimization at ${ }^{\text {a }}$ nominal and ${ }^{\mathrm{b}}$ worst-case operating conditions

| Spec(s) $\rightarrow$ | \{delays, pow \} < $655 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow \} < $175 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow $\}<\{85 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow \} < $990 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Performances $\downarrow$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 \mathrm{nW}$ | Leakage $<15 \mathrm{nW}$ | $\begin{aligned} & \text { Leakage } \\ & <20 \mathrm{nW} \end{aligned}$ | Leakage $<25 \mathrm{nW}$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 \mathrm{nW}$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | $\begin{aligned} & \text { Leakage } \\ & <25 \mathrm{nW} \end{aligned}$ |
| Delay_HL_a | $\begin{aligned} & 40.79 \mathrm{p} \\ & (60.7 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 40.66 \mathrm{p} \\ & (61.42 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 36.08 \mathrm{p} \\ & (55.76 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 47.32 \mathrm{p} \\ & (72.16 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 45.50 \mathrm{p} \\ & (68.54 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 49.65 \mathrm{p} \\ & (74.4 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 56.57 \mathrm{p} \\ & (84.32 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 53.46 \mathrm{p} \\ & (80.81 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 55.06 \mathrm{p} \\ & (84.11 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 58.66 \mathrm{p} \\ & (88.71 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & \text { 48.67p } \\ & (73.43 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 55.20 \mathrm{p} \\ & (84.07 \mathrm{p}) \end{aligned}$ |
| Delay_HL_b | $\begin{aligned} & 44.01 \mathrm{p} \\ & (66.72 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 57.7 \mathrm{p} \\ & (88.67 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 39.37 \mathrm{p} \\ & (62.2 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 45.10 \mathrm{p} \\ & (70.94 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 48.45 \mathrm{p} \\ & (75.53 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 43.58 \mathrm{p} \\ & (65.8 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 54.21 \mathrm{p} \\ & (84.48 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 55.37 \mathrm{p} \\ & (83.88 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 55.06 \mathrm{p} \\ & (84.24 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 52.54 \mathrm{p} \\ & (80.89 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 58.50 \mathrm{p} \\ & (88.85 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 58.72 \mathrm{p} \\ & (89.41 \mathrm{p}) \end{aligned}$ |
| Delay_HL_c | $\begin{aligned} & 40.99 \mathrm{p} \\ & (65.21 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 40.58 \mathrm{p} \\ & (64.57 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 38.52 \mathrm{p} \\ & (61.38 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 40.17 \mathrm{p} \\ & (60.99 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 42.54 \mathrm{p} \\ & (65.15 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 32.40 \mathrm{p} \\ & (47.33 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 51.56 \mathrm{p} \\ & \text { (75.36p) } \end{aligned}$ | $\begin{aligned} & \text { 45.46p } \\ & (70.06 p) \end{aligned}$ | $\begin{aligned} & 48.96 \mathrm{p} \\ & (75.50 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 59.39 \mathrm{p} \\ & (89.91 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 43.65 \mathrm{p} \\ & (66.54 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & \text { 47.96p } \\ & (72.14 \mathrm{p}) \end{aligned}$ |
| Delay_LH_a | $\begin{aligned} & 52.41 \mathrm{p} \\ & (61.86 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 52.10 \mathrm{p} \\ & (62.79 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 52.37 \mathrm{p} \\ & (62.43 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 60.11 \mathrm{p} \\ & (72.15 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 64.34 \mathrm{p} \\ & (74.75 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 56.45 \mathrm{p} \\ & (66.4 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 56.98 \mathrm{p} \\ & (66.49 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 58.73 \mathrm{p} \\ & (69.06 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 50.96 \mathrm{p} \\ & (61.41 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 66.35 \mathrm{p} \\ & (79.68 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & \text { 63.39p } \\ & (74.89 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 51.96 \mathrm{p} \\ & (62.42 \mathrm{p}) \end{aligned}$ |
| Delay_LH_b | $\begin{aligned} & 35.44 \mathrm{p} \\ & (47.04 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 33.96 p \\ & (45.04 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 36.35 \mathrm{p} \\ & (45.98 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 37.46 p \\ & (48.3 p) \end{aligned}$ | $\begin{aligned} & 31.92 \mathrm{p} \\ & (40.94 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 25.89 \mathrm{p} \\ & (32.58 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 39.89 \mathrm{p} \\ & (50.48 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 37.09 \mathrm{p} \\ & (47.53 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 34.97 \mathrm{p} \\ & (45.30 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 35.84 \mathrm{p} \\ & (44.18 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 38.93 \mathrm{p} \\ & (50.63 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 43.74 \mathrm{p} \\ & (55.23 \mathrm{p}) \end{aligned}$ |
| Delay_LH_c | $\begin{aligned} & 54.65 \mathrm{p} \\ & (65.42 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 25.66 p \\ & (32.35 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 38.99 \mathrm{p} \\ & (46.31 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 45.46 \mathrm{p} \\ & (54.46 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 47.28 \mathrm{p} \\ & (56.78 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 32.18 \mathrm{p} \\ & (38.2 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 46.79 \mathrm{p} \\ & (56.22 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 48.85 \mathrm{p} \\ & (58.42 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 41.43 \mathrm{p} \\ & (50.51 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 34.92 \mathrm{p} \\ & (42.55 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 46.79 \mathrm{p} \\ & (57.32 \mathrm{p}) \end{aligned}$ | $\begin{aligned} & 47.01 \mathrm{p} \\ & (56.61 \mathrm{p}) \end{aligned}$ |
| Leakage_000 | $\begin{aligned} & 242.8 \mathrm{p} \\ & (5.212 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 264.2 \mathrm{p} \\ & (6.576 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 348.3 \mathrm{p} \\ & (9.7 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 226.5 \mathrm{p} \\ & (5.44 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 302.6 \mathrm{p} \\ & (6.544 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 252.1 \mathrm{p} \\ & (6.41 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 146.9 \mathrm{p} \\ & (3.821 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 190.6 \mathrm{p} \\ & (3.954 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 144.9 \mathrm{p} \\ & (4.064 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 184.7 \mathrm{p} \\ & (4.18 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 204.8 \mathrm{p} \\ & (5.14 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 252.1 \mathrm{p} \\ & (5.95 \mathrm{n}) \end{aligned}$ |
| Leakage_001 | $\begin{aligned} & 261.0 \mathrm{p} \\ & (8.242 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 341.7 \mathrm{p} \\ & (12.17 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 329.2 \mathrm{p} \\ & (11.43 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 227.1 \mathrm{p} \\ & (6.86 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 274.4 \mathrm{p} \\ & (10.1 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 293.9 \mathrm{p} \\ & (10.53 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 150.0 \mathrm{p} \\ & (4.724 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 187.0 \mathrm{p} \\ & (6.014 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 184.5 \mathrm{p} \\ & (7.048 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 208.2 \mathrm{p} \\ & (5.84 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 211.7 \mathrm{p} \\ & (6.44 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 240.9 \mathrm{p} \\ & (9.4 \mathrm{n}) \end{aligned}$ |
| Leakage_010 | $\begin{aligned} & 311.6 \mathrm{p} \\ & (9.76 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 355.0 \mathrm{p} \\ & (13.98 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 445.8 \mathrm{p} \\ & (14.56 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 251.2 \mathrm{p} \\ & (6.66 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 406.3 \mathrm{p} \\ & (9.33 n) \end{aligned}$ | $\begin{aligned} & 293.8 \mathrm{p} \\ & (9.21 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 146.9 \mathrm{p} \\ & (3.884 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 221.6 \mathrm{p} \\ & (4.774 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 186.9 \mathrm{p} \\ & (6.382 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 216.5 \mathrm{p} \\ & (3.98 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 196.7 \mathrm{p} \\ & (5.89 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 270.2 \mathrm{p} \\ & (7.38 \mathrm{n}) \end{aligned}$ |
| Leakage_011 | $\begin{aligned} & 240.7 \mathrm{p} \\ & (9.672 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 248.0 \mathrm{p} \\ & (14.48 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 272.7 \mathrm{p} \\ & (18.4 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 251.6 \mathrm{p} \\ & (11.73 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 313.3 \mathrm{p} \\ & (12.92 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 312.8 \mathrm{p} \\ & (22.25 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 152.4 \mathrm{p} \\ & (6.288 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 205.8 \mathrm{p} \\ & (7.643 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 191.7 \mathrm{p} \\ & (9.849 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 227.3 \mathrm{p} \\ & (7.03 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 192.0 \mathrm{p} \\ & (8.24 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 232.1 \mathrm{p} \\ & (8.41 \end{aligned}$ |
| Leakage_100 | $\begin{aligned} & 258.7 \mathrm{p} \\ & (7.722 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 368.7 \mathrm{p} \\ & (12.11 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 372.5 \mathrm{p} \\ & (14.02 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 205.0 \mathrm{p} \\ & (7 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 267.1 \mathrm{p} \\ & (6.5 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 324.7 \mathrm{p} \\ & (8.55 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 169.1 \mathrm{p} \\ & (4.215 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 193.9 \mathrm{p} \\ & (4.872 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 169.0 \mathrm{p} \\ & (5.429 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 188.7 \mathrm{p} \\ & (3.90 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 199.3 \mathrm{p} \\ & (5.39 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 230.3 \mathrm{p} \\ & (6.5 \mathrm{n}) \end{aligned}$ |
| Leakage_101 | $\begin{aligned} & 251.0 \mathrm{p} \\ & (11.55 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 306.3 \mathrm{p} \\ & (19.94 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 283.7 \mathrm{p} \\ & (22.91 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 212.8 \mathrm{p} \\ & (14.45 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 263.2 \mathrm{p} \\ & (16.93 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 316.9 \mathrm{p} \\ & (18.36 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 162.8 \mathrm{p} \\ & (5.414 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 179.0 \mathrm{p} \\ & (7.942 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 184.3 \mathrm{p} \\ & (10.58 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 205.4 \mathrm{p} \\ & (8.50 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 206.5 \mathrm{p} \\ & (8.23 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 210.8 \mathrm{p} \\ & (12.15 \mathrm{n}) \end{aligned}$ |
| Leakage_110 | $\begin{aligned} & 265.3 \mathrm{p} \\ & (10.77 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 272.9 \mathrm{p} \\ & (19.11 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 288.3 \mathrm{p} \\ & (22.54 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 257.2 \mathrm{p} \\ & (14.28 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 355.4 \mathrm{p} \\ & (14.86 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 307.5 \mathrm{p} \\ & (14.97 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 190.1 \mathrm{p} \\ & (8.512 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 244.4 \mathrm{p} \\ & (8.971 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 222.8 \mathrm{p} \\ & (11.27 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 247.8 \mathrm{p} \\ & (7.75 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 210.2 \mathrm{p} \\ & (10.3 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 263.6 \mathrm{p} \\ & (12.9 \mathrm{n}) \end{aligned}$ |
| Leakage_111 | $\begin{aligned} & 260.3 \mathrm{p} \\ & (14.03 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 277.2 \mathrm{p} \\ & (19.98 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 265.4 \mathrm{p} \\ & (20.9 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 247.2 \mathrm{p} \\ & (14.27 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 325.9 \mathrm{p} \\ & (17.33 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 283.6 \mathrm{p} \\ & (15.6 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 174.9 \mathrm{p} \\ & (6.563 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 226.1 \mathrm{p} \\ & (9.662 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 206.4 \mathrm{p} \\ & (6.985 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 260.2 \mathrm{p} \\ & (7.84 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 207.9 \mathrm{p} \\ & (9.58 \mathrm{n}) \end{aligned}$ | $\begin{aligned} & 244.0 \mathrm{p} \\ & (16.64 \mathrm{n}) \end{aligned}$ |
| Total Power | $\begin{aligned} & 04.90 \mu \\ & (5.787 \mu) \end{aligned}$ | $\begin{aligned} & 5.218 \mu \\ & (6.141 \mu) \end{aligned}$ | $\begin{aligned} & 5.067 \mu \\ & (5.987 \mu) \end{aligned}$ | $\begin{aligned} & 04.27 \mu \\ & (5.032 \mu) \end{aligned}$ | $\begin{aligned} & 04.86 \mu \\ & (5.73 \mu) \end{aligned}$ | $\begin{aligned} & 4.269 \mu \\ & (5.046 \mu) \end{aligned}$ | $\begin{aligned} & 3.546 \mu \\ & (4.163 \mu) \end{aligned}$ | $\begin{aligned} & 4.315 \mu \\ & (5.077 \mu) \end{aligned}$ | $\begin{aligned} & 4.115 \mu \\ & (4.806 \mu) \end{aligned}$ | $\begin{aligned} & 04.31 \mu \\ & (5.13 \mu) \end{aligned}$ | $\begin{aligned} & 04.30 \mu \\ & (5.06 \mu) \end{aligned}$ | $\begin{aligned} & 04.16 \mu \\ & (4.9 \mu) \end{aligned}$ |

${ }^{\text {a }}$ Optimization at nominal operating conditions: $\{$ temp $\}=\left\{25^{\circ} \mathrm{C}\right\},\left\{V_{D D}\right\}=\{1 \mathrm{~V}\},\{$ Aging $\}=\{0$ years $\}$, (No statistical variations, No aging, No worst-case operating conditions). ${ }^{\mathrm{b}}$ Optimization at full worst-case operating conditions range: $\{$ temp $\}=\left\{-40^{\circ} \mathrm{C}\right.$ to $\left.125^{\circ} \mathrm{C}\right\},\left\{V_{D D}\right\}=\{0.95-1.05 \mathrm{~V}\},\{$ Age $\}=\{0-3$ years $\}$, (No statistical variations)-shown in brackets
case study, temperature and supply voltage variations have been specified, so that $X_{r}=\left[\text { temp, } V_{D D}\right]^{T}$ with temp $\in$ $\left\{-40\right.$ to $\left.125^{\circ} \mathrm{C}\right\}$ for automotive applications, and $V_{D D} \in$ $0.95-1.05 \mathrm{~V}$, respectively. NBTI degradation has also been formally considered as an operating parameter, so that the optimized full adder must be fully functional for the intended life time. Table 2 summarizes the operating and aging boundaries used in the optimization of the full-adder cell.

## 5 Optimization methodology

The optimization procedure is a simulation intensive task. To save the amount of the numerical simulation cost, it is reasonable to first optimize the circuit safety margin without including the process variations $[23,33]$. Thus, the optimization task has been divided into a nominal optimization phase and a subsequent yield optimization assuming process variations.

### 5.1 Nominal optimization considering worst-case conditions in temperature, supply voltage, and NBTI degradation

Let vector $f=\left[f_{1}, f_{2}, \ldots f_{n f}\right]$ be the vector of performance figures, with lower bound vector $f^{L}$ and upper bound vector $f^{U}$, respectively, for the desired performance specification. Moreover, if any additional feasibility constraints exist in the circuit, such as geometrical and electrical, such constraints also need to be fulfilled in order to have feasible design. We can always formally represent feasibility constraints as $c\left(X_{d}\right) \geq 0$. Therefore, including the constraint fulfillment, the target condition for the nominal operating conditions is as follows:
$c\left(X_{d}\right) \geq 0$ AND $f^{L} \leq f\left(X_{d}\right) \leq f^{U}$.

However, the nominal optimization (NO) is intended to achieve the sizing values for design parameters $X_{d}$ that satisfy (1) in a defined range of operating parameters like temperature, $V_{D D}$, and/or aging. As the operating parameters are denoted by vector $X_{r}, f$ will also depend on the operating conditions and the problem specification is

$$
\begin{align*}
c\left(X_{d}\right) & \geq 0 \text { AND } f^{L} \leq f\left(X_{d}, X_{r}\right) \leq f^{U}, \\
X_{r}^{\mathrm{L}} & \leq X_{r} \leq X_{r}^{\mathrm{U}} . \tag{2}
\end{align*}
$$

The ultimate goal of NO is to fulfill/overfulfill each specification as much as possible, for the specified range in operating conditions, in the defined design space. Standard algorithms like sequential quadratic, least square, and parametric distance can be used to search the optimal dimensions of each transistor for NO [33]. The algorithm can be selected by
thoughtful inspection over the relation between the performance and design/operating parameters.

### 5.2 Yield optimization considering statistical variations at worst-case operating conditions

Yield optimization aims at maximizing the number of circuit instances that fulfill the specified performance figures


Fig. 7 Progressive fulfillment of violated performances (shown for delays $<85 \mathrm{ps}$, leakage $<25 \mathrm{nW}$, and total power $<6 \mu \mathrm{~W}$ specifications)
Table 4 * Yield optimization and ${ }^{* *}$ worst-case distance (WCD) in sigma ( $\sigma$ )

| Spec(s) $\rightarrow$ | \{delays, pow \} < $665 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow \} < $775 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow $\}<\{85 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow $\ll\{90 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Performances $\downarrow$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 \mathrm{nW}$ | Leakage $<15 \mathrm{nW}$ | $\begin{aligned} & \text { Leakage } \\ & <20 \mathrm{nW} \end{aligned}$ | Leakage $<25$ nW | Leakage $<15 \mathrm{nW}$ | $\begin{aligned} & \text { Leakage } \\ & <20 \mathrm{nW} \end{aligned}$ | $\begin{aligned} & \text { Leakage } \\ & <25 \mathrm{nW} \end{aligned}$ | Leakage $<15 \mathrm{nW}$ | $\begin{aligned} & \text { Leakage } \\ & <20 \mathrm{nW} \end{aligned}$ | Leakage $<25 \mathrm{nW}$ |
| Delay_HL_a | $\begin{aligned} & 41.89 \mathrm{p} \\ & (0.406) \end{aligned}$ | $\begin{aligned} & 38.60 \mathrm{p} \\ & (1.357) \end{aligned}$ | $\begin{aligned} & 39.56 \mathrm{p} \\ & (1.021) \end{aligned}$ | $\begin{aligned} & 44.57 \mathrm{p} \\ & (1.428) \end{aligned}$ | $\begin{aligned} & 41.99 p \\ & (2.072) \end{aligned}$ | $\begin{aligned} & 42.38 \mathrm{p} \\ & (1.599) \end{aligned}$ | $\begin{aligned} & 45.97 \mathrm{p} \\ & (2.452) \end{aligned}$ | $\begin{aligned} & 42.66 \mathrm{p} \\ & (2.89) \end{aligned}$ | $\begin{aligned} & 41.41 \mathrm{p} \\ & (3.08) \end{aligned}$ | $\begin{aligned} & 48.08 \mathrm{p} \\ & (2.70) \end{aligned}$ | $\begin{aligned} & 44.12 \mathrm{p} \\ & (3.76) \end{aligned}$ | $\begin{aligned} & 42.4 \mathrm{p} \\ & (3.38) \end{aligned}$ |
| Delay_HL_b | $\begin{aligned} & 39.93 \mathrm{p} \\ & (1.013) \end{aligned}$ | $\begin{aligned} & 38.11 \mathrm{p} \\ & (1.191) \end{aligned}$ | $\begin{aligned} & 37.68 \mathrm{p} \\ & (1.244) \end{aligned}$ | $\begin{aligned} & 43.24 \mathrm{p} \\ & (1.455) \end{aligned}$ | $\begin{aligned} & 44.44 \mathrm{p} \\ & (1.106) \end{aligned}$ | $\begin{aligned} & 42.51 \mathrm{p} \\ & (1.592) \end{aligned}$ | $\begin{aligned} & 45.60 \mathrm{p} \\ & (2.392) \end{aligned}$ | $\begin{aligned} & 41.94 \mathrm{p} \\ & (3.05) \end{aligned}$ | $\begin{aligned} & 41.70 \mathrm{p} \\ & (3.05) \end{aligned}$ | $\begin{aligned} & 48.63 \mathrm{p} \\ & (2.41) \end{aligned}$ | $\begin{aligned} & 40.44 \mathrm{p} \\ & (3.91) \end{aligned}$ | $\begin{aligned} & 43.68 \mathrm{p} \\ & (3.93) \end{aligned}$ |
| Delay_HL_c | $\begin{aligned} & 39.93 \mathrm{p} \\ & (0.766) \end{aligned}$ | $\begin{aligned} & 35.98 \mathrm{p} \\ & (1.514) \end{aligned}$ | $\begin{aligned} & 35.80 \mathrm{p} \\ & (1.773) \end{aligned}$ | $\begin{aligned} & 40.58 \mathrm{p} \\ & (1.879) \end{aligned}$ | $\begin{aligned} & 41.75 \mathrm{p} \\ & (1.540) \end{aligned}$ | $\begin{aligned} & 35.75 \mathrm{p} \\ & (2.929) \end{aligned}$ | $\begin{aligned} & 40.95 \mathrm{p} \\ & (3.051) \end{aligned}$ | $\begin{aligned} & 37.71 \mathrm{p} \\ & (3.35) \end{aligned}$ | $\begin{aligned} & 39.30 \mathrm{p} \\ & (3.61) \end{aligned}$ | $\begin{aligned} & 47.83 \mathrm{p} \\ & (2.40) \end{aligned}$ | $\begin{aligned} & 39.70 \mathrm{p} \\ & (4.16) \end{aligned}$ | $\begin{aligned} & 39.81 \mathrm{p} \\ & (3.52) \end{aligned}$ |
| Delay_LH_a | $\begin{aligned} & 47.23 \mathrm{p} \\ & (1.333) \end{aligned}$ | $\begin{aligned} & 48.95 \mathrm{p} \\ & (1.129) \end{aligned}$ | $\begin{aligned} & 45.83 \mathrm{p} \\ & (1.949) \end{aligned}$ | $\begin{aligned} & 54.8 \mathrm{p} \\ & (1.876) \end{aligned}$ | $\begin{aligned} & 52.12 \mathrm{p} \\ & (1.996) \end{aligned}$ | $\begin{aligned} & 48.17 \mathrm{p} \\ & (2.497) \end{aligned}$ | $\begin{aligned} & 55.56 \mathrm{p} \\ & (2.915) \end{aligned}$ | $\begin{aligned} & 54.14 \mathrm{p} \\ & (3.45) \end{aligned}$ | $\begin{aligned} & 48.25 \mathrm{p} \\ & (4.32) \end{aligned}$ | $\begin{aligned} & 59.33 \mathrm{p} \\ & (2.82) \end{aligned}$ | $\begin{aligned} & 52.74 \mathrm{p} \\ & (3.54) \end{aligned}$ | $\begin{aligned} & 49.25 \mathrm{p} \\ & (3.57) \end{aligned}$ |
| Delay_LH_b | $\begin{aligned} & 36.87 \mathrm{p} \\ & (2.557) \end{aligned}$ | $\begin{aligned} & 38.1 \mathrm{p} \\ & (2.255) \end{aligned}$ | $\begin{aligned} & 38.03 \mathrm{p} \\ & (2.759) \end{aligned}$ | $\begin{aligned} & 39.62 \mathrm{p} \\ & (3.353) \end{aligned}$ | $\begin{aligned} & 37.16 \mathrm{p} \\ & (4.671) \end{aligned}$ | $\begin{aligned} & 28.77 \mathrm{p} \\ & (5.883) \end{aligned}$ | $\begin{aligned} & 45.60 \mathrm{p} \\ & (3.516) \end{aligned}$ | $\begin{aligned} & 40.62 \mathrm{p} \\ & (4.23) \end{aligned}$ | $\begin{aligned} & 39.83 \mathrm{p} \\ & (4.11) \end{aligned}$ | $\begin{aligned} & 36.66 p \\ & (6.10) \end{aligned}$ | $\begin{aligned} & 42.40 \mathrm{p} \\ & (4.79) \end{aligned}$ | $\begin{aligned} & 43.82 \mathrm{p} \\ & (3.94) \end{aligned}$ |
| Delay_LH_c | $\begin{aligned} & 47.1 \mathrm{p} \\ & (1.239) \end{aligned}$ | $\begin{aligned} & 41.6 \mathrm{p} \\ & (2.462) \end{aligned}$ | $\begin{aligned} & 41.01 \mathrm{p} \\ & (2.893) \end{aligned}$ | $\begin{aligned} & 45.18 \mathrm{p} \\ & (3.193) \end{aligned}$ | $\begin{aligned} & 47.17 \mathrm{p} \\ & (3.272) \end{aligned}$ | $\begin{aligned} & 41.22 \mathrm{p} \\ & (3.758) \end{aligned}$ | $\begin{aligned} & 52.87 \mathrm{p} \\ & (3.326) \end{aligned}$ | $\begin{aligned} & 51.67 \mathrm{p} \\ & (4.04) \end{aligned}$ | $\begin{aligned} & 44.25 \mathrm{p} \\ & (4.32) \end{aligned}$ | $\begin{aligned} & 39.26 p \\ & (5.80) \end{aligned}$ | $\begin{aligned} & 54.52 \mathrm{p} \\ & (3.42) \end{aligned}$ | $\begin{aligned} & 49.18 \mathrm{p} \\ & (3.80) \end{aligned}$ |
| Leakage_000 | $\begin{aligned} & 228.13 \mathrm{p} \\ & (2.886) \end{aligned}$ | $\begin{aligned} & 262.77 \mathrm{p} \\ & (3.604) \end{aligned}$ | $\begin{aligned} & 254.5 p \\ & (4.111) \end{aligned}$ | $\begin{aligned} & 208.8 \mathrm{p} \\ & (3.548) \end{aligned}$ | $\begin{aligned} & 254.58 \mathrm{p} \\ & (3.850) \end{aligned}$ | $\begin{aligned} & 225.1 \mathrm{p} \\ & (3.649) \end{aligned}$ | $\begin{aligned} & 151.5 \mathrm{p} \\ & (3.966) \end{aligned}$ | $\begin{aligned} & 198.1 \mathrm{p} \\ & (4.34) \end{aligned}$ | $\begin{aligned} & 224.3 \mathrm{p} \\ & (4.18) \end{aligned}$ | $\begin{aligned} & 180.66 \mathrm{p} \\ & (3.88) \end{aligned}$ | $\begin{aligned} & 208 \mathrm{p} \\ & (4.16) \end{aligned}$ | $\begin{aligned} & 243.62 \mathrm{p} \\ & (4.61) \end{aligned}$ |
| Leakage_001 | $\begin{aligned} & 237.1 \mathrm{p} \\ & (2.250) \end{aligned}$ | $\begin{aligned} & 290.75 \mathrm{p} \\ & (2.708) \end{aligned}$ | $\begin{aligned} & 280.7 \mathrm{p} \\ & (3.313) \end{aligned}$ | $\begin{aligned} & 220.7 \mathrm{p} \\ & (2.395) \end{aligned}$ | $\begin{aligned} & 260.1 \mathrm{p} \\ & (3.400) \end{aligned}$ | $\begin{aligned} & 260.9 \mathrm{p} \\ & (2.938) \end{aligned}$ | $\begin{aligned} & 147.16 \mathrm{p} \\ & (3.366) \end{aligned}$ | $\begin{aligned} & 194.5 \mathrm{p} \\ & (3.68) \end{aligned}$ | $\begin{aligned} & \text { 235.56p } \\ & (3.69) \end{aligned}$ | $\begin{aligned} & 199.78 \mathrm{p} \\ & (3.20) \end{aligned}$ | $\begin{aligned} & 215.7 \mathrm{p} \\ & (3.80) \end{aligned}$ | $\begin{aligned} & 233.34 \mathrm{p} \\ & (3.73) \end{aligned}$ |
| Leakage_010 | $\begin{aligned} & 259.95 \mathrm{p} \\ & (2.064) \end{aligned}$ | $\begin{aligned} & 279.3 \mathrm{p} \\ & (2.381) \end{aligned}$ | $\begin{aligned} & 291.8 \mathrm{p} \\ & (3.068) \end{aligned}$ | $\begin{aligned} & 227.7 \mathrm{p} \\ & (2.262) \end{aligned}$ | $\begin{aligned} & 308.24 \mathrm{p} \\ & (3.092) \end{aligned}$ | $\begin{aligned} & 268.2 \mathrm{p} \\ & (3.074) \end{aligned}$ | $\begin{aligned} & 154.79 \mathrm{p} \\ & (2.859) \end{aligned}$ | $\begin{aligned} & 229.2 \mathrm{p} \\ & (3.49) \end{aligned}$ | $\begin{aligned} & 286.23 \mathrm{p} \\ & (3.48) \end{aligned}$ | $\begin{aligned} & 224.51 \mathrm{p} \\ & (3.84) \end{aligned}$ | $\begin{aligned} & 186 p \\ & (3.82) \end{aligned}$ | $\begin{aligned} & 287.53 \mathrm{p} \\ & (3.48) \end{aligned}$ |
| Leakage_011 | $\begin{aligned} & 215.74 \mathrm{p} \\ & (1.592) \end{aligned}$ | $\begin{aligned} & 214.11 \mathrm{p} \\ & (1.754) \end{aligned}$ | $\begin{aligned} & 222.5 \mathrm{p} \\ & (2.462) \end{aligned}$ | $\begin{aligned} & 210.9 \mathrm{p} \\ & (1.804) \end{aligned}$ | $\begin{aligned} & 260.7 \mathrm{p} \\ & (3.612) \end{aligned}$ | $\begin{aligned} & 192.9 \mathrm{p} \\ & (2.897) \end{aligned}$ | $\begin{aligned} & 141.21 \mathrm{p} \\ & (2.905) \end{aligned}$ | $\begin{aligned} & 205.2 \mathrm{p} \\ & (3.67) \end{aligned}$ | $\begin{aligned} & 251.2 \mathrm{p} \\ & (3.68) \end{aligned}$ | $\begin{aligned} & 215.5 \mathrm{p} \\ & (3.10) \end{aligned}$ | $\begin{aligned} & 182.3 p \\ & (3.32) \end{aligned}$ | $\begin{aligned} & 223.32 \mathrm{p} \\ & (3.77) \end{aligned}$ |
| Leakage_100 | $\begin{aligned} & 263.44 \mathrm{p} \\ & (1.951) \end{aligned}$ | $\begin{aligned} & 279.3 \mathrm{p} \\ & (2.349) \end{aligned}$ | $\begin{aligned} & 294.7 \mathrm{p} \\ & (2.984) \end{aligned}$ | $\begin{aligned} & 167.1 \mathrm{p} \\ & (2.765) \end{aligned}$ | $\begin{aligned} & 204.42 \mathrm{p} \\ & (3.651) \end{aligned}$ | $\begin{aligned} & 259.5 \mathrm{p} \\ & (3.089) \end{aligned}$ | $\begin{aligned} & 156.83 \mathrm{p} \\ & (3.793) \end{aligned}$ | $\begin{aligned} & 192.3 p \\ & (3.52) \end{aligned}$ | $\begin{aligned} & 208.6 p \\ & (3.54) \end{aligned}$ | $\begin{aligned} & 177.58 \mathrm{p} \\ & (4.04) \end{aligned}$ | $\begin{aligned} & 229.2 \mathrm{p} \\ & (3.43) \end{aligned}$ | $\begin{aligned} & \text { 206.46p } \\ & (4.08) \end{aligned}$ |
| Leakage_101 | $\begin{aligned} & 231.83 \mathrm{p} \\ & (1.461) \end{aligned}$ | $\begin{aligned} & 234.75 \mathrm{p} \\ & (1.884) \end{aligned}$ | $\begin{aligned} & 241.5 \mathrm{p} \\ & (2.502) \end{aligned}$ | $\begin{aligned} & 170.8 \mathrm{p} \\ & (1.901) \end{aligned}$ | $\begin{aligned} & 191.57 \mathrm{p} \\ & (3.101) \end{aligned}$ | $\begin{aligned} & 199.8 \mathrm{p} \\ & (3.098) \end{aligned}$ | $\begin{aligned} & 158.93 \mathrm{p} \\ & (2.766) \end{aligned}$ | $\begin{aligned} & 169.6 \mathrm{p} \\ & (3.49) \end{aligned}$ | $\begin{aligned} & 199.5 \mathrm{p} \\ & (3.52) \end{aligned}$ | $\begin{aligned} & 176.94 \mathrm{p} \\ & (3.10) \end{aligned}$ | $\begin{aligned} & 216.4 \mathrm{p} \\ & (3.83) \end{aligned}$ | $\begin{aligned} & 185.02 \mathrm{p} \\ & (3.46) \end{aligned}$ |
| Leakage_110 | $\begin{aligned} & 245.26 p \\ & (1.593) \end{aligned}$ | $\begin{aligned} & 207.9 \mathrm{p} \\ & (1.996) \end{aligned}$ | $\begin{aligned} & 247.8 \mathrm{p} \\ & (2.213) \end{aligned}$ | $\begin{aligned} & 200.5 \mathrm{p} \\ & (1.722) \end{aligned}$ | $\begin{aligned} & 274.2 \mathrm{p} \\ & (2.089) \end{aligned}$ | $\begin{aligned} & 237.4 \mathrm{p} \\ & (3.578) \end{aligned}$ | $\begin{aligned} & 172.44 \mathrm{p} \\ & (2.929) \end{aligned}$ | $\begin{aligned} & 220.2 \mathrm{p} \\ & (3.11) \end{aligned}$ | $\begin{aligned} & 281.87 \mathrm{p} \\ & (3.22) \end{aligned}$ | $\begin{aligned} & 240.1 \mathrm{p} \\ & (2.81) \end{aligned}$ | $\begin{aligned} & 229.5 p \\ & (3.13) \end{aligned}$ | $\begin{aligned} & 247.3 \mathrm{p} \\ & (3.42) \end{aligned}$ |
| Leakage_111 | $\begin{aligned} & 231.76 \mathrm{p} \\ & (1.650) \end{aligned}$ | $\begin{aligned} & 204.1 \mathrm{p} \\ & (2.327) \end{aligned}$ | $\begin{aligned} & 243.2 \mathrm{p} \\ & (2.572) \end{aligned}$ | $\begin{aligned} & \text { 190.1p } \\ & (1.755) \end{aligned}$ | $\begin{aligned} & 266.14 \mathrm{p} \\ & (2.766) \end{aligned}$ | $\begin{aligned} & 206.4 \mathrm{p} \\ & (3.161) \end{aligned}$ | $\begin{aligned} & 159.82 \mathrm{p} \\ & (3.321) \end{aligned}$ | $\begin{aligned} & 200.2 \mathrm{p} \\ & (4.24) \end{aligned}$ | $\begin{aligned} & 271.01 \mathrm{p} \\ & (4.23) \end{aligned}$ | $\begin{aligned} & 235.28 \mathrm{p} \\ & (3.19) \end{aligned}$ | $\begin{aligned} & 226 \mathrm{p} \\ & (3.70) \end{aligned}$ | $\begin{aligned} & 222.03 \mathrm{p} \\ & (3.62) \end{aligned}$ |
| Total power | $\begin{aligned} & 4.098 \mu \\ & (5.380) \end{aligned}$ | $\begin{aligned} & 4.05 \mu \\ & (5.255) \end{aligned}$ | $\begin{aligned} & 4.366 \mu \\ & (5.602) \end{aligned}$ | $\begin{aligned} & 4.16 \mu \\ & (5.454) \end{aligned}$ | $\begin{aligned} & 4.529 \mu \\ & (5.891) \end{aligned}$ | $\begin{aligned} & 3.532 \mu \\ & (4.568) \end{aligned}$ | $\begin{aligned} & 3.484 \mu \\ & (4.50) \end{aligned}$ | $\begin{aligned} & 3.943 \mu \\ & (5.49) \end{aligned}$ | $\begin{aligned} & 4.17 \mu \\ & (5.45) \end{aligned}$ | $\begin{aligned} & 3.95 \mu \\ & (5.13) \end{aligned}$ | $\begin{aligned} & 4.32 \mu \\ & (5.68) \end{aligned}$ | $\begin{aligned} & 4.09 \mu \\ & (5.37) \end{aligned}$ |

* Yield Optimization at full worst-case operating conditions range $\{$ temp $\}=\left\{-40\right.$ to $\left.125^{\circ} \mathrm{C}\right\},\left\{V_{D D}\right\}=\{0.95-1.05 \mathrm{~V}\},\{$ Age $\}=\{0-3$ years $\}$ including all local and global process variations ** Worst-case distance (WCD) in sigma for all performance figures in all combinations of specifications. Shown in brackets
Table 5 Estimated Yield (in \%) of each performance figure in all combinations of specifications

| $\operatorname{Spec}(\mathrm{s}) \rightarrow$ <br> Performances $\downarrow$ | Worst-Case Distance (WCD) in sigma ( $\sigma$ ) |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | \{delays, pow $\}<\{65 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow \} < $775 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow $\ll\{85 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  | \{delays, pow $\ll\{90 \mathrm{ps}, 6 \mu \mathrm{~W}\}$ |  |  |
|  | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 \mathrm{nW}$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 n W$ | Leakage $<15 n W$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 n W$ | Leakage $<15 \mathrm{nW}$ | Leakage $<20 \mathrm{nW}$ | Leakage $<25 \mathrm{nW}$ |
| Delay_HL_a | 65.53 | 91.47 | 84.70 | 92.18 | 98.17 | 94.61 | 99.38 | 99.81 | 99.95 | 99.65 | 99.99 | 99.96 |
| Delay_HL_b | 84.22 | 88.16 | 89.31 | 92.94 | 86.23 | 94.38 | 99.11 | 99.87 | 100 | 99.14 | 99.98 | 99.99 |
| Delay_HL_c | 78.01 | 93.39 | 95.85 | 97 | 93.8 | 99.81 | 99.87 | 99.96 | 99.98 | 99.11 | 100 | 99.98 |
| Delay_LH_a | 90.83 | 86.89 | 97.50 | 96.99 | 97.7 | 99.4 | 99.86 | 99.99 | 100 | 99.7 | 99.97 | 100 |
| Delay_LH_b | 99.49 | 98.66 | 99.69 | 99.98 | 100 | 100 | 99.99 | 100 | 100 | 100 | 100 | 100 |
| Delay_LH_c | 88.74 | 99.32 | 99.79 | 99.91 | 99.97 | 100 | 99.96 | 100 | 100 | 100 | 99.99 | 100 |
| Leakage_000 | 99.86 | 99.98 | 100 | 99.98 | 99.98 | 99.97 | 99.99 | 100 | 100 | 99.99 | 100 | 100 |
| Leakage_001 | 98.89 | 99.71 | 99.97 | 99.22 | 99.99 | 99.88 | 99.99 | 99.99 | 99.99 | 99.97 | 99.99 | 99.99 |
| Leakage_010 | 98.01 | 99.08 | 99.94 | 98.69 | 99.94 | 99.89 | 99.85 | 99.99 | 99.99 | 99.99 | 99.99 | 99.99 |
| Leakage_011 | 94.28 | 96.16 | 99.37 | 96.54 | 99.55 | 99.83 | 99.85 | 99.98 | 99.88 | 99.94 | 99.97 | 99.99 |
| Leakage_100 | 97.36 | 99.10 | 99.9 | 99.72 | 99.99 | 99.94 | 99.99 | 99.99 | 99.99 | 99.99 | 99.97 | 99.99 |
| Leakage_101 | 92.82 | 97.02 | 99.4 | 97.17 | 99.89 | 99.88 | 99.69 | 99.98 | 99.98 | 99.90 | 99.99 | 99.98 |
| Leakage_110 | 94.4 | 97.76 | 98.65 | 95.79 | 98.17 | 99.63 | 99.93 | 99.98 | 99.99 | 99.81 | 99.96 | 99.99 |
| Leakage_111 | 95.0 | 99.05 | 99.53 | 96.05 | 99.78 | 99.96 | 99.97 | 99.99 | 99.97 | 99.98 | 99.99 | 99.99 |
| Total power | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 | 100 |
| Total Yield | 46.3 | 69.55 | 78.2 | 80.6 | 81.88 | 90.19 | 97.99 | 99.69 | 99.81 | 99.04 | 99.79 | 99.92 |

and design constraints, which is equivalent to maximizing design robustness to process variations. Without loss of generality, here we consider each individual specification denoted as a lower bound $f_{i}\left(X_{s}, X_{d}\right) \geq b_{i}$. Here, all variable process parameters are collected in vector $X_{s}$, while $X_{d}$ is the vector of design parameters as before. Therefore, the region of process parameter values that fulfill a particular specification ' $i$ ' can be defined as follows (for lower bound):

$$
\begin{equation*}
A_{i}\left(X_{d}\right)=\left\{X_{s} \mid f_{i}\left(X_{s}, X_{d}\right) \geq b_{i}\right\} \tag{3}
\end{equation*}
$$

The parametric yield $Y_{i}$ is the percentage of circuit that fulfills specification ' $i$ ' and can be formally expressed as the probability that the process parameter values fall in the above defined area

$$
\begin{align*}
Y_{i}\left(X_{d}\right)= & \operatorname{int}_{A_{i}\left(X_{d}\right)}|2 \pi C|^{-\frac{1}{2}} \\
& \times \exp \left(-\frac{1}{2}\left(X_{s}-X_{s 0}\right)^{T} C^{-1}\left(X_{s}-X_{s 0}\right) \mathrm{d} s\right. \tag{4}
\end{align*}
$$

The argument of the integral is the probability density function of the multi-normal distribution. Ultimately, the set of process parameter vectors that fulfill all the specifications in the acceptance region can be represented as follows:

$$
\begin{equation*}
A(d)=\bigcap_{i} A_{i}\left(X_{d}\right) \tag{5}
\end{equation*}
$$

and the definition of yield can be extended accordingly.
According to a typical Monte Carlo approach, statistical process variations can be modeled by generating a vector of $N$ random samples of the process parameter vector $X_{s}$, namely $X_{s}(1), \ldots X_{s}(N)$, thus generating a matrix of $N$ columns each corresponding to an instance of the process parameter vector. The $N$ instances of the circuit design


Fig. 8 Progressive yield improvement (specification case: delays $<$ 85 ps , leakage $<25 \mathrm{nW}$, and total power $<6 \mu \mathrm{~W}$ )
so generated are simulated in SPICE yielding $N$ performance result vectors $f(k)=f\left(X_{d}, X_{r}, X_{s}(k)\right), \quad k=$ $1 \ldots \ldots N$. The parametric yield $Y$ is estimated as the percentage of samples that dwell within the specification bounds $f^{L} \leq f(k) \leq f^{U}$.

The yield maximization algorithm concentrates on the computation of the worst-case distance (WCD) [33-35]. WCD can be considered as a reference to measure the robustness of a design. The WCD value ( $\beta_{\mathrm{wc}}$ ) represents the robustness as the distance between the worst-case point and the mean values of performance. Intuitively, if the process conditions causing violations are close to the mean value, then there will be severe parametric yield loss. Therefore, an important measure for the robustness of circuit performance $f_{i}\left(X_{s}, X_{d}\right)$ is the worst-case distance $\beta_{\mathrm{wc}}^{(i)}$, which is the shortest distance, measured as multiples of the standard deviation $(\sigma)$ of the particular performance, between the mean value of $X_{s}$ and any process condition that causes $f_{i}\left(X_{d}, X_{r}, X_{s}\right)$ to fall outside the required boundaries. The worst-case distance is a function of the design parameters $X_{d}$ and it is the goal function to maximize over $X_{d}$, thereby achieving a design centered in the process parameter space with respect to the specification bounds [30,33].

## 6 Circuit sizing and optimization results of full-adder design

### 6.1 Target performance specification bounds

We carried out the sizing and optimization of the targeted CMOS full- adder circuit for 12 different specifications sets referring to delay and power performance. In order to obtain the robust full- adder design for maximum achievable performance setup, the specifications for 'delays' and 'leakage power' are relaxed as follows:

- $<65 \mathrm{ps},<75 \mathrm{ps},<85 \mathrm{ps}$ and $<90 \mathrm{ps}$.
- $<15 \mathrm{nW}$ to $<25 \mathrm{nW}$ with the step of 5 nW , respectively.

The specification for total power dissipation are always set to $<6 \mu \mathrm{~W}$. It is evident from Table 1 that at worstcase operating conditions, still at nominal process conditions, the leakage as well as delays performances goes out of the specification bounds. Even for the most relaxed specification bounds \{delays $<90 \mathrm{ps}$, leakage $<25 \mathrm{nW}$, total power $<6 \mu \mathrm{~W}\}$, the delays (delay_HL_a, delay_HL_b), the leakage (combinations $001,011,101,110$, and 111), and the total power go out of specification bounds. In fact, the scenario is more worse for other tighten specification bounds. This violation of the specifications may lead to failure of the circuit operation.
Table 6 Circuit sizing (in nm)

| Design Parameters | Initial Sizing | \{del, leak, <br> Pow $\}<\{65$ p, <br> $15 \mathrm{n}, 6 \mu\}$ | $\begin{aligned} & \{\text { del, leak, } \\ & \text { pow }\}<\{65 \text { p, } \\ & 20 \mathrm{n}, 6 \mu\} \end{aligned}$ | \{del, leak, <br> pow $\}<$ \{65p, <br> $255 n, 6 \mu\}$ | \{del, leak, <br> Pow $\}<$ 775p, <br> $15 \mathrm{n}, 6 \mu\}$ | $\begin{aligned} & \{\text { del, leak, } \\ & \text { pow }\}<\{75 \text { p, } \\ & 20 \mathrm{n}, 6 \mu\} \end{aligned}$ | $\begin{aligned} & \{\text { del, leak, } \\ & \text { pow } \ll\{75 \text { p, } \\ & 25 \mathrm{n}, 6 \mu\} \end{aligned}$ | \{del, leak, <br> Pow $\}<\{85$ p, <br> $15 \mathrm{n}, 6 \mu\}$ | \{del, leak, <br> pow $\}<\{85$ p, <br> $20 \mathrm{n}, 6 \mu\}$ | \{del, leak, <br> pow $\}<$ 85p, <br> $25 \mathrm{n}, 6 \mu\}$ | \{del, leak, <br> Pow $\}<\{90$ p, <br> $15 \mathrm{n}, 6 \mu\}$ | \{del, leak, <br> pow $\}<\{90$ p <br> , $20 \mathrm{n}, 6 \mu\}$ | $\begin{aligned} & \text { \{del, leak, pow\} } \\ & <\{90 \mathrm{p}, 25 \mathrm{n}, 6 \mu\} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $(W / L)_{\mathrm{nMOS}}{ }^{1}$ | 360/45 | 372/60 | 500/84 | 876/88 | 360/80 | 468/88 | 380/78 | 268/96 | 520/66 | 608/76 | 1304/58 | 496/180 | $420 / 94$ |
| (W/L) $\mathrm{nMOS}^{\text {2 }}$ | 360/45 | 312/44 | 280/42 | 440/70 | 268/48 | 640/72 | 840/50 | 196/60 | 508/86 | 472/54 | 860/76 | 496/74 | $260 / 52$ |
| (W/L) $\mathrm{nMOS}^{\text {M }}$ | 360/45 | 184/48 | 268/48 | 316/54 | 216/58 | 212/80 | 244/54 | 180/74 | 188/60 | 184/50 | 284/54 | 184/74 | $184 / 54$ |
| (W/L) ${ }_{\text {nMOS4 }}$ | 360/45 | 212/42 | 256/42 | 356/44 | 212/68 | 272/50 | 204/46 | 188/68 | 248/62 | 212/44 | 240/62 | 260/40 | $200 / 46$ |
| (W/L) ${ }_{\text {nMOS }}$ | 360/45 | 540/44 | 700/44 | 924/46 | 576/54 | 588/44 | 588/50 | 404/52 | 576/48 | 460/48 | 492/54 | 676/74 | $492 / 44$ |
| (W/L) ${ }_{\text {nMOS }}$ ( | 360/45 | 340/146 | 524/102 | 368/66 | 192/112 | 204/84 | 212/158 | 248/142 | 224/134 | 208/134 | 280/68 | 252/52 | $220 / 106$ |
| (W/L) ${ }_{\text {nMOS }}$ ( | 360/45 | 492/124 | 192/66 | 256/92 | 520/70 | 1040/114 | 188/152 | 436/64 | 512/52 | 1596/76 | 752/158 | 560/74 | $532 / 96$ |
| (W/L) ${ }_{\text {nMOS }}$ ( | 360/45 | 184/152 | 580/66 | 396/54 | 212/58 | 196/132 | 196/128 | 184/84 | 224/70 | 248/138 | 192/128 | 236/114 | 240/120 |
| (W/L) ${ }_{\text {nMOS }}$ M | 360/45 | 184/54 | 192/56 | 196/56 | 196/52 | 196/52 | 188/52 | $180 / 56$ | 184/50 | 184/60 | 184/58 | 180/74 | $184 / 46$ |
| (W/L) nMOSIO | 540/45 | 944/136 | 212/108 | 232/136 | $216 / 52$ | $416 / 74$ | 308/116 | 484/72 | 380/62 | 436/66 | 212/76 | 288/66 | 240/114 |
| $(\mathrm{W} / \mathrm{L})_{\text {nMOS }}{ }^{1}$ | 540/45 | 276/98 | 324/126 | 272/112 | 584/62 | 244/130 | 356/62 | 340/62 | 276/58 | 1760/64 | 340/64 | 468/160 | $932 / 70$ |
| $(\mathrm{W} / \mathrm{L})_{\text {nMOS }}{ }^{2}$ | 540/45 | 228/56 | 208/56 | 408/76 | 384/84 | 684/116 | 228/66 | 184/56 | 276/108 | 268/64 | 200/58 | 284/80 | $308 / 56$ |
| $(\mathrm{W} / \mathrm{L})_{\text {nMOS13 }}$ | 360/45 | 184/60 | 208/68 | 200/64 | 196/70 | 196/74 | 188/50 | 180/62 | 188/58 | 188/54 | 184/64 | 192/54 | $188 / 58$ |
|  | 360/45 | 572/66 | 192/64 | 208/54 | 464/112 | 204/142 | 188/78 | 200/66 | 212/68 | 228/80 | 192/60 | 240/86 | $448 / 68$ |
| (W/L) $\mathrm{pMOS}^{\text {P }}$ | 720/45 | 1576/64 | 2240/62 | 2448/60 | $1836 / 76$ | 2404/66 | 1752/56 | 1072/68 | 1564/74 | 1064/50 | 1456/78 | 2064/76 | 1424/58 |
| (W/L) $\mathrm{pMOS}^{2}$ | 720/45 | 796/132 | 1100/130 | 1320/100 | 696/74 | 872/116 | 1132/82 | 912/168 | 960/110 | 764/88 | 832/118 | 1008/94 | $980 / 96$ |
| (W/L) pMOS $^{\text {a }}$ | 720/45 | 384/54 | 556/52 | 840/60 | 420/56 | 472/58 | 348/52 | 432/64 | 608/68 | 484/58 | 584/76 | 584/86 | $380 / 54$ |
| (W/L) $\mathrm{pMOS}^{\text {a }}$ | 720/45 | 2868/116 | 2604/88 | 2824/76 | 1640/90 | 1684/102 | 3020/90 | 1692/104 | 1908/100 | 1544/90 | 2116/136 | 1360/88 | 1480/94 |
| (W/L) $\mathrm{p}_{\text {MOS }}$ | $720 / 45$ | 336/60 | 400/50 | $624 / 54$ | 352/58 | 500/60 | 316/48 | 332/70 | 500/68 | 464/64 | 712/84 | 576/62 | 496/104 |
| (W/L) $\mathrm{p}_{\text {MOS }}$ | 720/45 | 912/148 | 336/122 | 736/58 | 2700/136 | 2616/140 | 224/66 | 188/98 | 944/106 | 2936/134 | 776/130 | 728/180 | 3760/158 |
| (W/L) $\mathrm{p}_{\text {MOS }}$ | 720/45 | 1512/116 | 2436/120 | 2020/96 | 348/84 | 1456/158 | 1084/112 | 664/158 | 328/140 | 364/126 | 628/144 | 2384/136 | $780 / 150$ |
| (W/L) $\mathrm{p}_{\text {MOS }}$ | 720/45 | 860/84 | 1208/82 | 864/108 | 508/162 | 1512/150 | 2496/88 | 512/106 | 2160/116 | 416/158 | 716/130 | 360/126 | 2944/162 |
| (W/L) $\mathrm{p}_{\text {MOS }}$ | 720/45 | 192/48 | 220/48 | 240/46 | 220/48 | 220/52 | 212/42 | 184/62 | 192/46 | $196 / 44$ | 192/76 | 180/56 | $184 / 46$ |
| $(\mathrm{W} / \mathrm{L})_{\text {pMOS }}{ }^{\text {P }}$ | 1080/45 | 528/80 | 2224/130 | 1524/116 | 388/94 | 332/78 | 232/154 | 224/128 | 664/110 | 1072/106 | 276/152 | 460/136 | 288/118 |
| (W/L) pMOSII $^{1}$ | 1080/45 | 204/140 | 872/114 | 300/98 | 700/76 | 312/130 | 312/150 | $228 / 54$ | 432/98 | 484/78 | 268/138 | 456/94 | $500 / 74$ |
| $(\mathrm{W} /)_{\text {pMOS }}{ }^{2}$ | 1080/45 | 524/132 | 256/68 | 384/80 | 480/94 | 680/108 | 308/124 | 620/106 | 468/102 | 504/98 | 276/100 | 480/164 | $328 / 68$ |
| (W/L) pMOS $^{\text {P }}$ | 720/45 | 192/44 | 220/44 | 240/44 | 220/46 | 220/46 | 212/42 | 184/48 | 192/50 | $196 / 46$ | 192/50 | 180/50 | $184 / 46$ |
| (W/L) $\mathrm{pMOSI}^{\text {d }}$ | 720/45 | 200/70 | 236/120 | 244/78 | 220/108 | 244/148 | 212/98 | 192/150 | 284/146 | 376/126 | 212/154 | 344/168 | 356/130 |

### 6.2 Nominal optimization results

Table 3 reports the optimization results at nominal operating conditions (temp $=25^{\circ} \mathrm{C}, \mathrm{VDD}=1 \mathrm{~V}$, Aging $=0$ years), and for the full range of worst-case operating conditions; $\{$ temp $\}=\left\{-40\right.$ to $\left.125^{\circ} \mathrm{C}\right\},\{$ VDD -$\}=\{0.95-1.05 \mathrm{~V}\},\{$ Age $\}$ $=\{0-3$ years $\}$ for the 12 different specification bounds (each column in the tables refers to one of the 12 specification sets). The two optimizations have been carried out simultaneously, and the worst-case optimized values have been placed in brackets in the same table. The impact of process variations has not been considered at this optimization step.

Figure 7 shows the progressive fulfillment of the initially violated specifications (e.g., delays $<85 \mathrm{ps}$, leakage $<25 \mathrm{nW}$, and total power $<6 \mu \mathrm{~W}$ ) due to worst-case conditions in temperature, supply voltage, and NBTI degradation, obtained through the optimization iterations. The green area represents the specification bounds. The green and sky-blue iterations represent the optimization at 'nominal' and 'worstcase' operating conditions, respectively.

### 6.3 Yield optimization results

Table 4 displays the performance data obtained after yield optimization as well as WCD (in sigma units) values including process variations for the complete range of worstcase operating conditions for the 12 different specification bounds. The WCD values are reported in brackets. Table 5 reports the estimated yield (in \%), respectively, for the 12 specification bounds of targeted performance figures of power and delays.

Figure 8 shows the iteration-wise progressive total yield improvement from $41.2 \%$ (initial) to $99.71 \%$ in the full adder for the specification bounds of delays $<85 \mathrm{ps}$, leak-
age $<25 \mathrm{nW}$, and total power $<6 \mu \mathrm{~W}$. The figure also represents the yield improvement in some performance figures (initially very low yield), e.g., delay_HL_nodeACo and delay_HL_nodeBCo. At this estimated yield, the full adder will be robust against process variations (local and global), operating variations, and NBTI degradation.

Table 6 depicts the initial sizing of each transistor in the full adder, and the final sizing obtained yield optimizations at which the circuit will be fully robust against all statistical variations, fully functional against operating fluctuations in temperature and supply voltage and operational for intended life time. It is very important to note that the resulting optimal sizing is absolutely not intuitive with respect to by-hand cell design optimization.

## 7 Validation through Monte Carlo analysis

Monte Carlo analysis is one of the standard methods for estimating the distributions of performance measures. We used Monte Carlo analysis in order to verify the correctness of the estimated yield. In Monte Carlo analysis, process parameters varied in random manner and the design is simulated for many different values of process parameters. The Monte Carlo analysis has been performed with 1000 random samples and operating condition set to worst case. The results of the yield optimization estimated through worst-case distance are summarized in Table 7, along with the postoptimization Monte Carlo yield prediction for validation.

Figure 9 shows a graphical view of the Monte Carlo results by means of scatter plots for the full 1000 sample data and the corresponding performance distributions for the leakage and delay performance figures. For the obvious reason of space, only the worst-case combinations of leakage (011),

Table 7 Yield optimization results and verification through Monte Carlo simulation

| Specification bound <br> [delay, leakage, <br> power] | Initialyield | Estimated yield after <br> optimization | Predicted yield <br> through Monte Carlo <br> simulation |
| :--- | :---: | :--- | :--- |
| $[65 \mathrm{ps}, 15 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 3.66 | 46.32 | 41.67 |
| $[65 \mathrm{ps}, 20 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 5.62 | 69.55 | 65.78 |
| $[65 \mathrm{ps}, 25 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 13.3 | 78.24 | 75.44 |
| $[75 \mathrm{ps}, 15 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 10.19 | 80.62 | 79.91 |
| $[75 \mathrm{ps}, 20 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 18.99 | 81.88 | 79.48 |
| $[75 \mathrm{ps}, 25 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 20.78 | 90.19 | 92.71 |
| $[85 \mathrm{ps}, 15 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 43.18 | 97.99 | 97.66 |
| $[85 \mathrm{ps}, 20 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 43.32 | 99.69 | 99.31 |
| $[85 \mathrm{ps}, 25 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 43.47 | 99.81 | 99.82 |
| $[90 \mathrm{ps}, 15 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 46.64 | 99.04 | 98.86 |
| $[90 \mathrm{ps}, 20 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 48.11 | 99.79 | 99.84 |
| $[90 \mathrm{ps}, 25 \mathrm{nW}, 6 \mu \mathrm{~W}]$ | 46.41 | 99.92 | 99.94 |



Fig. 9 Performance distribution and scatter plots for initially violated performances
delay (delayHL_nodeB_Co), and power have been shown. The plots refer to the leakage and delay combinations which were initially violated, for the specification case [delays $<$ 85 ps , leakage $<25 \mathrm{nW}$, and total power $<6 \mu \mathrm{~W}$ ]. We can see all performances are in bounds for random variations in process parameters, while operating conditions are set to worst case. Very few samples may actually lie out of bound as the yield is not $100 \%$ for all performances; since we are reporting a $99.8 \%$ yield design, therefore, 2 out of 1000 samples may be out of bound.

## 8 Conclusion

The application of a mathematical optimization methodology to the circuit design of a full-adder cell for automotive
application specifications proved to be an effective way of improving the expected yield for 12 different cases of specification bounds. The obtained circuit sizing cannot be figured out by conventional manual optimization of digital cell design. Future work will focus on the application of the methodology to even more extensive performance figure set like noise margins and robustness to cross-talk phenomena.

## References

1. Shams, A.M., Darwish, T.K., Bayoumi, M.A.: Performance analysis of low-power 1-bit CMOS full adder cells. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 10(1), 20-29 (2002)
2. Dokania, V., Islam, A.: Circuit-level design technique to mitigate impact of process, voltage and temperature variations in complementary metal-oxide semiconductor full adder cells. IET Circuits Devices Syst. 9(3), 204-212 (2015)
3. Abbas, Z., Khalid, U., Olivieri, M., Ripp, A., Pronath, M.: Optimal NBTI Degradation and PVT Variation Resistant Device Sizing in a Full Adder Cell. In: 4th International Conference on Reliability, Infocom Technologies and Optimization (ICRITO) 2015
4. Abbas, Z., Olivieri, M.: Optimal transistor sizing for maximum yield in variation aware standard cell design. Int. J. Circuit Theory Appl. 44, 1400-1424 (2016)
5. Bhunia, S., Mukhopadhya, S.: Low Power Variation-Tolerant Design in Nanometer Silicon. Springer, New York (2011)
6. Jaffari, J., Anis, M.: Statistical thermal profile considering process variations: analysis and applications. IEEE Trans Comput-Aided Des Integr Circuits Syst 27(6), 1027-1040 (2008)
7. Grasser, T., Rott, K., Reisinger, H., Waltl, M., Schanovsky, F., Kaczer, B.: NBTI in nanoscale MOSFETs-the ultimate modeling benchmark. IEEE Trans. Electron Devices 61(11), 3586-3593 (2014)
8. McConaghy, T., Dyck, K.B., Gupta, A.: Variation-Aware Design of Custom Integrated Circuits: A Hands-on Field Guide. Springer, New York (2013)
9. Agarwal, K., Nassif, S.: Characterizing process variation in nanometer CMOS. In: Design Automation Conference, pp. 396399 (2007)
10. Alam, M.A., Mahapatra, S.: A comprehensive model of PMOS NBTI degradation. Microelectron. Reliab. 45(1), 71 (2005)
11. Paterna, F., Benini, L., Acquaviva, A., Papariello, F., Desoli, G., Olivieri, M.: Adaptive idleness distribution for non-uniform aging tolerance in multiprocessor systems-on-chip. Conference on Design, Automation and Test in Europe (DATE '09). Leuven, Belgium, pp. 906-909 (2009)
12. Tudor, B., Wang, J., Chen, Z., Tan, R., Liu, W., Lee, F.: An accurate and scalable MOSFET aging model for circuit simulation. In: Proceedings of 12th International Symposium on Quality Electronic Design, pp. 1-4 (2011)
13. Tudor, B., Wang, J., Sun, C., Chen, Z., Liao, Z., Tan, R., Liu, W., Lee, F.: MOSRA: an efficient and versatile MOS aging modeling and reliability analysis solution for 45 nm and below. In: Proceedings of 10th IEEE international conference solid-state integrated circuit technology, pp. 1645-1647 (2010)
14. Jacobs, E., Berkelaar, M.R.C.M.: Gate sizing using a statistical delay model. In: Proceedings of design, automation, and test in Europe, Paris, pp. 283-290 (2000)
15. Beg, A.: Automating the sizing of transistors in CMOS gates for low-power and high noise margin operation. Int. J. Circuit Theory Appl. 43(11), 1637-1654 (2014)
16. Chopra, K., Shah, S., Srivastava, A., Blaauw, D., Sylvester, D.: Parametric yield maximization using gate sizing based on efficient statistical power and delay gradient computation. In: Proceedings of the IEEE/ACM international conference on computer-aided design, San Jose, pp. 1023-1028 (2005)
17. Choi, S.H., Paul, B.C., Roy, K.: Novel sizing algorithm for yield improvement under process variation in nanometer technology. In: Proceedings of the ACM/IEEE design automation conference, San Diego, pp. 454-459 (2004)
18. Sinha, D., Shenoy, N.V., Zhou, H.: Statistical gate sizing for timing yield optimization. In: Proceedings of the IEEE/ACM international conference on computer-aided design, San Jose, pp. 1037-1042 (2005)
19. Agarwal, A., Chopra, K., Blaauw, D., Zolotov, V.: Circuit optimization using statistical static timing analysis. In: Proceedings of the ACM/IEEE design automation conference, Anaheim, pp. 338-342 (2005)
20. Singh, J., Nookala, V., Luo, T., Sapatnekar, S.: Robust gate sizing by geometric programming. In: Proceedings of the ACM/IEEE design automation conference, Anaheim, pp. 315-320 (2005)
21. Srivastava, A., Sylvester, D., Blaauw, D.: Statistical optimization of leakage power consider process variations using dual-Vth and sizing. In: Proceedings of the ACM/IEEE design automation conference, San Diego, pp. 773-778 (2004)
22. Srivastava, A., Sylvester, D., Blaauw, D.: Power minimization using simultaneous gate sizing, dual Vdd and dual Vth assignment. In: Proceedings of the ACM/IEEE design automation conference, San Diego, pp. 783-787 (2004)
23. Abbas, Zia, Olivieri, Mauro, Yakupov, Marat, Ripp, Andreas: Design centering/yield optimization of power aware band pass filter based on CMOS current controlled Current Conveyor (CCCII+). Microelectron. J. 44(4), 321-331 (2013)
24. Abbas, Z., Yakupov, M., Olivieri, M., Ripp, A., Strobe, G.: Yield optimization for low power current controlled current conveyor. In: Proceedings of 25th symposium on integrated circuits and systems design (SBCCI) (2012)
25. Abbas, Z., Khalid, U., Olivieri, M.: Sizing and optimization of low power process variation aware standard cells. In: IEEE international integrated reliability workshop final report (IIRW), pp. 181 (2013)
26. Mani, M., Devgan, A., Orshansky, M.: An efficient algorithm for statistical power under timing yield constraints. In: Proceedings of the ACM/IEEE design automation conference, Anaheim, pp. 309-314 (2005)
27. Davoodi, A., Srivastava, A.: Variability driven gate sizing for binning yield optimization. In: Proceedings of the ACM/IEEE design automation conference, San Francisco, pp. 956-964 (2006)
28. Singh, J., Sapatnekar, S.S.: A scalable statistical static timing analyzer incorporating correlated non-Gaussian and Gaussian parameter variations. IEEE Trans. Comput. Aided Des. Integr. Circuit Syst. 27(1), 160-173 (2008)
29. HSPICE: MOS Reliability Analysis (MOSRA), Online: http:// www.synopsys.com/products/mixedsignal/hspice/hspice.html
30. Online: http://www.muneda.com/Products_Statistical-Circuit-\& - Yield-Optimization
31. Abbas, Z., Mastrandrea, A., Olivieri, M.: A Voltage-based leakage current calculation scheme and its application to nanoscale MOSFET and FinFET standard-cell designs. IEEE Trans Very Large Scale Integr. (VLSI) Syst. 22(12), 2549-2560 (2014)
32. Abbas, Z., Olivieri, M.: Impact of technology scaling on leakage power in nano-scale bulk CMOS digital standard cells. Microelectron. J. 45(2), 179-190 (2014)
33. Sobe, U., Rooch, K.-H., Ripp, A., Pronath, M.: Robust analog design for automotive applications by design centering with safe operating areas. IEEE Trans. Semicond. Manuf. 22(2), 217-224 (2009)
34. Antreich, K.J., Koblitz, R.K.: Design centering by yield optimization. IEEE Trans. Circuits Syst. 2, 43 (1982)
35. Antreich, K.J., Graeb, H.E.: Circuit optimization driven by worstcase distances. The Best of ICCAD-20 Years of Excellence in Computer-Aided Design, pp. 585-585. Kluwer Academic Publisher, Boston (2003)

[^0]:    Zia Abbas
    ziaabbaszaidi@gmail.com
    1 Department of Information Engineering, Electronics and Telecommunication, Sapienza University of Rome, Rome, Italy
    2 MunEDA GmbH, Munich, Germany

[^1]:    ${ }^{1}$ PAR1 is one of the most dominant global process parameters characterized in the target technology PDK. It depends on several physical process parameters through confidential equations.

