# A Comparative Study of Two Adaptive Continuous-Time Filters for Decision Feedback Equalization Read Channels

Nuno de Figueiredo Garrido<sup>1</sup>, José E. Franca<sup>1</sup> and John G. Kenney<sup>2</sup>

<sup>1</sup>Department of Electrical and Computer Engineering, Integrated Circuits and Systems Group Av<sup>a</sup> Rovisco Pais, 1, 1096 Lisboa Codex, Portugal garrido@ecsm4.ist.utl.pt, franca@ecsm4.ist.utl.pt

> <sup>2</sup>Department of Electrical and Computer Engineering Oregon State University, Corvallis, OR 97331 USA kenney@next246.ece.orst.edu

**Abstract**\* - This paper presents a comparative study of two adaptive continuous-time 3rd order allpass equalizers for magnetic disk decision feedback equalization read channels. These are based on adaptive current-mode Gm-C structures employing low-mismatch high bandwidth pseudo-differential balanced transconductors and polarized MOSFET arrays as integrating capacitors. Transistor level simulation results are presented to demonstrate the performance characteristics of both structures.

# INTRODUCTION

In recent years various systems based on Decision Feedback Equalization (DFE) [1-3] have been reported for magnetic head read channels. DFE systems using digital FIR filter techniques have been able to meet the increase of data acquisition rates but at the expense of complexity and power dissipation. More recently, however, low end drives have prompted considerable efforts [4-7] for developing a low power continuous-time adaptive forward equalizer alternative to the FIR approach. This paper presents a comparative study of two such continuous-time adaptive equalizers designed to work with a sampling frequency of 100 MHz and which consume approximately 3 mW at 3.3 V supply voltage. This is less than one tenth of traditional FIR power needs. and practically independent of the sampling-frequency at the input of the slicer.

# **EQUALIZER ARCHITECTURE**

DFE read channels basically consist of two equalizing filters and a decision element (*slicer*), as shown in the block diagram of Fig. 1. The forward equalizer is used for *precursor* ISI cancellation while the backward equalizer is a non linear *post cursor* ISI remover. It is of

considerable interest that both filters operate in current-mode so that the outputs of these filters are added in the current summing node that precedes the sampling switch. The adaptation process depends on the generation of the error signal  $e_k$  estimated by the difference between the prediction value at the input of the slicer and the data decision at its output.



Fig. 1 - Block diagram of a DFE read-head channel.

This paper is concerned with the design of the forward equalizer using adaptive continuos-time structures. For a 100 MHz sampling frequency and the following *a priori* pole location derived from [8]

Real Pole
$$f = 8 \text{ MHz}$$
Complex Poles $f_0 = 26 \text{ MHz}$  $Q = 0.6$ 

the system transfer function is expressed by

$$H(s) = \frac{-S^3 + 3.26 \cdot 10^8 S^2 - 4.1308 \cdot 10^{16} S + 1.3754 \cdot 10^{24}}{S^3 + 3.26 \cdot 10^8 S^2 + 4.1308 \cdot 10^{16} S + 1.3754 \cdot 10^{24}}$$
(1)

# **ADAPTIVE GM-C ARCHITECTURES**

For the above specifications, two Gm-C current-mode structures were designed and compared based on transistor level simulations. Both architectures adapt using LMS modified algorithms [9], and allow the parasitic input capacitance in the Gms to be taken into

<sup>\*</sup> This work was partially supported by the national agency for scientific and technology research (JNICT) under grant no. PRAXIS XXI/BD/2884/94

account for very high frequency operation. The automatic tuning of the poles frequency also compensates process tolerances that influence the effective value of the active devices and capacitors. The equalizers linearity is mainly determined by the linearity of the transconductors and integrating capacitors. The DC voltage inherent to the simulated structures biases these transistors well beyond their threshold voltage for enhanced linearity behavior.

# **Canonical Structure**

Firstly, we considered the canonical structure illustrated in Fig. 2. It is composed of four equal value pseudo-differential transconductors embedded in a grounded capacitive network.



Fig. 2 - Canonical structure.

The corresponding 3rd order state-space system can be expressed as

$$\begin{cases} \mathbf{i} = [\mathbf{A}] \cdot [\mathbf{i}] + [\mathbf{B}] \cdot \mathbf{i}_{in} \\ \mathbf{i}_{iout} = [\mathbf{C}]^{\mathrm{T}} \cdot [\mathbf{i}] + \mathbf{D} \cdot \mathbf{i}_{in} \end{cases}$$
(2)

where the system matrices are given by

$$[A] = \begin{bmatrix} -\frac{gm_0}{C_0} & -\frac{gm_0}{C_0} & -\frac{gm_0}{C_0} \\ \frac{gm_1}{C_1} & 0 & 0 \\ 0 & \frac{gm_2}{C_2} & 0 \end{bmatrix} [B] = \begin{bmatrix} gm_0/C_0 \\ 0 \\ 0 \end{bmatrix} [C] = \begin{bmatrix} 2 \\ 0 \\ 2 \end{bmatrix}, D = -1$$

Notice that matrix [A] assumes the typical *row-shape* characteristic of canonical structures. The system transfer function is thus given by

$$H(s) = \frac{-S^3 C_0 C_1 C_2 + S^2 C_1 C_2 gm - S C_2 gm^2 + gm^3}{S^3 C_0 C_1 C_2 + S^2 C_1 C_2 gm + S C_2 gm^2 + gm^3}$$
(3)

Considering equal-valued transconductors with a nominal transconductance value of 60  $\mu$ S and after subtracting the effect of the parasitic input capacitance of the Gms we obtain the following nominal values for the integrating capacitors

$$C_0 = 0.083 \text{ pF}, C_1 = 0.47 \text{ pF}, C_2 = 1.8 \text{ pF}.$$

# **Orthonormal Structure**

In alternative to the canonical structure described before we also considered the orthonormal structure represented in Fig. 3. Although the design of the orthonormal structure is usually a more complex approach, it can take a rather simplified format for the allpass filter. Moreover, it uses only one of the state variables to build the allpass current output wave and thus making it more immune to noise and offset problems than the previous canonical structure.



Fig. 3 - Orthonormal structure.

The corresponding 3rd order state-space system is also expressed by matrix equation (2) but the system matrices are now given by

$$[A] = \begin{bmatrix} -\frac{gm_0}{C_0} & -\frac{gm_0}{C_0} & 0\\ gm_1/C_1 & 0 & -\frac{gm_1}{C_1}\\ 0 & \frac{gm_2}{C_2} & 0 \end{bmatrix}, [B] = \begin{bmatrix} gm_0/C_0\\ 0\\ 0\\ 0 \end{bmatrix}, [C] = \begin{bmatrix} 2\\ 0\\ 0\\ 0 \end{bmatrix}, D = -1$$

A simple scaling of the system state-variables would transform it in the orthonormal ladder structure proposed in [11]. Hence, since the filter satisfies Lyapunov's equation

$$AK + KA^T + 2\pi bb^T = 0 \tag{4}$$

all the system state-variables are orthogonal and the dynamic range is optimized. The system transfer function for the structure in Fig. 3 is given by

$$H(s) = \frac{-S^3 C_0 C_1 C_2 + S^2 C_1 C_2 gm - S(C_0 + C_2) gm^2 + gm^3}{S^3 C_0 C_1 C_2 + S^2 C_1 C_2 gm + S(C_0 + C_2) gm^2 + gm^3}.$$
 (5)

Considering again equal-valued transconductors with the same nominal value of 60  $\mu$ S and after subtracting the effect of the input capacitance of the Gms we obtain the following nominal values for the integrating capacitors

$$C_0 = 0.102 \text{ pF}, C_1 = 0.49 \text{ pF}, C_2 = 1.77 \text{ pF}.$$

## Adaptive Capacitor Arrays

The adaptation of the Gm-C filters previously described is achieved by means of integrating capacitor structures  $C_i$  consisting of a constant *course* MOSFET capacitor  $C_i$ ' in parallel with an N-bit digitally controlled *fine* tuning capacitor array  $\Delta C_i$ , as shown in Fig. 4.



Fig. 4 - Integrating capacitors are formed by a fixed capacitor in parallel with a digitally controlled capacitor-array.

 $C_i = C_i' + \Delta C_i ,$ 

The total integrating capacitance is given by

k=0

where

$$\Delta C_{i} = \sum_{k=1}^{N} C_{ik} \cdot Bit_{ik} , C_{ik} = 2^{k} \cdot C_{iN} .$$
(7)

The minimum value C<sub>i</sub>' and the maximum value  $C_i' + max(\Delta C_i)$  of each integrating capacitor  $C_i$  are dimensioned to allow the desirable placement of the poles, even under worst case process tolerances that influence the actual value of Gms and of the integrating capacitors. The number of adaptation bits must provide sufficient adaptation precision of the arrays without unduly increasing the circuit complexity. For both structures described before we considered N = 4-bit capacitor arrays made of biased 12.5 fF unit size transistor cells that can be switched on and off by the adaptive control logic. The adaptation process is assumed to be done during the clock recovery preamble and be stable at the decision instants. Alternatively the capacitor array can be loaded in parallel and subsequently adapted to optimum values.

#### **Transconductors**

The transconductors employed in the above filters are based on balanced pseudo-differential lossy-C structures, as shown in Fig. 5. Unlike in the circuit used in [10], biasing is provided by the feedback loops established in the filter, yielding improved stability and noise immunity. Moreover, the transistors dimensions determining the biasing voltages were calculated to minimize the allowed mismatch while maintaining performance. maximum frequency Computer simulations showed that such transconductors are capable of maintaining the correct operation of the filter for supply voltages as low as 1.8 V.



Fig. 5 - Balanced pseudo-differential transconductor.

#### **RESULTS AND DISCUSSION**

## **Frequency Response**

(6)

Transistor level simulations of both structures with nominal integrating capacitance values produce the amplitude and phase versus frequency response characteristics shown in Fig. 6.(a) and Fig. 6.(b), respectively for the canonical and orthonormal structures. Whereas with the response of the canonical structure there is a parasitic zero-pair mismatch in state 450 MHz variable I<sub>In2</sub> around in the orthonormal structure all state variables I<sub>Ini</sub> nearly match the ideal IIdeali amplitude and phase characteristics well over 1GHz.



Fig. 6 - Frequency response of the (a) canonical and (b) orthonormal filter structures, for nominal integrating capacitance values.

This shows that under identical design conditions the orthonormal structure has a better high frequency performance behavior. Besides, the orthonormal structure has improved adaptability capabilities since it allows independent pole tuning.

# **Transient Response**

The transient response of both structures was analysed using an input corresponding to measured data [\*] from the magnetic read head. This waveshape  $V_{in}$  represents consecutive transitions, one up and one down, usually mentioned as *dibit* response. The resulting equalized transient response of the orthonormal and canonical outputs are superimposed and are both represented by  $I_{real}$  in Fig. 7, showing that both structures practically match the predicted response from the ideal implementation  $I_{Ideal}$ .



Fig. 7 - Dibit-response of the Allpass Filter.

### **CONCLUSIONS**

This paper presented a comparative study of two continuous-time equalizers for DFE read channels. They can both operate with supply voltages as low as 1.8 V while reducing consumption by a factor of 10 to 100 compared to conventional FIR digital equalizers exhibiting equivelent performance. Besides its improved adaptability, the orthonormal structure shows improved frequency response over the canonical structure and hence suggests that the orthonormal structure is a better realization of the allpass forward equalizer, specially at higher data rates.

#### REFERENCES

[1] K. Fisher, J. Cioffi and C. M. Melas, "An adaptive RAM-DFE for Storage Channels", IEEE Trans. on Com., vol. COM-39, no. 11, pp. 1559-1568, Nov. 1991.

[2] Jackyun J. Moon and L. Richard Carley, "Performance Comparison of Detection Methods in Magnetic Recording", *IEEE Trans. on Magn.*, vol. 26, no. 6, pp. 3155-3172, Nov. 1990.

[3] John G. Kenney, L. Richard Carley and Roger W. Wood, "Multi-level Decision Feedback Equalization for Saturation Recording", *IEEE Trans. on Magn.*, vol. 29, no. 3, pp. 2160-2171, Jul. 1993.

[4] John G. Kenney and Roger Wood, "Multi-level Decision Feedback Equalization: An efficient Realization of FDTS/DF", *IEEE Trans. on Magn.*, vol. 31, no. 2, Mar. 1995.

[5] Nicholas P. Sands et al., "A 200Mb/s Analog DFE Read Channel", *Proc. of ISSCC96*, pp. 72-73, 1996.

[6] Asad A. Abidi, "Integrated Circuits in Magnetic Disk Drives", *IEEE Trans. on Magn.*, vol. 31, no. 2, Mar. 1995.

[7] Joshua C. Park et al., "High-Speed Current-Mode Equalizers", *Proc. IEEE ISCAS*, vol. 2, pp. 1033-1036, 1995.

[8] Peter McEwen and John G. Kenney, "Allpass Forward Equalizer for Decision Feedback Equalization", *IEEE Trans. on Magn.*, vol. 31, no. 6, pp. 3045-3047, Nov. 1995.

[9] Ayal Shoval, David A. Johns and W. Martin Snelgrove, "Comparison of DC Offset Effects in Four LMS Adaptive Algorithms", *IEEE Trans. Circuits Syst. II*, vol. 42, no. 3, Mar. 1995.

[10] W. Martin Snelgrove and Ayal Shoval, "A Balanced  $0.9\mu$ m CMOS Transconductance-C Filter Tunable Over the VHF Range", *IEEE Trans. Circuits Syst. II*, vol. 39, no. 6, Mar. 1992.

[11] David A. Johns, W. Martin Snelgrove and Adel S. Sedra, "Orthonormal Ladder Filters", *IEEE Trans. Circuits Syst.*, vol. 36, no. 3, Mar. 1989.

[\*] Courtesy of IBM.