# Analysis of Digitally Controlled Delay Loop-NAND Gate for Glitch Free Design

S. Karpagambal, PG Scholar, VLSI Design, Sona College of Technology, Salem, India. *e-mail:karpagambals.nsit@gmail.com*  M.S. Thaen Malar, Assistant Professor, ECE department, Sona College of Technology, Salem, India. *e-mail: thaenmalarms@gmail.com* 

*Abstract* - This paper presents a glitch free NAND based digitally controlled delay-lines for the avoidance of glitches. DCDL circuit uses control bits which can be generated using circuits called driving circuits. Different techniques of driving circuits are proposed to reduce the power consumption and the critical path delay. The proposed NAND based DCDLs have been designed in 90nm CMOS technology and it is adopted in the PLL application in order to reduce the power and delay time too. The analysis of present and proposed NAND based DCDL has been represented. Simulation result shows that the circuits designed with modified DCDL reduce both the power consumption and critical path delay.

Keywords – Digitally controlled delay line, NAND based DCDL, glitches, Driving circuits.

#### \*\*\*\*\*

## I. INTRODUCTION

NAND based DCDL is a digital circuit whose delay is controlled by the digital control word. DCDL plays an important role in many applications such as All-Digital Phase Locked Loop (ADPLL) [3], All Digital Delay Locked Loop (ADDLL) [4], [5], All Digital Spread-Spectrum Clock Generator (SSCG) [2], Clock Generators, microprocessors etc.

Glitching is the most common design problem in digital circuits which may affect the results such as loss of data, increased throughput and power consumption. An electronic glitch is an unwanted pulse which occurs in a digital circuit.

In other perception, glitch is an undesired transition or unpredicted output of a digital circuit which occurs before the signal settles to its specified value and hence it results in false output. Glitches occur due to the propagation delay in the digital circuit. The proposed NAND based DCDL avoids the glitches problem and also achieves the low power and delay time.

#### II. EXISTING METHODOLOGY

#### A. Glitches problem of NAND based DCDL

NAND based DCDL is constructed by a series of delay elements (DEs) [1]. Each delay element is composed by four NAND gates. In Fig.1, gates marked with 'A' are the fast input of each NAND gate and 'D' are the dummy cells used for load balancing. The delay of the DCDL circuit is controlled through the control bits ( $S_i$ ), i.e.,  $S_0$ ,  $S_1$ ,  $S_2$ ,  $S_3$  and S'i are complementary of those control bits.



Fig.1.Single glitch when the control code increased by one



Fig.2. Schematic of NAND based DCDL with glitches

Consider the situation if the control code 'c' is switched from 1(s=0,1,1,1) to 2(s=0,0,1,1), glitches are generated in two different paths as shown in red lines. If it is one bit variation, a single glitch occurs. The corresponding schematic diagram of NAND based DCDL with glitches is shown in Fig.2.The control bits Si encode the delay control code c.

If i<c, then Si=0 (pass state); if i $\geq$ c, then Si=1 (turn state); where i is the number of stages, c is the control code and Si is the control-bits.



Fig.3. Multiple glitches when the control code increased by more than one

Fig.3 shows, if the control code 'c' is switched from 1(s=0,1,1,1) to 3(s=0,0,0,1), glitches are generated in four different paths as shown in red lines. If there were more than one bit variation, then there would be the occurrence of multiple glitches.

# B. Glitch-free NAND based DCDL:

Glitches can be avoided by adding the delay cells 'D' in each stage of DCDL as shown in Fig.4, so that, each delay element in DCDL requires two sets of control bits Si and Ti which controls the DCDL with the conditions:

Consider the state if i<c, then Si=0 and if i  $\geq$ c, then Si=1; and also the control code Ti=1 and Tc+1=0 for i $\neq$ c+1.



Fig.4.Schematic of glitch-free NAND based DCDL

The three possible delay element states of glitch free DCDL and the corresponding values of Si and Ti are shown in the table I.

# TABLE I

# POSSIBLE STATES OF DE IN GLITCH-FREE DCDL

| $\mathbf{S}_{\mathbf{i}}$ | T <sub>i</sub> | DE STATE  |
|---------------------------|----------------|-----------|
| 0                         | 1              | Pass      |
| 1                         | 1              | Turn      |
| 1                         | 0              | Post-Turn |

# III. DRIVING CIRCUIT

A. Double clocked sense amplifier based flip-flop

The existing DCDL uses the double clocked flip-flop as a driving circuit [1], [6]. This is one of the special flip-flops which employs two different clock signals, so that it can provide different delays for LH and HL transitions. One of these clock signals is CLH. i.e., clock signal rises when low to high transitions.

Another one is CHL. i.e., Clock signal falls when high to low transitions. But this too have some of the drawbacks such as consumption of more power and consumes more delay time.

This sense amplifier based flip-flop consists of SA (sense amplifier) in the first stage and set-reset (SR) latch in the second stage. This technique is shown in the Fig.5.



Fig.5. Schematic of Existing DCDL with double clocked sense amplifier based flip-flop

International Journal on Recent and Innovation Trends in Computing and Communication Volume: 3 Issue: 2

## IV. PROPOSED DCDL SYSTEM

Proposed DCDL uses various flip-flop techniques as a driving circuit. This thereby reduces power consumption and path delay.

### A. Dual edge triggered sense amplifier based flip-flop

This flip-flop provides the pulse at both rising and falling edges. It can be constructed using three stages. They are pulse generating stage, sensing stage and latching stage. The first stage is used to generate the pulses; second stage is used to sense the pulse and third stage used to produce the output at rising and falling edges. The main advantage of this flip-flop is consuming less power rather than the other proposed flip-flop techniques. This technique is represented in Fig.6.



Fig.6. Schematic of Proposed DCDL with dual edge triggered sense amplifier based flip-flop

#### B. NIKOLIC- sense amplifier based flip-flop

A clocked CMOS based design is shown in the Fig.7. It can be constructed using inverter, cross coupled inverter, PMOS transistors at both Q and QB and four extra transistors are used to drive the flip-flop. A role of this flip-flop is to reduce the use of clock signal so that NIKOLIC latch had a better power consumption.



Fig.7. NIKOLIC- sense amplifier based flip-flop

# V. SIMULATION ANALYSIS A. Simulation result of glitches in NAND based DCDL

The schematic of NAND based DCDL circuit is designed in DSCH tool and simulated with the help of MICROWIND tool. The parameter description of the below simulation result with initial input In, output OUT and control bits S0, S1, S2, S3.



Fig.8.Simulation result of glitches in NAND based DCDL

# B. Simulation result of glitch free NAND based DCDL



Fig.9. Simulation result of glitch free NAND based DCDL

During the switching activity, the output of the DCDL produces without glitches.

C. Simulation result of DCDL with double clocked flipflop



Simulation result of Existing DCDL with double clock flip-flop as shown in the fig.10.

D. Simulation result of proposed DCDL with dual edge triggered flip-flop



Fig.10. Simulation result of proposed DCDL with dual edge triggered flip-flop

This is the simulation result of proposed DCDL with dual edge triggered flip-flop. It consumes less power than existing DCDL.





Fig.11. Comparison chart for power, area and delay

The result analysis shows that the dual edge triggered sense amplifier based flip-flop had better performances in power and delay than conventional sense amplifier flip-flop.

# VI. CONCLUSION

In this paper, a glitch-free NAND based DCDL has been presented which avoids the glitch problem. Two different techniques of driving circuit have been considered to generate the control bits for DCDL. By using these techniques, low power consumption and critical path delay are achieved. All the simulation results are carried out using MICROWIND technology, designed at 90nm CMOS technology.

## FUTURE WORK

The future work may be preceded with this proposed DCDL by implementing it in applications such as Phase Locked Loop, which reduces power consumption and delay time.

#### REFERENCES

- David De Caro, "Glitch Free NAND-Based Digitally Controlled Delay Lines", IEEE Trans. Very Large Scale Integr. (VLSI) Syst, vol. 21, no. 1, Jan 2013.
- [2] D. D. Caro, C.A.Romani, N.Petra, A.G.M.Strollo and C.Parrella, "A 1.27 GHz, all digital spread spectrum clock generator/synthesizer in 65 nm CMOS", IEEE J. Solid-state Circuits, vol. 45, no. 5, pp. 1048–1060. May 2010.
- [3] J. A. Tierno, A. V. Rylyakov, and D. J. Friedman, "A wide power supply range, wide tuning range, all static CMOS all digital PLL in 65nm SOI", IEEE J. Solid-state circuits, Vol. 43, no. 1, pp. 42-51, Jan.2008.
- [4] R. J. Yang and S. I. Liu, "A 2.5 GHz all digital delay locked loop in 0.13 mm CMOS technology," IEEE J. Solid-state Circuits, vol. 42, no.11, pp. 2338–2347, Nov. 2007.
- [5] R. J. Yang and S. I. Liu, "A 40-550 MHZ harmonic –free all digital delay locked loop using a variable SAR algorithm", IEEE J. Solid-state circuits, Vol. 42, no. 2, pp. 361-373, Feb.2007.
- [6] B. Nikolic, V. G. Oklobdzija, V. Stajanovic, W. Jia, J. K. Chiu, and M.M. Leung, "Improved sense-amplifier based flip-flop: Design and measurements", IEEE J. Solid-state Circuits, vol. 35, no. 6, pp. 876–883, Jun. 2000.

#### Authors



1S.karpagambal is PG scholar in VLSI design, at Sona College of Technology. She received the B.E degree in electronics and communication engineering from the Narasu's Sarathy Institute of Technology. She has published papers on various national conferences. Her area of interests includes VLSI Design and Integrated circuits.



<sup>2</sup>M.S.Thaen Malar is a Postgraduate Degree holder in Applied Electronics, working as an Assistant Professor in the department of Electronics and Communication engineering at Sona College of Technology for the past two years. She is a Lifetime Member of Indian society of Technical Education. She has published many papers on various International journals and

International conferences. Her area of interests includes VLSI Design, Communication Engineering, DSP Integrated circuits and Antennas.