# Booth Multiplier Based on Low Power High Speed Full Adder With Fin_FET Technology 

Ekaterina Katya<br>Professor, Department of Wireless Engineering, State University Russia


#### Abstract

This paper proposes a novel $\mathrm{F}_{\text {in }}$ FET-based HSFA for the multiplier in order to overcome the issues of low speed operation. It is advantageous to use $F_{\text {in }}$ FETs to construct the arithmetic circuit while assessing the available works. The carry propagation and slow operation of the old technique are disadvantages. The CMOS-based compressor circuit, on the other hand, suffers from leakage current, which reduces its driving capabilities. High current DSP applications are well matched to the design's specifications. Even with a supply voltage of 1 volt, the proposed device has a decent driving capability. As a result, the circuit runs more quickly and has less latency. A transmission gate is used in the design of the suggested adder structure to selectively block or transfer data from the input to output. Half adder and adder are shown in the following illustrations. The smaller the transistor count, the less power it uses. The suggested $\mathrm{F}_{\text {in }}$ FET design for the smaller transistors has a superior driving capability than the CMOS equivalent. Additionally, when cascading, the Fin FET based adder may contribute to superior switch performance, such as when using ripple carry adder. There is also the possibility of a low operation, which may operate at Low wattage Electronic designs for high-performance and small devices have become increasingly dependent on the use of VLSI circuits. The power of a processor is determined in large part by the multiplier used in its design. Multiplier factor booth coding is being used to reorder the input bits in order to reduce facility use. The booth decoder works by rearranging the specified booth equivalent. The Booth decoder has the ability to expand the range of zeros. As a result, the power consumption of the design will be decreased even more. As soon as the input bit constant drops below zero, related rows or columns of an adder must be disabled, if possible.


Keywords- Fin Field-Effect Transistor (Fin FET), CMOS (Complementary Metal-Oxide Semiconductor)

## I. Introduction

CMOS has lost its credibility in the area of integrated circuits as a result of the scaling beyond 45 nm method. $\mathrm{F}_{\text {in }}$ FET-based circuits have been the subject of several studies in the literature. The biggest problem of CMOS transistors is that they use a lot of power and have a lot of leakage current.



Fig 1.1 Schematic diagram of FET (Filed Effect Transistor)
Many flip flops may share a pulse generator, which reduces power consumption and chip space. Aside from
switching input signals, the speed was practically exactly the same with the addition of an IC Circuit. For example, the clock gated sense amplifier flip flop with variable approach was found to increase design performance, operating speed and produce improved power efficiency. Power supply reduction has been explored in the context of saving energy. By applying an electric field, a field-effect transistor (FET) may change the width of a conducting channel in a semiconductor (hence the term field-effect transistor) JFETs are another form of FET that are not made using the metaloxide manufacturing process. n-channel and p-channel FETs are available for each of these three groups.

## II. LITERATURE SURVEY

Designing VLSI circuits with low power and low voltage is an exciting prospect. In microprocessors and digital signal processors, adding is the most common arithmetic operation. For signed multiplication, the Modified Booth Multiplier is one of the methods to choose from. The quickest multiplier is what it is most often used for. Conventional and GDI (Gate

International Journal on Future Revolution in Computer Science \& Communication Engineering (IJFRCSCE)
ISSN: 2454-4248 Volume: 8 Issue: 1
DOI: https://doi.org/10.17762/ijfrcsce.v8i1.2086
Article Received: 24 December 2021 Revised: 16 February 2022 Accepted: 22 February 2022 Publication: 31 March 2022

Diffusion Input) techniques were used to create a low-power 8-bit Modified Booth multiplier.

According to Cadence, a comparative evaluation of all designs was performed using 180nm Technology [2]. An encoder, multiplier, and full adder include the multiplier and Booth encoder with partial product generators, and one-bit adders (half and full). By encoding signed integers to the 2 's complement [3], Booth multiplication allows for smaller, quicker multiplication circuits. VLSI architectural design necessitates high-performance, small-footprint, and low-power arithmetic processing units. A multiplier is a crucial component in the design of systems using digital signal processing and other applications. According to research, microprocessor and DSP algorithms conduct multiplication operations in more than $70 \%$ of all instructions sent to the processor. Consequently, these processes take longer to complete [4].

VLSI chips are increasingly being used to create more complex signal processing systems[5-8]. The amount of zeros in the multiplicand will grow as a result of this booth decoder. The booth multiplier features a booth decoder that translates the provided input into the booth equivalent. As a result, the design's power consumption may be lowered by reducing the number of switching activities. This component's switching behavior may be predicted by setting the input bit coefficient to zero, which disables all rows and columns [9-12]. The multiplier determines the speed of the CPU.

So there is a need of high speed multiplier. For example, dynamic domino logic gates are quicker and need less space, but total power consumption might be much greater than that of static gates [12-17]. Partially completed products are taken into account when multiplying speed booth multipliers. Speed of partial product increases as booth multiplier reduces necessary partial product by half. An encoder, partial product generating unit, and adder circuit make up the booth multiplier [18-20] converting redundant data to binary. It is possible to get M partial products with N bits in each partial product by multiplying two integers (one with an M-bit multiplicand and one with an N -bit multiplier). In a multiplier, this creates a multiple-forming circuit [21].

## III. PROPOSED METHODOLOGY

The different complete adder circuits for low power delay products have been examined. When the adder is run at a lower power or delay, the circuit as a whole performs better and consumes less power. A 10T adder method is a low-power
delay product full adder circuit with a low transistor count. One of a kind 10T delay product complete adder circuits were shown. Tanner EDA tools with 45 nm technology are used to simulate the CMOS adder, 10T adder, and the suggested 10T adder's performance in order to assess its viability.

Design and simulation of the full adder and array multiplier were carried out using 45 nm Technology and the designs were implemented in the previous standard Gate Diffusion Method (GDI), modified GDI to achieve a good 0and CMOS Technology. The auto-tuned proportional integral derivative controllers are intended for use in situations where load changes are foreseen and where quick and precise control action is required. In order to respond quickly and accurately, Cascade controllers are built. Single-loop controllers may be controlled more effectively with a cascade system controller. Auto-tuning a cascade controller system may be accomplished via a technique known as relay feedback. For a single-loop feedback controller, the standard on-off relay oscillation is prolonged. The cascade controller tuning approach provided in Application is used to achieve the controller's parameter with the lowest possible computational cost. For various supply voltages, sources and delays have been estimated and studied.

The 10T full adder has a considerable delay owing to the circuit's several stages. There is a new 4T XOR gate suggested to solve this issue. There are few transistors in this gate yet it gives great speed and low power consumption at the lowest possible cost. The $\mathrm{N}_{1}, \mathrm{P}_{2}$ transistors are turned on and the $\mathrm{N}_{2}$, $P_{1}$ transistors are turned off when the input combination $a=1$ and $\mathrm{b}=0$ is entered. Due to the $\mathrm{P}_{2}$ transistor, the output is a logic 1 because of input a's logic 1. Similarly Toggling ON the $\mathrm{N}_{2}$ and $\mathrm{P}_{1}$ transistors and OFF the $\mathrm{N}_{1}$ and $\mathrm{P}_{2}$ transistors is accomplished when $\mathrm{a}=0$ and $\mathrm{b}=1$.


Fig 3.1 Schematic Diagram For The Proposed System

International Journal on Future Revolution in Computer Science \& Communication Engineering (IJFRCSCE)
ISSN: 2454-4248 Volume: 8 Issue: 1
DOI: https://doi.org/10.17762/ijfrcsce.v8i1.2086
Article Received: 24 December 2021 Revised: 16 February 2022 Accepted: 22 February 2022 Publication: 31 March 2022

Logic 1 at input b is linked to $\mathrm{P}_{1}$ transistor, hence the output is logic 1. $\mathrm{P}_{1}, \mathrm{P}_{2}$ turn on and $\mathrm{N}_{1}, \mathrm{~N}_{2}$ switch off simultaneously when the two inputs are both zero, resulting in a zero-volt output. The original $10-\mathrm{T}$ schematics may be rearranged by substituting safe transmission gates for harmful single-pass transistors that were previously used in the circuit. However, the non-ideal internal levels of the Micro wind XOR gate do not lead to a proper inverter simulation, which has significant detrimental consequences. The simplest way to develop an XOR function is to just implement it.


Fig 3.2 Schematic Diagram of full adder using gates
The Full Adder sums the two inputs and returns a value. It may either be used in conjunction with other full adders, or it can be used as a standalone device. This essential building component for circuit applications, full adders have been a major focal area for scientists for several years.

Various logic models, each with its own virtues and limitations, were researched to construct reliable, simpler, with less power consumption, although the on chip space need is generally bigger compared to its dynamic cousin. Different logic approaches may be used to enhance the overall performance of a complete adder in these designs. 2CMOS, CPL, TGA, TFA, Hybrid, 14T, and 16T etc. belong to the first group.

Full adders 10T, 9T, and 8 T are part of the second group, which does not have full swing outputs. Since there are less transistors in this kind of XOR-XNOR circuit, the power consumption and heat dissipation are lower, and chip space is also saved.


Fig 4.1 Schematic Diagram of 10T Full adder
When $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{v}$, the suggested 10 T adder delivers power reduction of 41.65 percent compared to Conventional CMOS. In comparison to the 6 T adder, the proposed 10 T adder saves 41.65 percent electricity and 10.5 percent PDP.

TABLE I. TABULATION FOR 10 T FULL ADDER

| Adder type | No of <br> transistor | Power <br> saving | Delay | Input <br> Source |
| :---: | :---: | :---: | :---: | :---: |
| PROPOSED | 10 | $41.65 \%$ | 360 | 0.35 |
| EXISTING | 6 | $61.80 \%$ | 520 | 2.36 |

To illustrate the relationship between supply voltage and delay in an 8 T adder, we plotted the supply voltages $\mathrm{V}_{\mathrm{dd}}=1$ volt, $\mathrm{V}_{\mathrm{dd}}=0.75$ volt, and the proposed 8 T adder for each of these values. When can be observed from the graph, as supply voltage $\mathrm{V}_{\mathrm{DD}}$ is dropped, circuit latency increases.


Fig 4.2 Power Dissipation Comparitive Chart

International Journal on Future Revolution in Computer Science \& Communication Engineering (IJFRCSCE)
ISSN: 2454-4248 Volume: 8 Issue: 1
DOI: https://doi.org/10.17762/ijfrcsce.v8i1.2086
Article Received: 24 December 2021 Revised: 16 February 2022 Accepted: 22 February 2022 Publication: 31 March 2022


Fig 4.3 Output wave source of 10T Full Adder
A plot of supply voltage and power dissipation for CMOS, 10T and planned 10T adders is shown in Figure 4.3. Voltage $V_{D D}$ can be shown to have an immediate impact on the circuit's average power usage in this figure.


Fig 4.4 Schematic Diagram of 8T Full adder
As $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{v}$, the proposed 8 T adder saves $29.20 \%$ in power when compared to conventional CMOS. The suggested 8 T adder additionally delivers power savings of 29.20 percent and PDP savings of 12.3 percent compared to the 4 T adder.

TABLE II. TABULATION FOR 8 T FULL ADDER

| Adder Type | No of <br> transistor | Power <br> saving | Delay | Input <br> Source |
| :---: | :---: | :---: | :---: | :---: |
| Proposed | 8 | 29.20 | 230 | 6.00 |
| Existing | 4 | 49.17 | 284 | 0.54 |



Fig 4.5 Power Dissipation Comparative Chart
With $\mathrm{V}_{\mathrm{DD}}=1 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}=0.75 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}=0.75 \mathrm{~V}$ supply voltages, the CMOS adder, a 4 T adder and the planned 8 T adder all have the same latency. The circuit's propagation delay will grow if the supply voltage $\mathrm{V}_{\mathrm{DD}}$ is decreased. Increasing the delay reduces the adder's operating speed and efficiency.


Fig 4.6 Output wave source of 8 T Full Adder
Figure 4.6 illustrates supply voltage vs power dissipation for the CMOS adder, 4 T adder, and projected 8 T adder. Voltage $\mathrm{V}_{\mathrm{DD}}$ can be shown to have an immediate impact on the circuit's average power usage in this figure.

## V. CONCLUSION

XOR gate-based full adder has been shown in this work power and zone productive strategy for transistor-based full adder using suggested transistors. In terms of power consumption, the suggested full adder circuit is compared to previously disclosed full adder circuits. The reduced transistor count in the whole adder exhibits the improved power usage with higher yield flag levels. Operation performed is with high

International Journal on Future Revolution in Computer Science \& Communication Engineering (IJFRCSCE)
ISSN: 2454-4248 Volume: 8 Issue: 1
DOI: https://doi.org/10.17762/ijfrcsce.v8i1.2086
Article Received: 24 December 2021 Revised: 16 February 2022 Accepted: 22 February 2022 Publication: 31 March 2022
speed and little leakage. In standby mode, the Power Gating technology decreases the amount of electricity that flows through the system. Different voltage supplies are used to test various parameters.

## REFERENCES

[1] V. Chaitali and P A. Lathiya, " Performance Comparison of Carry Save Adder at $180 \mathrm{~nm}, 90 \mathrm{~nm}$ and 45 nm CMOS Technology," International Journal of Advanced Research in Computer Engineering \& Technology, 2016, pp. 1414-1419.
[2] Kumar, M. Kiran, Sai Anusha and G Rekha. "A Design of Low Power Modified Booth Multiplier." (2018).
[3] Gupta, Namrata. "Power aware \& high speed booth multiplier based on adiabatic logic." International Journal of Innovations in Engineering and Technology (IJIET) 2.3 (2013): 297-303.
[4] R Kalaimathil,"A Survey on Area Efficient Low Power High Speed Multipliers", International Journal for Research in Applied Science \& Engineering Technology, 2017, pp. 29322941
[5] J.Kaur, P.Shukla and N Kr. Gahlan, " FPGA Implementation of 4-Bit Multipliers," 2012 International Journal of Computer Science And Technology, 2012, pp. 484-487.
[6] A. S. Prabhu and V. Elakya, "Design of modified low power booth multiplier," 2012 International Conference on Computing, Communication and Applications, 2012, pp. 1-6, doi: 10.1109/ICCCA.2012.6179166.
[7] D. Govekar and A. Amonkar, "Design and implementation of high speed modified booth multiplier using hybrid adder," 2017 International Conference on Computing Methodologies and Communication (ICCMC), 2017, pp. 138-143, doi: 10.1109/ICCMC.2017.8282661.
[8] M. Singh, A. K. Maurya, S. P. Singh and S. K. Balasubramanian, " $6 \times 6$ booth multiplier implemented in modified split-path data driven dynamic logic," 2014 Students Conference on Engineering and Systems, 2014, pp. 1-4, doi: 10.1109/SCES.2014.6880117.
[9] A. Rajawat and A. Marwah, "GDI implementation of low power modified booth multiplier," 2016 Symposium on Colossal Data Analysis and Networking (CDAN), 2016, pp. 15, doi: 10.1109/CDAN.2016.7570923.
[10] Aravind Babu S, Babu Ramki S and Sivasankaran K, "Design and implementation of high speed and high accuracy fixedwidth modified booth multiplier for DSP application," 2014 International Conference on Advances in Electrical Engineering (ICAEE), 2014, pp. 1-5, doi: 10.1109/ICAEE.2014.6838565.
[11] S. Saravanan and M. Madheswaran, "Design of Hybrid Encoded Booth Multiplier with Reduced Switching Activity Technique and low power $0.13 \mu \mathrm{~m}$ adder for DSP block in
wireless sensor node," 2010 International Conference on Wireless Communication and Sensor Computing (ICWCSC), 2010, pp. 1-6, doi: 10.1109/ICWCSC.2010.5415884.
[12] B. Gowridevi, B. Gangadevi, A. V. Geethamani, T. Pavithra and S. R. Kumar, "Modified booth multiprecision multiplier with scalable voltage and frequency units," 2014 IEEE International Conference on Computational Intelligence and Computing Research, 2014, pp. 1-5, doi: 10.1109/ICCIC.2014.7238421.
[13] M. J. Rao and S. Dubey, "A high speed and area efficient Booth recoded Wallace tree multiplier for fast arithmetic circuits," 2012 Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics, 2012, pp. 220223, doi: 10.1109/PrimeAsia.2012.6458658.
[14] W. He, C. Liu, W. Liu and Y. Chen, "A high accuracy fixedwidth Booth multiplier using select probability estimation bias," 2014 4th IEEE International Conference on Information Science and Technology, 2014, pp. 385-388, doi: 10.1109/ICIST.2014.6920408.
[15] S. Sri Sakthi and N. Kayalvizhi, "Power aware and high speed reconfigurable modified booth multiplier," 2011 IEEE Recent Advances in Intelligent Computational Systems, 2011, pp. 352-356, doi: 10.1109/RAICS.2011.6069333.
[16] . T. Kukade, R. B. Deshmukh and R. M. Patrikar, "A Novel Parallel Multiplier for 2's Complement Numbers Using Booth's Recoding Algorithm," 2014 International Conference on Electronic Systems, Signal Processing and Computing Technologies, 2014, pp. 93-98, doi: 10.1109/ICESC.2014.103.
[17] R. Prathiba, P. Sandhya and R. Varun, "Design of high performance and low power multiplier using modified booth encoder," 2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT), 2016, pp. 794-798, doi: 10.1109/ICEEOT.2016.7754795.
[18] K. D. Rao, C. Gangadhar and P. K. Korrai, "FPGA implementation of complex multiplier using minimum delay Vedic real multiplier architecture," 2016 IEEE Uttar Pradesh Section International Conference on Electrical, Computer and Electronics Engineering (UPCON), 2016, pp. 580-584, doi: 10.1109/UPCON.2016.7894719.
[19] B. M. Pranay and S. Jandhyala, "Accuracy Configurable Modified Booth Multiplier Using Approximate Adders," 2015 IEEE International Symposium on Nanoelectronic and Information Systems, 2015, pp. 281-285, doi: 10.1109/iNIS.2015.50.

