# **RESEARCH PAPER**

# 15 GHz quadrature voltage controlled oscillator in 130 nm CMOS technology

PAOLO LUCCHI<sup>1,2</sup>, DAVIDE DERMIT<sup>1</sup>, GILLES JACQUEMOD<sup>3</sup>, JEAN BAPTISTE BEGUERET<sup>2</sup> AND MATTIA BORGARINO<sup>1</sup>

This paper reports a 15 GHz quadrature voltage controlled oscillator (QVCO) designed in a 130 nm CMOS technology. The phase noise performance of the QVCO and of a phase locked loop (PLL) where the QVCO was inserted were compared with the literature and with telecom standards and commercial products for broadcast satellite applications.

Keywords: DVBS, CMOS, QVCO, PLL, design, phase noise

Received 28 March 2011; Revised 25 August 2011; first published online 11 October 2011

## I. INTRODUCTION

The Ku-band is very interesting for mass market applications as satellite broadcasting and microwave link [1, 2]. In a Ku-band satellite receiver usually the signal picked-up by the dish antenna is amplified by a low noise amplifier (LNA) designed with compound semiconductor HEMT (high electron mobility transistor) and the local oscillator is a dielectric resonator oscillator. Both these facts do not allow for the fabrication of a monolithic receiver. Efforts have been made, in order to fabricate a monolithic satellite receiver using silicon-based technologies. Next Experience (NXP) commercializes a low noise block (LNB) integrating on the same die the down-conversion mixer, the VCO, and the PLL (phase locked loop). The chip is designed using a state-of-the-art SiGe Bipolar CMOS (BiCMOS) technology. It is worth here noticing that bipolar technologies were also used in the past to design a monolithic digital video broadcasting satellite (DVBS) receiver [3].

Recently, efforts have been also made to design a satellite receiver using CMOS technologies [1, 2]. In [1] the design was focused on the receiver chain only (LNA and mixer) while in [2] the whole LNB was addressed. In both the cases, the adopted technology was a 180 nm CMOS using a 1.8 V supply.

In all these efforts the DVBS receiver exhibits a superheterodyne block diagram constituted by two blocks: the LNB and the In-Phase/Quadrature (I/Q) tuner. The LNB downconverts the signal from the satellite to the IF frequency. The IF composite signal is then solved in its I and Q components by the tuner. The tuner is usually fabricated in a low-power CMOS technology while for the high-frequency LNB the only silicon-

<sup>2</sup>IMS Laboratory, University of Bordeaux 1, Talence, France.

<sup>3</sup>University of Nice-Sophia Antipolis, LEAT Laboratory, Valbonne, France. Corresponding author:

M. Borgarino

Email: mattia.borgarino@unimore.it

based commercial product is, at the best knowledge of the authors, the TFF1004HN chip fabricated using a 110 GHz  $f_T$  SiGe BiCMOS technology [4].

In the present paper a quadrature voltage controlled oscillator (QVCO) in a 130 nm CMOS technology is investigated having in mind the idea of replacing the previously sketched out traditional superheterodyne architecture with a direct conversion architecture where the LNB receives the composite signal from the satellite and provides at the output in one step the I and Q bit stream at the base band. The QVCO is indeed usually the preferred solution to generate in-quadrature signals with respect to poly-phase filters, ring oscillators, or frequency dividers. In the design of the QVCO attention should be paid to the phase noise, which is a very stringent specification for the satellite broadcasting, because of the use of Amplitude and Phase Shift Keying (APSK) modulation schemes that make the constellation round and therefore prone to suffer from cycle slips if the phase noise of the local oscillator is too high.

In particular, the central frequency was fixed at 15 GHz, to evaluate the technology capabilities not only for the ground receiver (e.g. in the DVBS the down-link frequency band is 10.7–12.75 GHz) but also for the on satellite receiver (e.g. in the DVBS the up-link frequency band is 12.9–18.4 GHz).

#### II. CIRCUIT DESIGN

Figure 1 depicts the schematic of the designed QVCO. The circuit was biased without current mirror for sake of phase noise minimization [5]. In addition, the lack of a current mirror allows to reduce the power consumption [6] and to avoid the introduction of a automatic amplitude control circuit [7].

All the transistors were designed multi-finger and with a minimum channel length (0.13  $\mu$ m). To get an equivalent admittance of the coupled pairs negative enough to compensate for the losses and robust enough against the fabrication tolerances, the p-channel transistors of coupled pairs were

<sup>&</sup>lt;sup>1</sup>DII, University of Modena and Reggio Emilia, Modena, Italy. Phone: +39 059 205 61 68.



Fig. 1. Schematic of the designed QVCO.

designed wider than the n-channel ones: the gate width of the p-channel transistors was fixed equal to 56  $\mu$ m and the gate width of the n-channel transistors was fixed equal to 10  $\mu$ m. For sake of good locking capability and of flicker noise minimization, the coupling n-channel transistors width was fixed equal to 16  $\mu$ m.

The tank was designed using a single octagonal coil differential inductor resonating with the parasitic capacitances. A compact model as that described in [8] was extracted from electromagnetic simulations carried out both with the 2D 1/2 electromagnetic simulator Momentum by Agilent Technologies and with the 3D electromagnetic simulator by CST. The inductor exhibits an inductance of about 290 pH and a maximum quality factor in the range of 27. It is worth pointing out that these values of inductance and quality factor are very close to those recently claimed in [9] for a 65 nm CMOS LC VCO working in the Ku-band.

To obtain tuning capability, two 20-finger accumulation MOS varactors with a minimum gate length of 350 nm were introduced [10].

## III. EXPERIMENTAL RESULTS

Figure 2 shows the microphotograph of the fabricated prototype. In the middle of the chip are visible the two inductors of the VCO core. In the microphotograph are also visible the two buffers to drive the load of the instruments. Under an experimental point of view, the use of the buffers is mandatory, in order to perform reliable measurements. Without buffers, the losses of the external load connected to the circuit during the characterization can degrade the VCO performance or,



Fig. 3. Comparison between measured and simulated frequency dependence on the tuning voltage.

on the other hand, high-Q lines connected to the pads via the coplanar probes and coaxial cables can improve the VCO performance.

The GSGSG pads for the differential in-phase  $(I^+, I^-)$  and in quadrature  $(Q^+, Q^-)$  RF output signals are visible on the top and on the bottom of the chip, respectively. At the left side the pad GSG pad for the tuning voltage  $(V_{tune})$  is visible. Eventually, three pads for the supply  $(V_{DD})$  are distributed along the pad ring. The chip size is 900 × 1100  $\mu$ m<sup>2</sup>, pads enclosed.

The differential output signals were made available to the single-ended input of the Agilent E4408B spectrum analyzer using a wideband Anaren 30070 hybrid.

Figure 3 reports the output frequency variation with the tuning voltage. A difference less than 1.3% between simulations and measurements was obtained on the whole tuning range. The carrier frequency ( $f_o$ ) goes from 14.6 to 15.8 GHz for  $V_{tune}$  ranging between 0 and 1.2 V corresponding to a tuning range of 7.4%. The QVCO delivers about -20 dBm on a 50  $\Omega$  load and it sinks 9.4 mA from a 1.2 V supply.

Phase noise measurements were carried out for  $V_{tune}$  ranging between 0 V and 0.6 V using an Agilent E5500 phase noise meter. Figure 4 shows the measured phase noise for  $f_0 =$ 14.6 GHz. The QVCO exhibits a phase noise of -106 dBc/Hz at the offset frequency ( $\Delta f$ ) of 1 MHz. This value is very close to the -107 dBc/Hz (at 1 MHz from a 10.7 GHz carrier) recently claimed for the VCO used in the PLL of a monolithic Ku-band receiver [2]. For other values of applied  $V_{tune}$  the phase noise did not change in agreement with simulations.



Fig. 2. Microphotograph of the fabricated QVCO.



Fig. 4. Comparison between measured and simulated phase noise.



Fig. 5. Simulated PLL phase noise (black curve) together with the single contributions of the PLL building blocks (white lines) compared with the DVBS standard and the commercial product TFF1004HN.



**Fig. 6.** FOM versus oscillation frequency. Comparison between the QVCO reported in the present work (white dot) and others VCOs reported in the literature (black dots). Technology is 130 nm CMOS in all cases.

#### IV. DISCUSSION

Since the VCO has to be employed in a PLL, the measured phase noise depicted in Fig. 4 has been therefore inserted in a PLL simulation carried out with Matlab. The noise contributions of the pre-scaler, of the phase and frequency detector, and of the reference have been set to typical values. The loop filter was designed so that to obtain a PLL bandwidth of 400 kHz and a phase margin of  $60^{\circ}$ . Figure 5 shows the simulated phase noise (black curve). The white lines are the contributions of the single building blocks.

The PLL phase noise is very close to the DVBS phase noise specifications (open circles) at the offset frequencies of 100 kHz and 1 MHz [11]. The simulated phase noise is a higher than standard limit in the offset frequency range 100 kHz-1 MHz. The simulated phase noise is also comparable with the phase noise exhibited by the TFF1004HN commercial product [4] and it is better for offset frequencies lower than 100 kHz. As further discussion about Fig. 5, it is worth pointing out that the phase noise and, in particular, the tuning range specifications have to be addressed by introducing a switched capacitor bank in the VCO topology during the design of the final PLL.

Eventually, the performance of the fabricated QVCO has been compared with other 130 nm CMOS VCOs reported in the literature through the following figure-of-merit (FOM) that allows for a comparison normalized with respect to the power and the frequency [12]:

$$FOM = L(\Delta f) - 20 \log\left(\frac{f_0}{\Delta f}\right) + 10 \log\left(\frac{P_{DC}}{1 \text{ mW}}\right) \qquad (1)$$

where  $L(\Delta f)$  is the phase noise at  $\Delta f$ , and  $P_{DC}$  is the dissipated DC power (Table 1).

Figure 6 plots the FOM versus the oscillation frequency. The QVCO reported on the present work is well aligned with the other VCO's trend extracted from the literature.

A comparison with Ku-band cross-coupled VCO designed in 90 nm, see for instance [20], or 65 nm, see for instance [21], CMOS technologies does not point out a remarkable improvement in the phase noise even if these technologies are more expensive than the 130 nm CMOS adopted in the present work. The adoption of a 90 nm/65 nm CMOS technology may help with reducing the dissipated power and therefore with improving the FOM but not the phase noise in itself.

#### V. CONCLUSIONS

A 130 nm CMOS QVCO exhibiting a central frequency of 15 GHz has been demonstrated. The phase-noise-related FOM is well aligned with other 130 nm CMOS VCOs reported in the literature. In particular, the comparison with other CMOS VCOs claimed in the literature for Ku-band satellite receiver, with the DVB-S standard, and with commercial products implemented in SiGe BiCMOS technologies suggests that the 130 nm CMOS technology can be evaluated with interest for the design of a DVB-S satellite receiver front-end.

It is authors opinion that the main contribution of the present paper is not in the circuit topology in itself, that was already used in the past for a plant of applications, but rather in having provided demonstration that a bulk standard (e.g. not SOI) 130 nm CMOS technology can be employed to

Table 1. Comparison with other 130 nm CMOS VCOs reported in the literature.

|           | Technology (µm) | Frequency (GHz) | Tuning range (%) | Supply (V) | Power (mW) | Phase noise (dBc/Hz) | FOM (dBc/Hz) |
|-----------|-----------------|-----------------|------------------|------------|------------|----------------------|--------------|
| [13]      | CMOS 0.13       | 5               | 20               | 1.2        | 5.28       | —117 at 1 MHz        | -185         |
| [14]      | CMOS 0.13       | 20              | 10.2             | n.a.       | 32         | —102 at 1 MHz        | -173         |
| [15]      | CMOS 0.13       | 26              | 3.1              | 1.35       | 24         | —96 at 1 MHz         | -171         |
| [16]      | CMOS 0.13       | 20              | 12               | n.a.       | 20         | —101 at 1 MHz        | -174         |
| [17]      | CMOS 0.13       | 5.1             | 5.26             | 1.2        | 3.7        | —118 at 1 MHz        | -187         |
| [18]      | CMOS 0.13       | 11.2            | n.a.             | 0.8        | 4.8        | —106 at 1 MHz        | -180         |
| [19]      | CMOS 0.13       | 4.91            | 15               | 0.8        | 3.2        | —112 at 1 MHz        | -181         |
| This work | CMOS 0.13       | 15              | 7.35             | 1.2        | 11         | —106 at 1 MHz        | -178         |

Downloaded from https://www.cambridge.org/core. Open University Library, on 04 Feb 2017 at 04:08:53, subject to the Cambridge Core terms of use, available at https://www.cambridge.org/core/terms. https://doi.org/10.1017/S1759078711000857 design a PLL for the realization of silicon monolithic DVBS satellite receivers, that nowadays were demonstrated only using bipolar or SiGe technologies.

In particular, the fact that the demonstrated VCO is an I/Q VCO allows for the conclusion that a DVBS receiver could be fabricated with a direct-conversion architecture implemented in a bulk 130 nm CMOS technology, which would be a product completely new with respect to a traditional superheterodyne one (e.g. a SiGe BiCMOS LNB cascaded with the low-voltage CMOS IF tuner).

Eventually, it has to be pointed out that in the final design of the PLL a QVCO topology exhibiting a switched capacitor bank will help with addressing the tuning range specifications.

## ACKNOWLEDGEMENTS

The authors would like to thanks Andrea Mazzanti (University of Pavia, Italy) and Enrico Monaco (University of Modena and Reggio Emilia, Modena, Italy) for the fruitful discussions and Fahd Ben Abdeljelil (University of Nice, Nice, France) and the CIMPACA platform for the phase noise measurements.

The circuit was fabricated through the European CMP Consortium.

#### REFERENCES

- Deng, Z.; Chen, J.; Tsai, J.; Niknejad, A.M.: A CMOS Ku-band singleconversion low-noise block front-end for satellite receivers, in IEEE Radio Frequency Integrated Circuit Symp., Boston, MA, USA, 2009.
- [2] Myiashita, K.: A plastic packaged Ku-band LNB with very high susceptibility to supply PLL in 0.18 um CMOS, in IEEE Silicon Monolithic Integrated Circuits in RF Systems (SiRF), 2010 Topical Meeting on, New Orleans, LA, USA, 2010.
- [3] Ghirlando, G.; Smerzi, S.A.; Copani, T.; Palmisano, G.: A monolithic 12 GHz heterodyne receiver for DVB-S applications in silicon bipolar technology. IEEE Trans. Microw. Theory Tech., 53 (2005), 952–959.
- [4] Integrated mixer oscillator PLL for satellite LNB, TFF1004HN/N1 Datasheet, Rev. 01, 2008.
- [5] Levantino, S.; Samori, C.; Bonfanti, A.; Gierkink, S.L.J.; Lacaita, A.L.; Boccuzzi, V.: Frequency dependence on bias current in 5-GHz CMOS VCOs: impact on tuning range and flicker noise upconversion. IEEE J. Solid-State Circuits, 37 (2002), 1003–1011.
- [6] Hajimiri, A.; Lee, T.H.: Design issues in CMOS differential LC oscillators. IEEE J. Solid-State Circuits, 34 (1999), 717–724.
- [7] Berny, A.D.; Niknejad, A.M.; Mayer, R.G.: A 1.8 GHz LC VCO with 1.3 GHz tuning range and digital amplitude calibration. IEEE J. Solid-State Circuits, 40 (2005), 909–917.
- [8] Scuderi, A.; Biondi, T.; Ragonese, E.; Palmisano, G.: A lumped scalable model for silicon integrated spiral inductors. IEEE Trans. Circuits Syst. I Regul. Pap., 51 (2004), 1203–1209.
- [9] Dal Toso, S.; Bevilacqua, A.; Tiebout, M.; Da Dalt, N.; Gerosa, A.; Neviani, A.: A 0.06 mm<sup>2</sup> 11 mW local oscillator for the GSM standard in 65 nm CMOS. IEEE J. Solid-State Circuits, 45 (2010), 1295–1304.
- [10] Tiebout, M.: Low-power low-phase-noise differentially tuned quadrature VCO design in standard CMOS. IEEE J. Solid-State Circuits, 36 (2001), 1018–1024.

- [11] A companion guide to DVB-S2, Tandberg Television (UK), 2004.
- [12] Fahs, B.; Ali-Ahmad, W.Y.; Gamand, P.: A Two-stage ring oscillator in 0.13 um CMOS for UWB impulse radio. IEEE Trans. Microw. Theory Tech., 57 (2009), 1074–1082.
- [13] Jeong, C.-Y.; Yoo, C.: 5-GHz low-phase noise CMOS quadrature VCO. IEEE Microw. Wirel. Compon. Lett., 11 (2006), 609–611.
- [14] Hossain, M.; Carusone, A.C.: 20 GHz low power QVCO and De-skew techniques in 0.13 μm digital CMOS, in IEEE Custom Integrated Circuits Conf., San Jose, CA USA, 2008.
- [15] Tormanen, M.; Sjoland, H.: A 26-GHz LC-QVCO in 0.13 µm CMOS, in IEEE Asia-Pacific Microwave Conf., Bangkok, Thailand, 2007.
- [16] Hossain, M., Carusone, A.C.: CMOS oscillators for clock distribution and injection-locked deskew. IEEE J. Solid-State Circuits, 44 (2009), 2138–2153.
- [17] Zafar, S.; Awan, M.; Zulkii, T.Z.A.: 5-GHz low-phase noise quadrature VCO in 0.13 μm RF CMOS process technology, in IEEE Wireless and Microwave Technology Conf., Sand Key Beach, Clearwater, FL, USA, 2009.
- [18] Han, Y.; Larson, L.E.; Lie, D.Y.C.: A low-voltage 12 GHz VCO in 0.13-μm CMOS for OFDM applications, in IEEE Silicon Monolithic Integrated Circuits in RF Systems (SiRF), San Diego, CA, USA, 2006.
- [19] Fu, C.T.; Luong, H.C.: A 0.8-V CMOS quadrature LC VCO using capacitive coupling, in IEEE Asian Solid-State Circuits Conf., Jeju South Korea, 2007.
- [20] Jacobsson, H.; Bao, M.; Aspemyr, L.; Mercha, A.; Carchon, G.: Low phase noise sub-1 V Supply 12 and 18 GHz VCOs in 90 nm CMOS, in IEEE Int. Microwave Symp. Digest, San Francisco, CA, USA, 2006.
- [21] Lu, J.; Wang, N.Y.; Chang, M.C.F.: 14.6–22.2 GHz LC-VCO in 65 nm CMOS technology for wideband applications. Electron. Lett., 47 (2011), 385–386.



**Paolo Lucchi** was born in Modena, Italy, in 1981. He received the Laurea degree in electrical engineering from the University of Modena and Reggio Emilia, Modena, Italy, in 2008. He is currently working toward the Ph.D. degree in electrical engineering at University of Modena and Reggio Emilia, Italy in co-tutele with University

of Bordeaux, France. His research activity is focused on integrated circuit design for RF and millimeter-wave applications on CMOS technologies.



**Davide Dermit** received the Laurea degree (summa cum Laude) in electrical engineering and the Ph.D. degree in Information and Communication Technologies from the University of Modena and Reggio Emilia, Modena, Italy, in 2007 and 2011, respectively, working on integrated circuit design for RF and mixed-signal applications on CMOS

technologies. He is now with STMicrolectronics, Tours, France, working on the design of Si-based RFICs.



Gilles Jacquemod received his Ph.D. degree in integrated electronics from INSA Lyon, in 1989. His primary research interests include analog integrated circuit design and behavioral modeling of mixed domain systems. He is also involved in RF design applied to wireless communication. He is head of electronics department of

Polytech'Nice-Sophia, director of the CNFM PACA pole, and President of the CIM-PACA Design Platform. He is author or co-author of more than 100 journal and conference papers, and holds 2 patents.



Jean-Baptiste Begueret received the M.S. degree in electronics in 1990 and the Ph.D. degree in 1996, both from the University of Bordeaux, France. In 1997, he joined IMS, the Microelectronics Laboratory of the University of Bordeaux, France, as an Associate Professor with the IC Design Team. From 2005 to 2010, he was leading this "IC

Design Team". In 2006, he became a full professor in this

University. From 2011, he is the head of the "Design Group". His research interests are in silicon ICs design for RF (up to 170 GHz) and high-speed data link (up to 100 Gbps) applications. He is currently a member of the IEEE BCTM and ICECS Steering Committee. He is also a member of the IEEE RFIT, RFIC, and ESSCIRC Technical Program Committee. He is co-author of more than 150 publications in international conferences, journals, and 20 patents.



**Mattia Borgarino** received the Laurea degree in electronics engineering in 1993 and the Ph.D. degree in Information Technology from the University of Parma, Italy, in 1999. From 1999 to 2000, he was with the LAAS-CNRS, Toulouse, France, as Postdoctoral Fellow. In 2000, he joined the University of Modena and Reggio Emilia,

Modena, Italy, where he is now Associate Professor. His current main research interests cover the design of Si-based RFICs.