

GLOBAL JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY GRAPHICS & VISION Volume 12 Issue 11 Version 1.0 Year 2012 Type: Double Blind Peer Reviewed International Research Journal Publisher: Global Journals Inc. (USA) Online ISSN: 0975-4172 & Print ISSN: 0975-4350

# Fast Implementation of Lifting Based DWT Architecture for Image Compression

By M. Nagabushanam & S. Ramachandran

Anna University, Coimbatore, India

*Abstract* - Technological growth in semiconductor industry have led to unprecedented demand for faster, area efficient and low power VLSI circuits for complex image processing applications. DWT-IDWT is one of the most popular IP that is used for image transformation. In this work, a high speed, low power DWT/IDWT architecture is designed and implemented on ASIC using 130nm Technology. 2D DWT architecture based on lifting scheme architecture uses multipliers and adders, thus consuming power. This paper addresses power reduction in multiplier by proposing a modified algorithm for BZFAD multiplier. The proposed BZFAD multiplier is 65% faster and occupies 44% less area compared with the generic multipliers. The DWT architecture designed based on modified BZFAD multiplier achieves 35% less power reduction and operates at frequency of 200MHz with latency of 1536 clock cycles for 512x512 image. The developed DWT can be used as an IP for VLSI implementation.

*Keywords : DWT, Image compression, BZFAD multiplier, FPGA, Lifting scheme. GJCST-F Classification: 1.4.2* 



Strictly as per the compliance and regulations of:



© 2012. M. Nagabushanam & S. Ramachandran. This is a research/review paper, distributed under the terms of the Creative Commons Attribution-Noncommercial 3.0 Unported License http://creativecommons.org/licenses/by-nc/3.0/), permitting all non-commercial use, distribution, and reproduction inany medium, provided the original work is properly cited.

# Fast Implementation of Lifting Based DWT Architecture for Image Compression

M. Nagabushanam<sup>a</sup> & S. Ramachandran<sup>o</sup>

Abstract - Technological growth in semiconductor industry have led to unprecedented demand for faster, area efficient and low power VLSI circuits for complex image processing applications. DWT-IDWT is one of the most popular IP that is used for image transformation. In this work, a high speed, low power DWT/IDWT architecture is designed and implemented on ASIC using 130nm Technology. 2D DWT architecture based on lifting scheme architecture uses multipliers and adders, thus consuming power. This paper addresses power reduction in multiplier by proposing a modified algorithm for BZFAD multiplier. The proposed BZFAD multiplier is 65% faster and occupies 44% less area compared with the generic multipliers. The DWT architecture designed based on modified BZFAD multiplier achieves 35% less power reduction and operates at frequency of 200MHz with latency of 1536 clock cycles for 512x512 image. The developed DWT can be used as an IP for VLSI implementation.

*Keywords : DWT, Image compression, BZFAD multiplier, FPGA, Lifting scheme.* 

#### I. INTRODUCTION

he wavelet transformation is a widely used technique for image processing applications. Unlike traditional transforms such as the Fast Fourier Transform (FFT) and Discrete Cosine Transform (DCT), the Discrete Wavelet Transform (DWT) holds both time and frequency information, based on a multiresolution analysis framework. This facilitates improved guality of reconstructed picture for the same compression than is possible by other transforms. In order to implement real time Codecs based on DWT, it needs to be targeted on a fast device. Field Programmable Gate Array (FPGA) implementation of DWT results in higher processing speed and lower costs when compared to other implementations such as PCs, ARM processors, DSPs etc. The Discrete wavelet transform is therefore increasingly used for image coding [1-4]. This is because the DWT can decompose the signals into different sub-bands with both time and frequency information and facilitate to arrive a high compression ratio [5]. It supports features like progressive image transmission (by quality, bv resolution), ease of compressed image manipulation, region of interest coding, etc. The JPEG 2000 incorporates the DWT into its standard [6]. Recently

several VLSI architectures have been proposed to realize single chip designs for DWT [7-10]. Traditionally, such algorithms were implemented using programmable DSP chips for low-rate applications or VLSI application specific integrated circuits (ASICs) for higher rates. To perform the convolution, we require a fast multiplier which is crucial in making the operations efficient.

#### II. LIFTING BASED DWT SCHEME

Fig. 1a and Fig. 1b represent the top level architecture for 1D DWT. Input X is decomposed into multiple sub bands of low frequency and high frequency components to extract the detailed parameters from X using multiple stages of low pass and high pass filters. The sub band filters are symmetric and satisfy orthogonal property. For an input being image, the two 1D DWT computations are carried out in the horizontal and vertical directions to compute the two level decomposition. The inverse DWT process combines the decomposed image sub bands to original signal; the reconstructions is possible due to the symmetric property and inverse property of low pass and high pass filter coefficients.



#### Figure 1: Image Decomposition

Input x  $(n_1, n_2)$  is decomposed to four subcomponents  $Y_{LL}$ ,  $Y_{LH}$ ,  $Y_{HL}$  and  $Y_{HH}$ . This results in a one level decomposition. The  $Y_{LL}$  sub-band component is further processed and is decomposed to another four sub-band components thus forming two level

Author α : Anna University, Coimbatore, India. E-mail : nagabushanam1971@gmail.com

Author σ : Professor, Dept. of ECE, SJBIT, Bangalore.

E-mail : ramachandr@gmail.com

decomposition. This process is continued as per the design requirements till the requisite quality is obtained. Every stage of DWT requires LPF and HPF filters with down sampling by 2. Lifting based DWT computation is widely being adopted for image decomposition. In this work, we propose a modified architecture based on BZFAD [11] multiplier to realize the lifting based DWT.

Lifting scheme is one of the techniques that is used to realize DWT architecture. Lifting scheme is used in order to reduce the no of operations to be performed to half and filters can be decomposed into steps in lifting scheme. The memory required and also computation is less in case of lifting scheme. The implementation of the algorithm is fast and inverse transform is also simple in this method. The Fig. 2.shows the block diagram for lifting scheme [12].



#### Figure 2 : Lifting scheme for 1D-DWT 9/7 filter

The z<sup>-1</sup> blocks are for delay,  $\alpha$ ,  $\beta$ ,  $\gamma$ ,  $\delta$ ,  $\zeta$  are the lifting coefficients and the shaded blocks are registers.9/7 filter has been used for implementation which requires four steps for lifting and one step for scaling. The input signal is x<sub>i</sub> is split into two parts even part x<sub>2i</sub> and odd part x<sub>2i+1</sub> then the first step of lifting is performed given by the equations [13]:

$$d_{i}^{1} = \alpha \left( x_{2i} + x_{2i+2} \right) + x_{2i+1}$$
(1)

$$a_{i}^{1} = \beta (d_{i}^{1} + d_{i-1}^{1}) + x_{2i}$$
(2)

The first equation is predict P1 and second equation is update U1.Then the second lifting step is performed which gives [13]:

$$d_i^2 = \gamma (a_i^1 + a_{i+1}^1) + d_i^1$$
 (3)

$$a_{i}^{2} = \delta (d_{i}^{2} + d_{i-1}^{2}) + a_{i}^{1}$$
(4)

The third equation is predict P2 and fourth equation is update U2.Then scaling is performed and the following equations are obtained [13]:

$$a_i = \zeta a_i^2 = G_1 \tag{5}$$

$$d_i = d_i^2 / \zeta = G_2 \tag{6}$$

The equations 5 and 6 are scale  $G_1$  and  $G_2$  respectively. The predict step helps determine the correlation between the sets of data and predicts even data samples from odd. These samples are used in the update step for updating the present phase. Some of the properties of the original input data can be maintained in the reduced set also by construction of a new operator using the update step. The lifting coefficients have constant values of -1.58613, -0.0529, 0.882911, 0.44350, -1.1496 for  $\alpha$ ,  $\beta$ ,  $\gamma$ ,  $\delta$ ,  $\zeta$  respectively. By observation of the above equations, computing the

final coefficients requires 6 steps. Data travels in sequence from stage 1 to stage 6, this introduces a delay of 6 stages. To speed up the process of computation, modified lifting scheme is proposed and realized.

### III. ARITHMETIC BUILDING BLOCKS FOR LIFTING SCHEME IMPLEMENTATION

High-speed multiplication has always been a fundamental requirement of high performance systems. Multiplier structure is one of the processing element consumes the maximum area and power and also constitutes delay. Therefore there is a need for highspeed architectures for N-bit multipliers with optimized area, speed and power. Multipliers are made up of adders, to reduce the Partial Product Reduction logic delay and regularize the layout. To improve regularity and compact layout, regularly structured tree with recurring blocks and rectangular-styled tree by folding are proposed at the expense of more complicated interconnects[14]. The present work focuses on multiplier design for low power applications such as DWT by rapidly reducing the partial product rows by identifying the critical paths and signal races in the multiplier. In other words, the goals have been to optimize the speed, area and power of the multiplier that form the major block in lifting based DWT.

#### a) Shift and Add Multiplier

In shift and add based multiplier logic, the multiplicand (A) is multiplied by multiplier (B). If the register A and B storing multiplicand and multiplier respectively is of N bit, the shift and add multiplier logic requires two N bit registers, and an N bit adder and N+1 accumulator. It also requires a N- bit counter to control the number of addition operation. In shift and add logic, the LSB bit of multiplier is checked for 1 or 0, if the LSB bit is 0, then the accumulator is shifted right by 1-position. If the LSB bit is 1 then the multiplicand is added with the accumulator content and the accumulator is shifted right by one bit position. The counter is decremented for every operation; the addition is performed until the counter is set to zero, which is indicated by the signal Ready. The multiplied product available in the accumulator of N clock cycles is the final output. Figure 3 below shows the top level block diagram of shift and add logic.



*Fig. 3 :* The Architecture of the Conventional Shift-and-Add Multiplier

#### IV. BZ-FAD MULTIPLIER

As discussed in shift and add logic, if the LSB position is 1 then the accumulator is added with the multiplicand. If the accumulator contains more number of 1s, the adder has to add the 1 and this triggers the Full adder block within the adder. As we know that the power dissipation is due to switching activity of input lines, when ever the input or output changes, the power is switched from Vdd to Vss. thus contributing power dissipation. In order to reduce power dissipation, it is requried to reduce switching activity in the I/O lines. BZ-FAD [23] logic based multiplier reduces the switching activity and thus reduces power dissipation. In shift and logic for every operation the counter keeps track of number of cycles and thus controls the multiplication operation. In a binary counter, we know that the output bit change occurs in more than one bit, for example if the counter output is 2 and is changing to 3, there are two bit change occurring. This causes switching activity, and thus can be reduced by replacing the binary counter by ring counter. In a ring counter, at any given point of time only one bit change occurs, thus reducing switching activity and power dissipation. Another major source of power dissipation in shift and add logic is, for every bit 0 of the multiplier a shift operation is performed, thus all the bits in the accumulator are shifted by one bit position, this also introduces switching and thus power dissipation. In BZ-FAD logic, if the LSB bit is 0, then the shift operation is bypassed and a zero is introduced at the MSB, thus there is no shifting of accumulator content. In other words, if the LSB is zero, the accumulator is directly fed into the adder and there is no addition, but a zero is introduced by the control logic which is like right shift operation. The architecture of this multiplier is shown in Figure 4.



*Fig. 4 :* Low power multiplier architecture [16]

As the BZFAD, the control activity of ring counter, latch and bypass logic is realized using NMOS transistors, this introduces delay. The parasitic capacitance of NMOS transistors also increases the load capacitance and thus increases power dissipation. In order to reduce power dissipation we have replaced the transistor logic by MUX logic that have been designed to have ideal fanin and fanout capacitances. With MUX based logic the control signals can be suitably controlled to reduces switching activity as they are enabled only when required, based on the inputs derived from ring counter. However, the design requires more number of transistors and thus increases the chip area. We have also used the ripple carry adder which has the least average transition per addition among the look ahead, carry skip, carry-select and conditional sum adders to reduce power dissipation. Various multipliers are modeled in HDL and are analyzed for their performances and the results are tabulated for comparison. Next section discusses the comparison results of multiplier algorithms.

#### a) Comparison of Results

In this section, comparison of power, area for different types of multiplier with modified multiplier (BZ-FAD) is discussed. The results reveal that the modified BZ-FAD multiplier may be considered as a very lowpower, yet highly area efficient multiplier.

#### b) Power Comparison

*Table 1 :* Power comparison of proposed multiplier with other multipliers

| Multipliers                      | Total<br>Dynamic<br>power<br>(w) | Cell<br>Internal<br>Power<br>(µW) | Net<br>Switching<br>Power | Cell<br>Leakage<br>power<br>(µw) |
|----------------------------------|----------------------------------|-----------------------------------|---------------------------|----------------------------------|
| Modified<br>BZ-FAD<br>Multiplier | 126                              | 91.02                             | 21.2                      | 13.78                            |
| Shift and<br>Add<br>Multiplier   | 194                              | 166.9                             | 15.2                      | 11.9                             |
| Booth<br>Multiplier              | 379.12                           | 295.62                            | 62.2                      | 21.3                             |
| Array<br>Multiplier              | 231.5                            | 145.4                             | 66.3                      | 19.8                             |
| Wallace<br>Tree<br>Multiplier    | 289.9                            | 195.9                             | 76.9                      | 17.1                             |



Fig. 5: Power comparison of multipliers

As comparison, the power consumption of the multipliers for normally distributed input data are reported in Table 4.. As seen in Fig 5, the BZ-FAD multiplier consumes 33% lower power compared to the conventional multiplier. Finally, The results reveal that the BZ-FAD multiplier may be considered as a very low-power, yet highly area efficient multiplier.

# c) Area Comparison

*Table 2 :* Area comparison of proposed multiplier with other multipliers [17,19]

| Multiplie<br>rs                | Total<br>Cell<br>Area<br>(μm2) | Num<br>ber of<br>Ports | Nu<br>mbe<br>r of<br>nets | Num<br>ber<br>of<br>cells | Number<br>of<br>Referen<br>ces |
|--------------------------------|--------------------------------|------------------------|---------------------------|---------------------------|--------------------------------|
| BZ-FAD<br>Multiplier           | 2479.9<br>0                    | 35                     | 133                       | 74                        | 43                             |
| Shift and<br>Add<br>Multiplier | 1726.2<br>5                    | 35                     | 99                        | 43                        | 12                             |
| Booth<br>Multiplier            | 4459.0<br>6                    | 34                     | 233                       | 163                       | 32                             |
| Array<br>Multiplier            | 3213.2<br>7                    | 34                     | 228                       | 156                       | 66                             |
| Wallace<br>Tree<br>Multiplier  | 3476.2<br>7                    | 34                     | 241                       | 160                       | 67                             |



Fig. 6: Area comparison of multipliers

In terms of the area, the proposed technique has some area overhead compared to the conventional shift-and-add multiplier as shown in Fig 6 and Table 2. Comparison between Fig 4 and Fig 3 reveals that M1, M2 and the ring counter are responsible for additional area in the proposed architecture. The area overheads of the ring counter and multiplexers M1 and M2 scale up linearly with the input data width. This leads to a small increase in the leakage power which, as the results reveal, is less than the overall power reduction. The leakage power of the 8-bit BZFAD architecture is about 11% more than that of the conventional architecture but the contribution of the leakage power in these multipliers is less than 3% of the total power for the technology used in this work. Finally, note that since the critical paths for both architectures are the same neither of the two architectures has a speed advantage over the other.

# V. DISCRETE WAVELET TRANSFORM AND INVERSE DISCRETE WAVELET TRANSFORM IMPLEMENTATION

The discrete wavelet transform (DWT) is being increasingly used for image coding. This is due to the fact that DWT supports features like progressive image transmission (by quality, by resolution), ease of compressed image manipulation, region of interest coding, etc. DWT has traditionally been implemented by convolution. Such an implementation demands both a large number of computations and a large storage features that are not desirable for either high-speed or low-power applications. Recently, a lifting-based scheme that often requires far fewer computations has been proposed for the DWT [20, 21, 22]. The main feature of the lifting based DWT scheme is to break up the high pass and low pass filters into a sequence of upper and lower triangular matrices and convert the filter implementation into banded matrix multiplications. Such a scheme has several advantages, including "in-place" computation of the DWT, integer-to-integer wavelet transform (IWT), symmetric forward and inverse transform, etc. Therefore, it comes as no surprise that lifting has been chosen in the upcoming.

The proposed architecture computes multilevel DWT for both the forward and the inverse transforms one level at a time, in a row-column fashion. There are two row processors to compute along the rows and two column processors to compute along the columns. While this arrangement is suitable or filters that require two banded-matrix multiplications filters that require four banded-matrix multiplications require all four processors to compute along the rows or along the columns. The outputs generated by the row and column processors (that are used for further computations) are stored in memory modules.

The memory modules are divided into multiple banks to accommodate high computational bandwidth requirements. The proposed architecture is an extension of the architecture for the forward transform that was presented. A number of architectures have been proposed for calculation of the convolution-based DWT. The architectures are mostly folded and can be broadly classified into serial architectures (where the inputs are supplied to the filters in a serial manner) and parallel architectures (where the inputs are supplied to the filters in a parallel manner).

Recently, a methodology for implementing lifting-based DWT that reduces the memory requirements and communication between the processors, when the image isbroken up into blocks. For a system that consists of the lifting-based DWT transform followed by an embedded zero-tree algorithm, a new interleaving scheme that reduces the number of memory accesses has been proposed. Finally, a lifting-based DWT architecture capable of performing filters with one lifting step, i.e., one predict and one update step. The outputs are generated in an interleaved fashion.





The equations of the 1-D DWT based on lifting scheme is represented as

$$h(i) = x(2i+1) + \alpha(x(2i) + x(2i+2))$$
(7)

$$l(i)=x(2i)+\beta(h(i)+h(i-1))$$
 (8)

The 2-D DWT is a multilevel decomposition technique, that decomposes into four sub bands such as *hh*, *h*/, *lh* and *l*/. The mathematical formulas of 2-D DWT are defined as follows:

$$hh(i,j) = h(2i+1,j) + \alpha (h(2i,j) + h(2i+2,j))$$
(9)

$$hl(i,j) = h(2i,j) + \beta (hh(i,j) + hh(i-1,j))$$
(10)

$$lh(i,j) = l(2i+1,j) + \alpha \left( l(2i,j) + l(2i+2,j) \right)$$
(11)

$$l(i,j) = l(2i,j) + \beta (lh(i,j) + lh(i-1,j))$$
(12)

The mathematical formulas of 2-D IDWT as defined as follows

$$(2i,j) = ll(i,j) - \beta(lh(i,j) + lh(i-1,j))$$

$$(13)$$

$$(2i+1,j) = lh(i,j) - \alpha(L(2i,j) + l(2i+2,j))$$
(14)

$$h(2i,j) = hl(i,j) \cdot \beta(hh(i,j) + hh(i-1,j))$$

$$(15)$$

$$h(2i+1,j) = hh(i,j) - \alpha(h(2i,j) + h(2i+2,j))$$
(16)

$$x(i,2j) = l(i,j) - \beta(h(i,j) + h(i,j-1))$$
(17)

$$x(i,2j+1) = h(i,j) - \alpha(x(i,2j) + x(i,2j+2))$$
(18)

Different Values at different stages of DWT Synthesis

| Report          | Without BZ-FAD<br>(Shift and add<br>multiplier) | With BZ-FAD<br>multiplier |
|-----------------|-------------------------------------------------|---------------------------|
| Area<br>(sq.mm) | 20654                                           | 21984                     |
| Power (µw)      | 572                                             | 367                       |

The Discrete wavelet transforms and inverse discrete wavelet transform operates at a maximum clock frequency of 200MHz. the discrete wavelet transforms and inverse discrete wavelet transform is synthesized by using design compiler. The design of DWT and IDWT is checked design for testability. Every time checked timing reports and the power report is taken from the primetime. The architectures for DWT and IDWT perform compression and decompression in  $(4N^2 (1-4-j) + 9N)/6$  computation time. The total power consumption of the DWT/IDWT processor is ~0.367mW. The area of the designed architecture in 0.13 micron technology is 112 X 114 um square, and the frequency of operation is 200 MHz for discrete wavelet transform.

# VI. Conclusion

In this work low-power architecture for shift-andadd multipliers is proposed and implemented. The conventional architecture has been modified bv removing the shift operation of the *B* register (in  $A \times B$ ), direct feeding of A to the adder, bypassing the adder whenever possible, use of a ring counter instead of the binary counter, and removal of the partial product shifter. The BZ-FAD multiplier is further modified using multiplexers and XOR gates, the modified multiplier is modeled and implemented using 130nm technology. The modified multiplier is used in constructing lifting based DWT/IDWT architecture. The DWT/IDWT architecture is modeled and synthesized using TSMC libraries. The BZ-FAD multiplier based DWT/IDWT architecture reduces power dissipation by 30% and operates at 200 MHz. The adders in the lifting based DWT/IDWT can be further improved by replacing the adders by low power adders.

# References Références Referencias

- 1. Tze-Yun Sung, Hsi-Chin Hsin Yaw-Shih Shieh and Chun-Wang Yu, "Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters", Seventh International Conference on Parallel and Distributed Computing, Applications and Technologies, December 2006.
- 2. Abdullah AL Muhit, Md. Shabiul Islam and Masuri Othman, "VLSI Implementation of Discrete Wavelet Transform (DWT) for Image Compression", 2nd International Conference on Autonomous Robots and Agents, 13-15 December 2004.
- 3. Motra A. S. Bora P.K. and Chakrabarti I. "An efficient hardware implementation of DWT and IDWT", Conference on Convergent Technologies for Asia-Pacific Region, 15-17 October 2003.
- Yun-Nan Chang and Yan-Sheng Li, "Design of highly efficient VLSI architectures for 2-D DWT and 2-D IDWT", IEEE Workshop on Signal Processing Systems, 26-28 September 2001.
- 5. Keshab K. Parhi and Takao Nishitani, "VLSI architectures for discrete wavelet transforms", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 1, No. 2, pp. 191-202, June 1993.
- 6. David S. Taubman, Michael W. Marcellin, "JPEG 2000 Image compression, fundamentals,

- Simone Borgio, DavideBosisio, FabrizioFerrandi, MatteoMonchiero, Marco D. Santambrogio, Donatella Sciuto and AntoninoTumeo, "Hardware DWT accelerator for MultiProcessor System-on-Chip on FPGA", Embedded Computer Systems: Architectures, Modeling and Simulation, 2006. IC-SAMOS 2006, July 2006, pp. 107 - 114.
- 8. Mel Tsai, BDTI, "Designing Low-Power Signal Processing Systems", http://www.dspdesignline. com/showArticle.jhtml?articleID=187002923.
- 9. Tze-Yun, "Low-power and high-performance 2-D DWT and IDWT architectures based on 4-tap Daubechies filters", Proceedings of the 7th WSEAS International Conference on Multimedia Systems and Signal Processing, Hangzhou, China, pp. 50-55, 2007.
- S. Baloch, I. Ahmed, T. Arslan, A. Stoica, "Low power domain-specific reconfigurable array for discrete wavelet transforms targeting multimedia applications, "International Conference on Field Programmable Logic and Applications", pp. 618-621, International Conference on Field Programmable Logic and Applications, 2005.
- Kuan-Hung Chen and Yuan-Sun Chu, "A Low-Power Multiplier with the Spurious Power Suppression Technique," IEEE Trans. On Very Large Scale Integration (VLSI) Systems, vol. 15, no. 7, July 2007, pp. 846-850.
- Kishore Andra, ChaitaliChakrabarti and TinkuAcharya, "A VLSI Architecture for Lifting-Based Forward and Inverse Wavelet Transform" IEEE Transaction on signal processing, VOL. 50, NO. 4, pp.966-977, April 2002.
- Movva S and Srinivasan S "A novel architecture for lifting-based discrete wavelet transform for JPEG2000 standard suitable for VLSI Implementation" VLSI Design, 2003. Proceedings. 16<sup>th</sup> International Conference On 4-8 Jan. 2003 Page(s): 202 – 207.
- 14. DusanŚuvakovic, C. Andre, Salama "A Pipelined Multiply-Accumulate Unit Design for Energy Recovery DSP Systems" IEEE International Symposium on Circuits and Systems, May 28-31, 2000.
- Jung- Yup Kang, Jean-Luc Gaudiot, "A Simple High-Speed Multiplier Design" IEEE Transactions on computers, Vol 55, No 10, October 2006, pp 1253 – 1258.
- Zhijun Huang, Milos D. Ercegovac, "Highperformance Low-power Left-to-Right Array Multiplier Design" IEEE Transactions on computers, Vol 54, No.3, Mar 2005, pp 272 – 283.
- C. S. Wallace, "A Suggestion for a Fast Multiplier", IEEE Trans. computers, vol 13, no. 2, pp 14 – 17, 1964.

- Vojin G. Oklobzija, Bart R. Zaydel, Hoang Q. Dao, Sanu Mathew and Ram Krishnamurthy, "Comparison of high-performance VLSI adders in the energy-delay space", IEEE Trans. VLSI Systems, vol. 13, no. 6, pp. 754-758, June 2005.
- 19. J-Y Kang and J-L Gaudiot, "A Fast and Well structured Multiplier," EUROMICRO Symp. Digital System Design, pp.508 515, Aug 2004.
- 20. Nagabushanam,M., Cyril prasanna Raj, and Ramachandran,S. 'ModifiedVLSI implementation of DA-DWT for image compression', International Journal of Signal and Imaging Systems Engineering, (to be published by inderscience)Vol. x, No. x, pp.xxx–xxx.
- 21. Nagabushanam,M., Cyril prasanna Raj, and Ramachandran,S.(2009), 'Design and implementation of parallel and pipelined Distributive arithmetic based discrete wavelet transform IP core', EJSR International Journal, Vol. 35.No. 3, pp.379– 392.
- 22. Nagabushanam,M., Cyril prasanna Raj, and Ramachandran,S. (2011), 'Design and FPGA implementation of Modified Distributive arithmetic based DWT-IDWT processor for image compression', International Conference on Communication and Signal Processing, February, NIT, Calicut, India, p.69.
- 23. M. Mottaghi-Dastjerdi, A. Afzali-Kusha, and M. Pedram BZ-FAD: A Low-Power Low-Area Multiplier Based on Shift-and-Add Architecture, IEEE Transactions on Very large Scale Integration (VLSI)systems, VOL. 17, no.2, feb 2009.