

# Ultralow-Power Atomic-Scale Tin Transistor with Gate Potential in Millivolt

Fangqing Xie,\* Fabian Ducry, Mathieu Luisier,\* Juerg Leuthold, and Thomas Schimmel

After decades of continuous scaling, further advancement of complementary metal-oxide-semiconductor (CMOS) technology across the entire spectrum of computing applications is today limited by power dissipation, which scales with the square of the supply voltage. Here, an atomic-scale tin transistor is demonstrated to perform conductive switching between bistable configurations with on/off potentials ≤2.5 mV in magnitude. In addition to the low operation voltage, the channel length of the transistor is determined experimentally and with density-functional theory to be ≤1 nm because the atoms instead of electrons are information carriers in this device. The conductance at on-states of the bistable configurations varies between 1.2  $G_0$  to 197  $G_0$  ( $G_0 = 2e^2 h^{-1}$ , e stands for the electron charge and h for Planck's constant). Thus, the device can supply driving current from 1 to ≈375 µA in magnitude for logic circuits with the drain-source dc voltage at decades of millivolts. The switching frequency of the atomic-scale tin transistor has reached 2047 Hz. Furthermore, the on/off potentials in millivolts can reduce the energy consumption in the interconnects of integrated circuits at least by ~400 times. Therefore, the atomic-scale tin transistor has prospects in digital circuits with ultralow-power dissipation and can contribute to the sustainability of modern society.

# 1. Introduction

Information and communication technology (ICT) has spread into all aspects of social society. Therefore, its energy consumption in devices and services has become of strategic importance and a sustainable issue for modern society.<sup>[1]</sup> The energetics issue of ICT in the current and future raise a question of the ultimate energy efficiency of digital logic computation based on complementary metal-oxide-semiconductor (CMOS) technology. The advanced CMOS technology now faces a grand power consumption challenge due to a stagnation in the scaling of the supply voltage and the channel length.<sup>[2-4]</sup> Yet, the lowering of the supply voltage and overall power consumption is precluded by the subthreshold swing of a metal-oxide-semiconductor field-effect transistor (MOSFET) which is found to be at 60 mV  $dec^{-1}$  and room temperature.<sup>[4-6]</sup> These values are defined by the transport mechanism of CMOS devices based on thermionic emission over the barrier with fundamental thermionic limits (so-called Boltzmann tyranny).<sup>[6,7]</sup> More precisely, the total switching energy of a logic operation can be found as the sum of the dynamic, leakage, and interconnect components versus  $V_{DD}$ :

$$E_{\text{total}} = E_{\text{dynamic}} + E_{\text{leakage}} + E_{\text{interconnect}}$$
  

$$\approx L_{\text{d}} C V_{\text{DD}}^2 \left( \alpha + 10^{\frac{-V_{\text{dd}}}{S}} \right) + \alpha C_{\text{interconnect}} V_{\text{DD}}^2$$
(1)

where  $L_d$  is the logic depth, *C* is the switched capacitance,  $V_{\text{DD}}$  is the supply voltage,  $\alpha$  is the logic activity factor (typically  $\approx 0.01$ ), and *S* is the subthreshold swing.<sup>[3,8]</sup> Equation (1) indicates that the most effective way to control the power

| F. Xie<br>Institute of Applied Physics<br>Karlsruhe Institute of Technology (KIT)<br>Campus South, 76131 Karlsruhe, Germany                     | F. Ducry, M. Luisier<br>Integrated Systems Laboratory, Swiss Federal Institute of Technology in Zurich<br>Zürich 8092, Switzerland<br>E-mail: mluisier@iis.ee.ethz.ch |
|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E-mail: fangqing.xie@kit.edu                                                                                                                    | J. Leuthold<br>Institute of Electromagnetic Fields                                                                                                                    |
| Material Research Center for Energy Systems (MZE)<br>KIT                                                                                        | Swiss Federal Institute of Technology in Zurich<br>Zürich 8092, Switzerland                                                                                           |
| Campus South, 76131 Karlsruhe, Germany                                                                                                          | T. Schimmel                                                                                                                                                           |
| (i) The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/aelm.202200225.             | Institute of Applied Physics<br>KIT<br>Campus South, 76131 Karlsruhe, Germany                                                                                         |
|                                                                                                                                                 | T. Schimmel                                                                                                                                                           |
| © 2022 The Authors. Advanced Electronic Materials published by<br>Wiley VCH CmbH. This is an open access article under the terms of the         | Institute of Nanotechnology<br>KIT                                                                                                                                    |
| Creative Commons Attribution License, which permits use, distribution<br>and reproduction in any medium, provided the original work is properly | Campus North, 76344 Eggenstein-Leopoldhafen, Germany<br>T. Schimmel                                                                                                   |
| cited.                                                                                                                                          | MZE                                                                                                                                                                   |
| DOI: 10.1002/aelm.202200225                                                                                                                     | KIT<br>Campus South, 76131 Karlsruhe, Germany                                                                                                                         |
|                                                                                                                                                 |                                                                                                                                                                       |



density is to scale down the supply voltage. The only way to decisively break the power dissipation bottleneck is to change the operation mechanism of a transistor in ways that facilitate the further reduction of operating voltage.<sup>[9]</sup> "There is an enormous research space to be explored once you step outside the confines of the established technology," says Thomas Theis.<sup>[10]</sup> In this spirit, we have introduced atomic-scale metallic transistors operated with a novel fundamental switching paradigm.<sup>[11–15]</sup>

This paper demonstrates an atomic-scale tin transistor operated with an electrochemical potential applied to a gate. The required switching potential can be as low as 2.5 mV in magnitude, which is much lower than the minimal level on the supply voltage of a CMOS digital logic circuit set by Landauer's limit:<sup>[16]</sup>  $V_{DD} \ge 2(\ln 2)k_BTe^{-1} = 35.8$  mV, where  $k_B$  is Boltzmann constant, T = 300 K, and e the electron charge,<sup>[17,18]</sup> and even smaller than the "action potentials" of neuron fire (-20–100 mV) in magnitude.<sup>[19]</sup>

# 2. Operation Mechanism of Electrochemically Controlled Atomic-Scale Tin Transistors

Figure 1a shows that the electrochemically controlled singleatom tin transistor is a modified electrolytic cell. Electrical potential energy is converted to chemical potential energy in the electrolytic cell. The electrolytic cell uses an electric current to force a particular chemical reaction, which would otherwise not occur. A standard electrolytic cell consists of two electrodes. One of the two electrodes is the anode, where oxidation takes place. The cathode is the electrode where reduction takes place. In the atomic-scale tin transistor, the gate electrode is taken as one electrode and the combination of source and drain as another. The gate electrode is an electrochemical counter electrode, which can be placed at any location in the electrochemical cell (sometimes decades of millimeters apart). Therefore, no static electric effect is related to the gate in the atomic-scale tin transistor with the operational potential in a few decades or even a few millivolts. We take the terminology of "Gate" from the semiconductor transistor and name our counter electrode "Gate" in our device. The "Gate" in the atomic-scale metallic transistor is not comparable with the gate of a semiconductor transistor. The source electrode is virtually grounded. A negative dc voltage of  $U_{\rm DS}$  is applied to the drain electrode.<sup>[12,13]</sup> When the  $U_{\rm G} > U_{\rm DS}$ , the gate electrode is the anode, and the combination of source and drain is the cathode. Some tin atoms on the surface of the gate are oxidized and dissolved as ions into the electrolyte:

$$\operatorname{Sn}(\operatorname{solid}) \to \operatorname{Sn}^{2+}(\operatorname{aq.}) + 2e^{-}$$
(2)

At the same time, an equal number of ions are reduced on the surface of the combination of source and drain electrodes:

$$\operatorname{Sn}^{2+}(\operatorname{aq.}) + 2e^{-} \to \operatorname{Sn}(\operatorname{Solid})$$
 (3)

Some nano- or microcrystals grow on the surfaces of both source and drain. Two of them are large enough to meet in the gap between the source and drain and form a tin point-contact,



as illustrated in Figure 1a. As the  $U_{\rm G} < U_{\rm DS}$ , the functions of the gate and the combination of source and drain are reversed. The oxidation reaction takes place on the combination and the reduction on the gate. The tin point-contact is dissolved because of oxidation. When the  $U_{\rm DS}$  is fixed, the tin point-contact can be built and dissolved reversibly by letting  $U_{\rm G} > U_{\rm DS}$  or  $U_{\rm G} < U_{\rm DS}$ .

On clean gold (or copper) microelectrodes to fabricate an atomic-scale tin transistor, the initial deposition potential should be 30 mV. We applied 30 mV to the gate, deposited electrochemically tin on the source and drain electrodes, and finally formed a point-contact in the gap between the two electrodes on a new sample. After stabilizing the point-contact for some time, many tin micro-and nanocrystals were deposited on the gold (or copper) surfaces of both source and drain electrodes. The deposition potential can be reduced to a few millivolts in the training and operation phases.

### 3. Results

#### 3.1. Performance of Electrochemically Controlled Atomic-Scale Tin Transistors

The schematic diagram of our experimental setup for the atomic-scale tin transistor is shown in Figure 1a. The atomic-scale tin transistor is in an oxygen-free electrolyte protected with Argon. The electrolyte solution consisted of SnSO<sub>4</sub>  $(10 \text{ mM}) + \text{H}_2\text{SO}_4$  (40 mM) in bi-distilled water. The model of an atomic configuration at on-state with the conductance of 1.5  $G_0$  ( $G_0 = 2e^2h^{-1}$ , e stands for the electron charge and h for Planck's constant) is illustrated with the data calculated with density-functional theory (DFT). The operating mechanism, the experimental setup, and the fabrication of atomic-scale tin transistors are described in more detail in the Experimental Section. Figure 1b shows an SEM image of the two working electrodes (source and drain) in an open window insulated with PMMA 950 photoresist. Figure 1c displays an SEM image to detail the gap between two working electrodes. Figure 1d describes the surface morphology of the two working electrodes after the operation of the atomic-scale tin transistor with an SEM image. For comparison and consistency, the high conductance is indicated in units of the quantum conductance  $G_0$ . Following the gate potential via the feedback mechanism,[11] Figure 1e presents a high conductance (0-14  $G_0$ ) and current (0-14  $\mu$ A) switching. Figure 1f exhibits conductance switching between 0 and 7  $G_0$  and a current changing between 0 and -7  $\mu$ A controlled via an A/D card (NI PCI-6221) by a virtual functiongenerator (NI Labview software package). The conductance and the corresponsive current switching follow the gate potential variation in a delay of 0.1 s.

#### 3.2. Searching for the Smallest Operation Potential Window

In the atomic-scale tin transistor, the potential differences between the gate, source, and drain were determined through  $U_{\rm DS}$  applied between the drain and source and the gate potential  $U_{\rm G}$ . The on/off operation ranges of the gate potential are of interest because of an energy-efficient operation. The







**Figure 1.** Performance of electrochemically controlled atomic-scale tin transistors. a) Schematic diagram of an atomic-scale tin transistor operated in the argon environment. The electrolyte consisted of SnSO<sub>4</sub> (10 mM) + H<sub>2</sub>SO<sub>4</sub> (40 mM) in bi-distilled water. The source electrode was virtually grounded via a transimpedance circuit while a dc  $U_{DS}$  was applied to the drain electrode for conductance measurements. The model of an atomic-scale tin point-contact with the conductance of 1.5  $G_0$  is illustrated with theoretical data. b–d) Three SEM images of the two working electrodes (source and drain) in overview, in detail as prepared and after usage. e) Conductance switching is controlled via the feedback mechanism. The top blue ramping wave between 8 and –30 mV expresses the potential change on the gate, the middle red digital graph presents the conductance variation (0–14  $G_0$ ) following the gate potential, and the bottom magenta rectangular curve shows the corresponding current from 0 to –14 µA measured with  $U_{DS}$  of –12.9 mV. f) Virtual function-generator-controlled conductance switching between 0 and 7  $G_0$ . The upper blue rectangular wave between 5 and –15 mV illustrates the potential applied to the gate by the virtual function generator. The middle red digital signal exhibits conductance switching between 0 and 7  $G_0$  succeeding the gate potential with a delay at 0.1 s. Simultaneously, the lower magenta rectangular wave demonstrates the corresponsive current variation in a digital form between 0 and –7  $\mu$ A when  $U_{DS}$  is set at –12.9 mV.

atomic-scale tin transistors are put into operation in four steps, that is, building tin point-contact, training the point-contact, reducing the absolute value of  $U_{DS}$ , and decreasing the difference between  $U_{G}$  and  $U_{DS}$  from both upper and lower sides of  $U_{DS}$ , as described in the Experimental Section. Figure 2a–d illustrates 4 bistable switching sequences (0–16  $G_0$ ) achieved by setting  $U_{DS}$  at a) –12.91, b) –6.48, c) –3.23, and d) –1.62 mV, individually. The corresponding on/off potentials ( $U_{G}$ ) were a) 12/–30 mV ( $\Delta U_{G}$  = 42 mV), b) 2/–10 mV( $\Delta U_{G}$  = 12 mV), c) 0/–4.5 mV( $\Delta U_{G}$  = 4.5 mV), and d) 0.5/–2.5 mV ( $\Delta U_{G}$  = 3 mV).

As a general tendency, the switching period increases as the magnitudes of  $U_{\rm DS}$  and  $U_{\rm G}$  decrease. The absolute current values were reduced by half, by a quarter, and by one eighth when the magnitude of  $U_{\rm DS}$  was decreased from -12.91 mV to -6.48, -3.23, and -1.62 mV, correspondingly. The values of current  $I_{\rm DS}$  were a) -16, b) -8, c) -4, and d) -2  $\mu$ A, respectively. Figure 2e demonstrates a bistable switching sequence (Conductance: 0–24  $G_0$  and current: 0– -6  $\mu$ A) achieved by setting  $U_{\rm DS}$  at -3.23 mV. In the beginning, the on/off potentials at the gate were -1.5 mV/-4 mV for some periodic switching cycles ( $\Delta U_{\rm G} = 2.5$  mV). Then, an







**Figure 2.** Searching for the smallest operation potential window. The potential differences between the gate, source, and drain were determined through  $U_{DS}$  and the gate potential  $U_G$ . Four bistable switching sequences (0–16  $G_0$ ) were achieved by setting  $U_{DS}$  at a) –12.91, b) –6.48, c) –3.23, and d) –1.62 mV, individually. The corresponding on/off potentials ( $U_G$ ) were 12/–30 (a), 2/–10 (b), 0/–4.5 (c), and 0.5/–2.5 mV (d). The current  $I_{DS}$  was measured to be –16 (a), –8 (b), –4 (c), and –2  $\mu$ A (d), respectively. e) Demonstration of the smallest operating gate potential window of an atomic scale tin transistor. Graph (e) presents a bistable conductance switching (0–24  $G_0$ ) controlled with two different on-gate potentials ( $U_G$ ). The current ( $I_{DS}$ ) at the on-state was –6  $\mu$ A. f) Cyclic voltammogram of tin performed in the electrolyte of SnSO<sub>4</sub> (10 mM) + H<sub>2</sub>SO<sub>4</sub> (40 mM) in bi-distilled water.

effort was made to find the limit of the potential window. The switching process became slower and irregular when the on-potential was reduced from -1.5 to -2 mV, and the off-potential was kept at -4 mV ( $\Delta U_{\rm G} = 2$  mV). As on/off potentials were set back at -1.5/-4 mV, the switching periodicity recovered at once.

Figure 2f presents a cyclic voltammogram of tin performed in the electrolyte of  $SnSO_4$  (10 mM) +  $H_2SO_4$  (40 mM) in bi-distilled water. One piece of gold wire with a diameter of 0.25 mm was used as a working electrode and two pieces of tin wire with a diameter of 0.5 mm as counter and quasi-reference electrodes. The electrochemical potential was scanned reversibly within the ramping range between -120 and 120 mV at a 4 mV s<sup>-1</sup> in the aqueous electrolyte. The cyclic voltammogram is depicted in the Convention of the International Union of Pure and Applied Chemistry (IUPAC). The formal reduction potential is calculated by ( $E_{pc} + E_{pa}$ )/2. Therefore, the potential is -2.5 mV in this case. The electrochemical potential from the cyclic voltammogram can be translated into the potential applied to the gate

electrode in the atomic-scale tin transistor by just multiplying the value by -1. Therefore, the smallest reduction potential of tin is at  $\approx$ 2.5 mV, which has been confirmed in Figure 2d, e.

#### 3.3. Demonstration of Bistable Conductance Switching

www.advancedsciencenews.com

To verify the variations in possible bistable atomic configurations in atomic-scale tin transistors, we investigated the operation behavior of atomic-scale tin transistors via the feedback mechanism, as aforementioned in Figure 1e. For this test,  $U_{\rm DS}$  was set at -12.91 mV. Ten switching sequences with seven cycles are selected as examples and presented in two columns in **Figure 3**. The conductance is plotted on the same scale in each column because of comparison and clear presentation, but the scales are not the same for the two columns. The scales are -0.25-3 (left column), -0.5-7 (right column). Time axes vary to meet the time length of individual switching sequences. In the left column, five graphs demonstrate that the atomic-scale tin transistors can implement operation between an "off-state" and



**Figure 3.** Demonstration of bistable conductive switching between 0 and different non-integer and integer quantum conductance levels. Ten switching sequences with seven cycles are selected as examples and presented in two columns. Via the feedback mechanism, the operation behavior of atomic-scale tin transistors was investigated while  $U_{DS}$  was set at -12.9 mV. The axes of conductance in the left column are divided into different units in each panel to plot adapted gridlines as eye guidance at on-states. Gridlines separate the conductance axes at integer quantum conductance levels in the right column. Time axes vary to meet the length of individual switching sequences. In the left column, five graphs demonstrate that the atomic-scale tin transistors can implement operation between an "off-state" and "on-states" with non-integer quantum conductance at a) 1.2  $G_0$ , b) 1.4  $G_0$ , c) 1.75  $G_0$ , d) 2.25  $G_0$ , and e) 2.5  $G_0$ , respectively. In the right column, five digital wave plots illustrate the drain-source conductance switching between the non-conducting "off-state" and the conducting "on-state" with integer quantum conductance at f) 2  $G_0$ , g) 3  $G_0$ , h) 4  $G_0$ , i) 5  $G_0$ , and j) 6  $G_0$ , correspondingly. The plots utilize both lines (as eye guidance) and empty circles (measured points).





ADVANCED ELECTRONIC MATERIALS www.advelectronicmat.de

"on-states" with non-integer quantum conductance at a) 1.2  $G_0$ , b) 1.4 G<sub>0</sub>, c) 1.75 G<sub>0</sub>, d) 2.25 G<sub>0</sub>, and e) 2.5 G<sub>0</sub>, respectively. The deposition/dissolution potentials for each switching sequence were 15/-35 mV (1.2 G<sub>0</sub>), 15/-35 mV (1.4 G<sub>0</sub>), 8/-24 mV  $(1.75 G_0)$ , 10/-30 mV  $(2.25 G_0)$ , and 10/-30 mV  $(2.5 G_0)$ , correspondingly. A longer sequence of 0-2.25 G<sub>0</sub> quantum conductance switching in 1500 s is illustrated in Figure S2, Supporting Information, indicating the cyclic endurance of single-atom tin transistors. As indicated in the conductance histogram of atomic-scale tin point-contacts, the conductance of single-atom tin point-contacts should be enveloped in the first peak (0–4  $G_0$ ) of the tin conductance histogram.<sup>[20]</sup> In the right column, five digital wave plots illustrate the drain-source conductance switching between the non-conducting "off-state" and the conducting "on-state" with integer quantum conductance at f) 2  $G_0$ , g) 3  $G_0$ , h) 4  $G_0$ , i) 5  $G_0$ , and j) 6  $G_0$ , individually. During the investigation of atomic-scale tin transistors, the quantum conductance periodic switching between 0 and 1  $G_0$ has not been observed. The on/off potentials for each switching sequence were 8/-24 mV (2 G<sub>0</sub>), 8/-24 mV (3 G<sub>0</sub>), 8/-24 mV (4 G<sub>0</sub>), 8/-24 mV (5 G<sub>0</sub>), and 8/-24 mV (6 G<sub>0</sub>), correspondingly. In Figure S4, Supporting Information, five graphs in rectangular waveform demonstrate the conductance switching sequences with on-states at a) 8  $G_0$  b) 9  $G_0$ , c) 10  $G_0$ , d) 11  $G_0$ , and e) 12  $G_0$ , respectively. Since the plots utilize both line and empty circles (measured points), almost only direct transitions of closing edges are observed between these two states. A few intermediate levels are found in the opening edges. This behavior is the same as that observed for the atomicscale lead (Pb) transistors.<sup>[12]</sup> Thus, the results indicate that the switching transition of a tin transistor is also due to a reproducible, bistable atomic-scale reconfiguration. The values of on/off switching potentials in each graph are 10/-30 mV (8  $G_0$ ), 10/-30 mV (9  $G_0$ ), 10/-30 mV (10  $G_0$ ), 8/-30 mV (11  $G_0$ ), and 8/-30 mV (12  $G_0$ ), correspondingly.

The contacts are formed electrochemically in a diluted electrolyte, and they differ from contacts formed in a vacuum by mechanical methods such as the mechanical break junction technique. Electrochemically formed contact is free of the mechanical stress and dislocations, vacancies, and other defects produced due to the deformation process. This method gives the unique opportunity to study the transport properties in a system free from mechanical defects, which is always in equilibrium with the solution by exchange current.<sup>[21,22]</sup> Silver has the ground state configuration of [Kr]4d<sup>10</sup>5s<sup>1</sup> and only one s-valence electron. Theoretical calculations indicate that the conductance of silver single-atom point contacts changes only a little by tilting and twinning the angles of the two electrode tips with respect to one another. Therefore, the silver singleatom transistor switches between a nonconducting off-state and an on-state only at n  $G_0$  (integer n).<sup>[11,14]</sup> Tin has the electronic ground-state configuration of [Kr]4d<sup>10</sup>5s<sup>2</sup>5p<sup>2</sup>, two s, and two p electrons on the outside shell. Its atoms exhibit a valence of either two or four. In the bulk crystal, complicated effects of hybridization (sp<sup>3</sup>) and considerable spin-orbit interaction make these metals very poor candidates for free-electron approximation.<sup>[20]</sup> The hybrid orbitals have a specific orientation, and the four lobes are naturally oriented in a tetrahedral fashion like Pb. The Pb electronic ground-state configuration is [Xe]4f<sup>14</sup>5d<sup>10</sup>6s<sup>2</sup>6p<sup>2</sup>. Since the outermost d electrons are nearly 10 eV below the 6s band and approximately 20 eV below the Fermi level, the 5d levels can be viewed as core levels, and the electronic properties of Pb are dominated by the 6s and 6p bands.<sup>[23]</sup> The multiplicity of atomic reconfigurations has been observed in an electrochemical Pb single-atom transistor.<sup>[12,20,24]</sup> With the same mechanism as the Pb single-atom transistors, the single-atom tin transistors exhibit non-integer and integer quantum conductance switching except 1  $G_0$ . The multiplicity of atomic configurations in the atomic-scale tin transistors does not mean that the conductance of the tin point-contacts is not controllable. We can set the conductance of tin point-contacts in the training process.

# 3.4. Demonstration of Atoms Instead of Electrons as Information Carriers

To confirm the influence of the gate potential  $(U_G)$  and drainsource dc voltage  $(U_{DS})$  on the operation behaviors of atomicscale tin transistors, the switching-on gate potential, the switching-off gate potential, and the drain-source dc voltage were changed in step 2 mV in three experiments, respectively. The experimental results are presented in Figure 4a. (via variation of the switching-on gate potential, 0-70 G<sub>0</sub> switching, Figure S5, Supporting Information, in detail), Figure 4b (via variation of the switching-off gate potential, 0–166 G<sub>0</sub> switching, Figure S6, Supporting Information, in detail), and Figure 4c (via variation of  $U_{DS}$ , 0–197  $G_0$  switching, Figure S7, Supporting Information, in detail). Because the atomic-scale tin transistors perform bistable conductance switching, the conductance at on-states in these three figures keeps constant during variation of the gate potentials and the drain-source dc voltage. However, the variation of the gate potential and the drain-source dc voltage influences the switching period. At on-states, the electric current does not depend on the gate potential during bistable conductance switching. Since the atomic-scale tin transistor has metallic point-contact at on-state, its I-V characteristic is Ohmic.<sup>[25]</sup> The electric current at on-state is linearly proportional to the drain-source dc voltage, as Graph in Color Magenta (Figure 4c) indicates. The current changes  $(I_{DS})$  from -197 to  $-376 \,\mu\text{A}$  when  $U_{\text{DS}}$  varies from -13 to -25 mV. The constant conductance at on-states in these three experiments demonstrates robust bistable configurations.

For Boolean computation to occur, a physical state variable must be able to reside in two distinguishable states, be controlled between states (write), read, and initialized in a defined state (erase). In addition, information is also required to be transmitted from one physical location to another.<sup>[26]</sup> For the modern ICT, semiconductor-based electronics, commonly referred to as electron/hole charge-based electronics, can be fundamentally considered a physical state variable that can alter between various states of electron population (charging/discharging of capacitance).<sup>[26]</sup> Therefore, electrons/ holes work as information carriers in semiconductor-based electronics. For example, a collective state switch implements binary operation by reversing a material's order parameter such as ferromagnetism, ferroelectricity, and ferroelasticity as a physical state variable. The information carriers for magnetization,







**Figure 4.** Demonstration of atoms instead of electrons as information carriers with robust bistable configurations in atomic-scale tin transistors. a) Graphs show the influence of the switching-on gate potential ( $U_{\rm C}$ ) on the operation behaviors of an atomic-scale tin transistor. The upper blue graph shows the switching-on gate potential increasing from 6 to 14 mV at 2 mV. The middle red graph illustrates the conductance switching between 0 and 70  $G_0$ . The on-state electric current was  $-70 \ \mu$ A as the  $U_{\rm DS}$  was set at  $-12.9 \ mV$ . The lower graph presents the switching periods as solid round violet points versus the switching-on gate potential ( $U_{\rm C}$ ). b) Graphs indicate the impact of the switching-off gate potential ( $U_{\rm C}$ ) on the operation behaviors of a nano-scale tin transistor. The upper blue graph shows the switching-off gate potential increasing from  $-30 \ to -22 \ mV$  at the step of 2 mV. The middle red graph illustrates the conductance switching between 0 and 166  $G_0$ . Since the  $U_{\rm DS}$  was set at  $-12.9 \ mV$ , the on-state electric current was  $-166 \ \mu$ A. The lower graph presents the switching periods as solid round violet points versus the gate potential increased gradually when the switching-off gate potential increased from  $-30 \ to -22 \ mV$  at the step of 2 mV. Finally, (c) graphs present the influence of the drain-source dc voltage ( $U_{\rm DS}$ ) on the operation behaviors of a nano-scale tin transistor. The upper blue graph shows the gate potential switching between -28 (switching-off) and 10 mV (switching-on). The red graph illustrates the conductance switching between of  $U_{\rm DS}$  from  $-13 \ to -25 \ mV$  at the step of  $-2 \ mV$ . The violet graph demonstrates the switching period as solid round violet points versus the gate potential solid round violet points witching between 0 and 197  $G_0$ . The magenta graph presents the switching-off) and 10 mV (switching-on). The red graph displays the stepwise change of  $U_{\rm DS}$  from  $-13 \ to -25 \ mV$  at the step of

polarization, and strain are electron spin or magnon, electron, and phonon, respectively.<sup>[4,7]</sup> By comparison, quantum conductance as one physical state variable represents information in the atomic-scale tin transistor. The quantum conductance as the physical state is determined by the atomic configuration of the atomic-scale tin point-contact. The point-contact can be

dissolved and rebuilt by the electrochemical processes indicated in Equations (2) and (3). Therefore, atoms instead of electrons are information carriers in the atomic-scale tin transistors. Both semiconductor-based devices and atomic-scale tin transistors work in the electrical domain.<sup>[4,26–28]</sup> The electrical current in both devices transmits information from one physical location



to another. The difference between the information carriers related to the physical state variables and electric current carriers in the electronic circuits should be made.

www.advancedsciencenews.com

The constraint on the signal voltage swing  $(2k_BT \ln 2e^{-1} = 35.8 \text{ mV}, e \text{ stands for electron charge and } T = 300 \text{ K})$  of CMOS (two transistors as one unit, electrons and holes as information carriers) digital logic circuits by Landauer's limit  $(k_B \text{Tln2})$ .<sup>[17]</sup> The fundamental minimum binary switching energy dissipated for a single electron in equilibrium with the thermal bath is  $k_B \text{Tln2} = 17.9 \text{ meV}$  at 300 K. We can derive the minimum operating voltage of a single-electron device implementing the binary logic switch to be  $k_B T \ln 2e^{-1} = 17.9 \text{ mV}.^{[26,28,29]}$  The switching sequences illustrated in Figure 2b–e show that the magnitude switching on/off potentials are smaller than 17.9 mV. These data can preclude electrons as information carriers in the atomic-scale tin transistors with thermodynamics.

#### 3.5. Increasing the Switching Frequency of an Atomic-Scale Tin Transistor

An atomic-scale tin transistor consisted of two microelectrodes in the separation of 100 nm as the source and drain, a tin wire in diameter of 0.5 mm with high purity as the gate, and the electrolyte of  $SnSO_4$  (30 mM) +  $H_2SO_4$  (40 mM) in the cell. The transistor was connected to two computers to determine how fast the transistor with the current configuration could perform conductive switching. As described in detail in the Experimental Section, the first computer-controlled the gate potential with a feedback mechanism and read the voltage from the trans-impedance circuit at the sampling rate of 40 000 samples  $s^{-1}$  via an A/D card (NI PCI 6031E) by a program written in C without the data recording function. A fast program developed in NI LabView in the second computer recorded the gate potential and the voltage signal from the trans-impedance circuit at a sampling rate of 500 000 samples s<sup>-1</sup> at maximum via an A/D card (NI PCI 6120). The gate potential in a rectangular wave and the conductance of the atomic-scale tin transistor converted from the voltage signal are illustrated in the upper graph (blue) and the lower graph (red) in Figure 5, respectively. The transistor switched in a bistable configuration between 0 and 13 G<sub>0</sub>. The frequency reached 2047 Hz. The on/off gate potentials were 12 and -30 mV, respectively. The conductance at the on-state decreased from 13  $G_0$  gradually to some level and then jumped into off-state with signal oscillation at the off-state because of the capacitance in the circuit. A section of the switching sequence in 268 ms is illustrated with Graph a in Figure S3, Supporting Information. Graphs b and c are the zoom-in of Graph a in different time scales. This result demonstrates that the conductive switching frequency of the atomicscale tin transistor can be improved by optimizing the source, drain, and gate configuration and increasing the electrolyte concentration. The atomic-scale transistors are one kind of electrometallization cell with three electrodes, as described in Section 2. To estimate their switching time, we can get enlightenment from the experimental results (5 ns)<sup>[30]</sup> and theoretical simulations (from hundreds of picoseconds to a few nanoseconds)<sup>[31]</sup> of two-terminal resistive switching in nanoscale electrometallization cells. The experimental and theoretical results



**Figure 5.** An atomic-scale tin transistor performing conductive switching in kHz. The upper rectangular wave presents the electrochemical potential applied on the gate electrode, while the lower red graph shows the conductive switching signal of the atomic-scale tin transistor.

demonstrate that the building of metallic junctions via solid electrochemical processes in nanoscale electrometallization cells can be finished in nanoseconds. The theoretical simulation indicates that stable switching only occurs when the concentration of Cu in the dielectric is over 12% per SiO<sub>2</sub> formula unit. The copper ions in the SiO<sub>2</sub> matrix are not freely movable without the assistance of an external electrical field. The Sn<sup>2+</sup> ion concentration in a saturated aqueous solution of SnSO<sub>4</sub> can reach a 2.7% molar ratio to water molecules in ambient conditions. The Sn<sup>2+</sup> ions are freely movable in the aqueous electrolyte. Therefore, there should be an approach to realize the fast switching with the atomic-scale tin transistors in nanoseconds or hundreds of picoseconds. The cycling endurance of two-terminal resistive switching devices has reached 10<sup>12[32]</sup> or even 10<sup>15</sup>.<sup>[33]</sup>

#### 3.6. Analysis of Energy Consumption

To develop the atomic-scale tin transistor as a potential alternative to the CMOS device, we should analyze where this new technological approach can reduce energy consumption: in the switching process or the interconnects. The energy consumption in an atomic-scale tin transistor comes from electrochemically building and dissolving the tin point-contact between the source and drain. These building and dissolving procedures of the point-contact involve the material transfer of tin atoms amid the gate and the gap between the source and drain. The minimal switching energy  $(E_{SW})$  is estimated by the product of the number  $(N_{contact})$  of tin atoms building the point-contact, two electrons needed by reducing Sn<sup>2+</sup> ions, the potential difference between the gate and drain ( $U_1$  (on) or  $U_2$  (off) in volt), and one building and one dissolving procedure in a cycle. Therefore, the energy consumption of an atomic-scale tin transistor in one period is calculated as the sum of the dynamic and leakage parts:

ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

$$E_{\text{total}} \approx E_{\text{dynamic}} + E_{\text{leakage}} = \int_{0}^{T} I_{\text{G}} U_{\text{G}} dt + \int_{0}^{T} I_{\text{T}} U_{\text{DS}} dt$$

$$\approx N_{\text{contact}} \cdot 2 \cdot e \cdot U_{1} + N_{\text{contact}} \cdot 2 \cdot e \cdot U_{2} + \int_{0}^{T} I_{\text{t}} U_{\text{DS}} dt$$
(4)

where *T* is the period T = 1/f, *f* the operation frequency,  $U_{DS}$  is the dc voltage applied across the drain and source electrodes,  $I_G$  is the electrochemical current between gate and drain-source,  $I_T$  tunneling current between the drain and source.

The tunneling current at the off-state in the atomic-scale tin transistor is calculated with the formula applied in an electrochemical scanning tunneling microscopy (EC-STM),

$$I_{t}(d) = AeU_{DS} \exp\left(-4\pi \cdot \frac{\sqrt{2m\varphi}}{h} \cdot d\right) = AeU_{DS} \exp\left(-1.025\sqrt{\varphi}d\right) (5)$$

where A is a constant, *e* electron charge,  $\varphi$  the tunnel barrier in the electrolyte in volt,  $U_{\rm DS}$  the voltage across the drain and source, and *d* the gap width in Å.<sup>[34,35]</sup> Considering the electrolyte concentration applied in the experiment, the tunnel barrier  $\varphi$  is set at 1.6 V for further estimation.<sup>[35]</sup> A tunneling regime with  $R_{\rm T} < 10^7 \Omega$  was assigned approximately to a substrate-tip separation range < 1 nm in an EC-STM.<sup>[36]</sup> With Equation (5), it is estimated that when the gap width increases by 5.33 Å, the tunneling current should decrease by 1000 times. The tunneling current at off-state in the atomic-scale tin transistor was measured to be -1.7 nA when  $U_{\rm DS}$  was set at -3.23, and the conductance at on-state was measured to be 16  $G_0$ . The gap is estimated to be 0.85 nm.

To estimate the "lower limit" to the number of atoms contributing to the switching, we performed ab initio simulations of Sn filaments, an example of which is illustrated in **Figure 6**a.



Several models of tin point-contacts were constructed using DFT. The simulations were performed using the CP2K code,<sup>[37]</sup> the PBE functional,<sup>[38]</sup> Goedecker-Teter-Hutter (GTH) pseudopotentials,<sup>[39]</sup> and a double zeta-valence polarized (DZVP) basis set.<sup>[40]</sup> The initial structures are prepared by cutting an hourglass-shaped configuration out of bulk Sn. This point-contact is embedded between two Sn electrodes. Subsequently, the electrodes are repeatedly pulled apart and pushed together to optimize the atomic configuration. Detailed information on the simulation is presented in Experimental Section. The distribution of  $\Theta$  over 26 cones is displayed in Figure 6b, with the mean value of  $\Theta$  being 32°. With the help of  $\Theta$ , the volume and the number of atoms of a cone of any cross-section can be calculated. The extrusions all adopt a double conical shape. The apex angle  $\Theta$  of each cone is extracted from the radius as a function of the cone's height and is shown in Figure 6c. The number of atoms  $(N_{contact})$  in the pointcontact in dimensions (length, 0.85 nm; diameter, 0.75 nm) with the conductance of 16  $G_0$  is theoretically calculated to be 80.

With the  $N_{\text{contact}}$  and Equation (4), we predict that the minimal switching-on energy is 0.34 eV (13.1  $k_{\text{B}}$ T at 300 K) when U<sub>1</sub> is 2.12 mV (0.5 mV–(–1.62) = 2.12 mV), as shown in Figure 2d. The minimal energy is about 18.9 times larger than the ultimate limit on the minimum energy per switching at  $k_{\text{B}}$ Tln2 (Landauer's limit, approximately 3 × 10<sup>-21</sup> J at room temperature). The maximal energy is estimated to be 3.99 eV (154.2  $k_{\text{B}}$ T at 300 K) when the reduction potential (12 mV–(–12.91) = 24.91 mV) is taken from the switching sequence shown in Figure 2a. However, the projected switching energy of a semiconductor transistor at the technology node of "0.7 eq" is 4.99 eV (193  $k_{\text{B}}$ T, *T* at 300 K) (Table S1, Supporting Information). Thus, if the atomic-scale tin transistors can replace the Si-based CMOS devices in logic circuits, the energy consumption in the interconnects should be dramatically reduced by at least 400 times or at a maximum



**Figure 6.** Atomic representation of the tin point-contact with a conductance of 16  $G_0$ . a) The structure consists of an hourglass-shaped filament between two tin bulk electrodes. The red lines highlight the two approximately conical shapes constituting the point contact. b) Distribution of the opening angle  $\Theta$ . c) "Cone radius versus cone height" for thirteen hourglass filaments with two cones each. The dots refer to the simulated values, while the lines represent the linear fit. The slope of the lines is directly related to the aperture of the cone 2 $\Theta$ .

2200225 (9 of 13)

ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

of 57 600 times according to the second term in Equation (1). (See Supporting Information).

#### 3.7. Relation between Channel Length and Information Carriers

In the atomic-scale tin transistor, the information carriers are tin atoms. Tin atoms as information carriers are considerably different from electrons or spin due to their natural weight and size. They are physically heavier and more massive. The mass ratio of a tin atom to an electron is  $2.18 \times 10^5$ . The through-barrier-tunneling probability of the information carriers can be estimated using the Wentzel–Kramers–Brillouin (WKB) approximation:<sup>[41]</sup>

$$p_{\rm WKB} \approx \exp\left(-\frac{4\pi\sqrt{2m}}{h} \cdot L \cdot \sqrt{E_{\rm b}} \cdot\right)$$
 (6)

where *m* denotes the carrier mass, *L* the barrier width, and  $E_{\rm b}$  the barrier height. Considering both the "classic" over-barrier transition and "quantum" through-barrier tunneling, using atoms as information carriers has apparent advantages for  $L < 2.5 \text{ nm.}^{[28]}$ According to the WKB approximation, the tunneling probability of tin atoms through an energy barrier with a height of 1.6 eV and a width of 0.85 nm is exp (-5123.42). For comparison, the tunneling probability of electrons through the same barrier is calculated to be exp (-11.05). Therefore, the tunneling of tin atoms through the gap of 0.85 nm can be ignored. Because of the high conductivity of tin as a metallic material and the low tunneling probability of tin atoms as information carriers, we can reduce the channel length and diameter to the sub-nanometer scale. It has been confirmed both experimentally and theoretically with the DFT that the conductive channel of the atomicscale tin transistor has geometrical dimensions: a few Å in diameter and  $\leq 1$  nm in length. In contrast, when the body thickness of silicon is below 5 nm, the mobility ( $\mu$ ) theoretically scales with the sixth power of  $t_b$  ( $\mu \propto t_b^6$ ) owing to thickness ( $t_b$ ) -fluctuation-induced scattering.<sup>[42]</sup> The feature poses a critical limit to the continued silicon transistor scaling. The projected channel parameters of a semiconductor transistor at the technology node of "0.7 eq" are 12 nm in length, 10 nm in width, and 5 nm in thickness (See Table S1, Supporting Information).

Unlike the CMOS devices, the bit value is presented by the conductance of the point-contact in the atomic-scale tin transistor. However, in this case, information is easy to be transferred back to electrical current in the electrical domain (quantum resistance to current in microampere), where nearly all of the information processing takes place today. Therefore, the atomic-scale tin transistor fulfills the requirements pointed out by Galatsi et al. on an electronic device as an alternative to the CMOS device.<sup>[26]</sup> The conductance of the tin point-contact as a physical state variable can reside in two distinguishable on/off states, can be controlled between the on/off states (write) by the gate potential, read by an electrical current through the tin point-contact, transmitted from one physical location to another via the electrical current, and initialized in a defined state (erase) just by setting the gate potential. It has been demonstrated that the conductance of the tin pointcontact as a state variable can compete with the thermal noise bath at room temperature. Furthermore, the inner resistance of



metallic atomic-scale transistors is  $\leq 12.9 \text{ k}\Omega$ ,<sup>[12,14]</sup> much less than that of molecular electronic devices (in decades M $\Omega$ ).<sup>[43]</sup>

#### 3.8. Discussion about Compatibility with CMOS Manufacturing and Design Practices

The footprint of the atomic-scale tin transistors can be reduced by encapsulating a small volume of oxygen-free electrolyte into a cubic nanometer space via nanofluidic<sup>[44]</sup> and microfluidic techniques.<sup>[45]</sup> Such an encapsulation makes integrating a vast number of tin transistors into a circuit possible. For example, the devices displayed in Figure S1(a), Supporting Information, can be converted into encapsulated cells by putting a cover layer on the top. A self-sacrification technique can fabricate the channel under the cover. The channel height is only a few decades of nanometers. The channel is closed by electrochemical deposition of tin on both ends of electrodes, and a micrometerscale cell is produced in the channel limited by a gate electrode and one working electrode.

The conductance variability of the atomic-scale tin transistors at on-state from device to device can be overcome by the preselectable technique,<sup>[21]</sup> and the current compliance approach is successful in controlling resistive random access memory (RRAM) in the contact-forming phase.<sup>[46]</sup> The whole resistance of the atomic-scale tin transistors consists of  $R_{\text{Interconnect}} + R_{\text{lead electrodes}} + R_{\text{Point-contact}}$ . Advanced nanofabrication techniques make it easy to control  $R_{\text{Interconnect}} + R_{\text{lead electrodes}}$ . As demonstrated in Figure 4b, c, the conductance of the tin pointcontact has reached hundreds of  $G_0$ . Therefore, even  $R_{\text{Point-contact}}$ varies in some range, the variation of the whole resistance can be controlled in some small percentage. To be honest, we think that the switching rate and lifetime are two grant challenges for the fabrication of integrated circuits (ICs) with atomic-scale metallic transistors. Short retrospect of the evolution of MOSFET from conception to very large scale integration (VLSI) may encourage us to face and deal with these grand challenges.<sup>[47]</sup> Since D. Kahng and M. M. Atalla of Bell Telephone Laboratories reported the first demonstration of a Si-SiO<sub>2</sub> MOSFET in 1960,<sup>[48]</sup> many innovations and the countless number of perhaps small but indispensable contributions were made to improve the manufacturing techniques of MOSFET by many unsung heroes.<sup>[49]</sup> Especially the invention and demonstration of the self-aligned planar gate silicon MOSFETs in the late 1960s eliminated the barrier of the conductance variability from device to device in MOSFET and laid the foundation of the semiconductor IC industry.<sup>[50]</sup> Our research in atomic-scale tin transistors is involved in electronics, electron transport in metallic point-contact, electrochemistry, surface science, micro-and nanofabrication, micro-and nanofluid (in future), and liquid encapsulation (in future). Multidisciplinary efforts should be made to overcome the challenges in conductance variability, switching rate, lifetime, and miniaturization before this novel fundamental switching paradigm can be put forward for application. Our invention has proposed a novel approach to overwhelm the grand challenge of power dissipation in modern digital logic circuits. Therefore, the distinguishing features of the atomic-scale tin transistors and grand challenges in the integration indicate an enormous research space to be explored in investigating atomic-scale metallic transistors as an

ADVANCED SCIENCE NEWS \_\_\_\_\_ www.advancedsciencenews.com

alternative to the CMOS devices once we step outside the confines of the established technology for digital logic electronics.

# 4. Conclusions

In addition to C,<sup>[51]</sup> Si,<sup>[52]</sup> Ge,<sup>[53]</sup> and Pb,<sup>[12]</sup> Sn is the last one in the fourth main group in the periodic table of elements exploited by us as a working material for transistors. The atomic-scale tin transistor has specifications of low on/off potentials (so low as  $\leq 2.5$  mV in magnitude), short channel length ( $\leq 1$  nm), high drain-source current (so high as  $-375 \mu$ A in magnitude), and low dynamic energy ( $\approx$ 154.2 k<sub>B</sub>T, 3.99 eV). Furthermore, the on/off potentials are much lower than the constraint on the signal voltage swing (35.8 mV) of CMOS digital logic circuits by Landauer's limit and even smaller than the "action potentials" of neuron fire (-20-100 mV) in magnitude. The low on/off potentials in the atomic-scale tin transistor can reduce the energy consumption in the interconnects of ICs at least ≈400 times by comparison with the digital logic circuits based on the CMOS technology. The conductance at on-states of the bistable configurations has been demonstrated to vary between 1.2  $G_0$  to 197  $G_0$ . The drain-source current ( $I_{DS}$ ) at the on-state (197  $G_0$ ) reaches -375 µA when the drain-source voltage  $(U_{DS})$  is set at -25 mV. In the atomic-scale tin transistor, tin atoms as information carriers are considerably different from electrons or spins due to their natural weight and size. According to the WKB approximation, the natural weight of tin atoms makes the channel length less than 1 nm. Furthermore, the metallic property of the tin point-contact in the atomic-scale tin transistor ensures high electrical current transport. The low on/off potentials of the transistor depends on the electrochemical characterization of metallic tin. Unlike the CMOS devices, the bit value is presented by the conductance of the atomicscale tin point-contact in the transistor. Therefore, its information carriers are atoms instead of electrons. On the other hand, the switching frequency of the atomic-scale tin transistor has reached 2047 Hz. There is space to enhance the switching frequency of the atomic-scale tin transistor by optimizing the source, drain, and gate configuration and increasing the electrolyte concentration. Thus, the ultralow-power atomic-scale tin transistor has the potential to serve as an alternative to CMOS for digital logic circuits.

# 5. Experimental Section

Using Cyclic Voltammetry to Determine the Formal Reduction Potential: Before starting to investigate tin as a working material for atomic-scale metallic transistors, one piece of gold wire with a diameter of 0.25 mm was taken as a working electrode and two pieces of tin wire with high purity (Puratronic, 99.9985%) in diameter of 0.5 mm as counter and quasi-reference electrodes and performed cyclic voltammetry. Within a sweeping range between –120 and 120 mV, the electrochemical potential was scanned reversibly at a rate of 4 mVs<sup>-1</sup> in the aqueous electrolyte of SnSO<sub>4</sub> + H<sub>2</sub>SO<sub>4</sub>. The cyclic voltammogram is plotted in Figure 2f in the Convention of the International Union of Pure and Applied Chemistry (IUPAC). From the cyclic voltammogram, the cathodic peak potential ( $E_{pc}$ ) was at –30 mV, and the anodic peak potential ( $E_{pa}$ ) was at 25 mV. According to cyclic voltammetry, the formal reduction potential ( $E^0$ )



should be equal to  $(E_{pa} + E_{pc})/2.^{[54]}$  Therefore, the formal reduction potential was determined with this cyclic voltammogram to be –2.5 mV.

Fabricating and Training Atomic-Scale Tin Transistors: Atomic-scale tin transistors were operated electrochemically in an electrochemical cell protected by an inert gas (Ar) environment. Gold (or copper) microelectrodes on thermal oxide silicon wafers (SiO<sub>2</sub> layer in the thickness of 50 nm) shown in Figure S1, Supporting Information, were fabricated with photolithography or e-beam lithography methods. The gap between two gold (or copper) microelectrodes was 2 µm prepared with photolithography or ≈60–160 nm made with e-beam lithography. Because the electrochemical current was in the range of ≈1 nA, a counter electrode was used as a gate instead of two electrodes (reference and counter electrodes) in this case. The gate electrode was made of a tin wire with high purity (Puratronic, 99.9985%) in diameter of 0.5 mm. The two gold (or copper) microelectrodes with a small gap were used as the source and drain. The source electrode was virtually grounded via a trans-impedance circuit. For conductance measurements, a dc  $U_{\rm DS}$  was applied to the drain electrode. Only the potential of the gate to the ground was changed. Therefore, the potential differences between the gate, drain, and source were determined through  $U_{\rm DS}$  and the gate potential. To fabricate an initial tin point-contact in the gap between the source and drain, potential was applied at 30 mV to the gate and set  $U_{DS}$  at -12.9 mV. While tin islands were deposited on the drain and source electrodes, the conductance between the source and drain was monitored continuously. When two of the tin islands on the source and drain met each other in the gap, an atomic-scale tin point-contact was built. After the first tin point-contact formed between the source and drain, the deposition procedure continued for some time to stabilize the tin point-contact.

After the initial stage, the point-contact was opened just by setting the gate potential in the range between -18 and -30 mV. The freshly opened tin point-contact was closed again by setting the gate potential between 2 and 12 mV. The gate potential was changed at a ramping mode in the deposition/dissolution cycling at the ramping rate of 300 mV  $s^{-1}$ . The cyclic deposition/dissolution procedure should train the freshly built atomic-scale tin point-contact with the feedback mechanism, similar to the one previously described for the atomic-scale silver and lead (Pb) transistors.<sup>[11,12]</sup> After the cyclic training procedure, the atomicscale tin point-contact formed bistable configurations and can perform bistable conductive switching between the source and drain. The sign and the magnitude of the dc voltage  $(U_{DS})$  applied across the source and drain directly influence the growth of the tin point-contact. The three electrodes (gate, source, and drain) and the tin point-contact in the aqueous electrolyte built an atomic-scale tin transistor. The trained atomic-scale tin transistor can implement conductance switching via the feedback mechanism or a virtual function-generator embedded in the NI Labview software.

Microfabrication with Photolithography and E-Beam Lithography: Two masks with patterns for microelectrodes and windows in the insulating layer were prepared with a direct laser writer (Heidelberg Instruments DWL 66). The microelectrodes covered with a SU-8 film on a silicon wafer with a thin thermally oxidized SiO<sub>2</sub> film (50 nm) were fabricated with the photolithography technique in 7 steps. First, a photoresist (AZ 5214E) was spin-coated on the wafer. Second, the microelectrode pattern was transferred to the spin-coated photoresist with a mask aligner. Third, the photoresist film was developed in a developer (MIF 726). Next, Cr/Au (or Cu) (3 nm/40 nm) films were evaporated with an e-beam evaporator (Lesker PVD75). Fourth, the as-evaporated wafer was lifted in a photoresist remover in an ultrasonic bath. Fifth, the wafer with the microelectrodes was spin-coated again with SU-8 in a thickness of 2  $\mu$ m. Sixth, the pattern with opening windows was transferred to the spin-coated SU-8 film using the mask aligner. Seventh, the wafer with the SU-8 film was developed by a developer (Microposit EC Solvent) and then backed at 210 °C for 1 h to solidify the SU-8 film. Besides the photolithography technique, microelectrodes with gaps between 60 and 160 nm were fabricated with e-beam lithography in Karlsruhe Nano Micro Facility at Karlsruhe Institute of Technology.





Hardware and Software: Under test, the atomic-scale tin transistor was connected to a computer via a homemade electronic device and an A/D card (NI PCI-6221). A dc voltage ( $U_{DS}$ ) was applied to the drain electrode for conductance measurement. The source electrode was connected to a trans-impedance circuit in the homemade electronic device. The trans-impedance circuit converted the drain-source electrical current in the microampere range to a voltage signal in volt and virtually grounded the source electrode. The voltage signal was readable as an input by the A/D card. The A/D card gave a voltage signal to the gate electrode via the homemade electronic device. The device reduced the magnitude of this voltage signal by N times and gave the output signal in millivolts. To achieve conductance switching of atomic-scale tin transistors, a NI LabVIEW program was developed to control the electrochemical potential applied to the gate, read the voltage signal from the trans-impedance circuit via the A/D card synchronously at a sampling rate of 50 samples  $s^{-1}$ , and record the input and output data. The electrochemical gate potential was set using a feedback mechanism. The measured conductance was compared with a preset value of quantum conductance of the atomic-scale tin transistor or by a virtual function-generator (NI Labview software package). The transistor was connected to two computers to realize the fast conductance switching of an atomic-scale tin transistor. In the first computer, a program developed in C on Linux controlled the gate potential and read the voltage from the trans-impedance circuit at a sampling rate of 40 000 samples  $s^{-1}$  at maximum via an A/D card (NI PCI 6031E) without the data recording function. A fast program developed in NI LabView in the second computer recorded the gate potential and the voltage signal from the trans-impedance circuit at a sampling rate of 500 000 samples  $s^{-1}$  at maximum via an A/D card (NI PCI 6120).

Ab Initio Modeling of the Tin Point-Contact: Two sets of initial structures were prepared. The first set encompassed five bulk structures of the  $\beta$ -phase. Their cross-sections measure was 2.61 × 2.67 nm<sup>2</sup>, and the length was 8.21 nm. The second set consisted of four bulk structures of  $\alpha$ -phase of Sn with a cross-section of 2.46 × 2.67 nm<sup>2</sup> and a length of 6.14 nm. Because of the large size of these simulation boxes, the k-point sampling was restricted to the  $\Gamma$ -point. In all samples, a gap was created to form two separate electrodes, and an hourglass-shaped filament was inserted. Next, the forces on the atoms were minimized. The electrodes were slowly pulled apart in steps of 0.5 Å until the point-contact breaks and then pushed together to re-form the connection to obtain more realistic extrusion geometries. At each step, a force minimization was performed. This process of breaking and re-forming the point-contact was repeated five times. A final structure is illustrated in Figure 6a of the main text.

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

# Acknowledgements

This work was supported by the Werner Siemens Foundation within the Center for Single-Atom Electronics and Plasmonics, the VolkswagenStiftung, and the Deutsche Forschungsgemeinschaft within the Center for Functional Nanostructures (CFN). In addition, the authors thank Simone Dehm, Lothar Hahn, Andreas Bacher, Judith Hohmann, Torben Staiger, and Jonathan Endermann for the microelectrodes fabrication with e-beam lithography; Daniel Harter, Florian Wertz, and Heinrich Mayer for the development of the fast control program in C on Linux; and Jin Wu for discussions. The KNMF and NSL in KIT facilitate the nano- and microfabrication.

Open access funding enabled and organized by Projekt DEAL.

# **Conflict of Interest**

The authors declare no conflict of interest.

# **Author Contributions**

F.X. designed and performed the experiments and wrote the whole manuscript except the theoretical part. F.D. performed the theoretical calculation and wrote the theoretical part. M.L. supervised F.D.'s theoretical research. J.L. was the project director from the Werner Siemens Foundation, who discussed and revised the manuscript. M.L. and T.S. were the project co-directors and joined the discussion of the manuscript. F.X. was the subproject leader of Single-Atom Electronics.

# **Data Availability Statement**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

# **Keywords**

atom-based electronics, beyond complementary metal-oxidesemiconductors, single-atom transistors, sustainability, ultralow-power dissipation

> Received: March 2, 2022 Revised: April 8, 2022 Published online:

- a) M. Dayarathna, Y. Wen, R. Fan, *IEEE Commun. Surv. Tutor.* 2015, 18, 732; b) W. Van Heddeghem, S. Lambert, B. Lannoo, D. Colle, M. Pickavet, P. Demeester, *Comput. Commun.* 2014, 50, 64.
- [2] https://irds.ieee.org/editions/2020 (accessed: January 2020).
- [3] A. M. Ionescu, H. Riel, Nature 2011, 479, 329.
- [4] S. Manipatruni, D. E. Nikonov, I. A. Young, Nat. Phys. 2018, 14, 338.
- [5] M. Si, C. J. Su, C. Jiang, N. J. Conrad, H. Zhou, K. D. Maize, G. Qiu, C. - T. Wu, A. Shakouri, M. A. Alam, *Nat. Nanotechnol.* 2018, 13, 24.
- [6] D. Sarkar, X. Xie, W. Liu, W. Cao, J. Kang, Y. Gong, S. Kraemer, P. M. Ajayan, K. Banerjee, *Nature* **2015**, *526*, 91.
- [7] S. Manipatruni, D. E. Nikonov, C. C. Lin, T. A. Gosavi, H. Liu, B. Prasad, Y. - L. Huang, E. Bonturim, R. Ramesh, I. A. Young, *Nature* 2019, 565, 35.
- [8] D. Etiemble, arXiv preprint arXiv:1803.00254 2018.
- [9] T. N. Theis, P. M. Solomon, Science 2010, 327, 1600.
- [10] M. M. Waldrop, Nature 2016, 530, 144.
- [11] F. Q. Xie, L. Nittler, C. Obermair, T. Schimmel, Phys. Rev. Lett. 2004, 93, 128303.
- [12] F. Q. Xie, X. H. Lin, A. Gross, F. Evers, F. Pauly, T. Schimmel, *Phys. Rev. B* 2017, 95, 195415.
- [13] F. Q. Xie, M. N. Kavalenka, M. Röger, D. Albrecht, H. Hölscher, J. Leuthold, T. Schimmel, *Beilstein J. Nanotechnol.* 2017, 8, 530.
- [14] F. Xie, A. Peukert, T. Bender, C. Obermair, F. Wertz, P. Schmieder, T. Schimmel, *Adv. Mater.* **2018**, *30*, 1801225.
- [15] F. Q. Xie, R. Maul, C. Obermair, W. Wenzel, G. Schön, T. Schimmel, *Adv. Mater.* 2010, 22, 2033.
- [16] R. Landauer, IBM J. Res. Dev. 1961, 5, 183.
- [17] J. D. Meindl, Q. Chen, J. A. Davis, Science 2001, 293, 2044.
- [18] J. D. Meindl, J. A. Davis, IEEE J. Solid-State Circuits 2000, 35, 1515.

#### **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- [19] Q. Liu, P. B. Kidd, M. Dobosiewicz, C. I. Bargmann, Cell 2018, 175, 57.
- [20] A. I. Yanson, Vol. Dissertation for Ph.D., University Leiden, 2001.
- [21] F. Q. Xie, R. Maul, S. Brendelberger, C. Obermair, E. B. Starikov, W. Wenzel, G. Schon, T. Schimmel, *Appl. Phys. Lett.* **2008**, *93*, 043103.
- [22] L. Gmelin, Gmelin Handbook of Inorganic Chemistry, Vol. Pt. A4, Springer, Heidelberg 1973.
- [23] J. C. Lian, Z. H. Cheng, Y. H. Jiang, Y. Y. Zhang, L. W. Liu, W. Ji,
   W. D. Xiao, S. X. Du, W. A. Hofer, H. J. Gao, *Phys. Rev. B* 2010, *81*, 195411.
- [24] F. Q. Xie, F. Hüser, F. Pauly, C. Obermair, G. Schön, T. Schimmel, *Phys. Rev. B* 2010, *82*, 075417.
- [25] N. Agrait, A. L. Yeyati, J. M. van Ruitenbeek, Phys. Rep. 2003, 377, 81.
- [26] K. Galatsis, A. Khitun, R. Ostroumov, K. L. Wang, W. R. Dichtel, E. Plummer, J. F. Stoddart, J. I. Zink, J. Y. Lee, Y. - H. Xie, *IEEE Trans. Nanotechnol.* 2008, *8*, 66.
- [27] https://irds.ieee.org/editions/2018 (accessed: June 2018).
- [28] V. Zhirnov, R. Cavin, ECS Trans. 2007, 11, 17.
- [29] C. H. Bennett, Int. J. Theor. Phys. 1982, 21, 905.
- [30] Y. C. Yang, F. Pan, Q. Liu, M. Liu, F. Zeng, Nano Lett. 2009, 9, 1636.
- [31] N. Onofrio, D. Guzman, A. Strachan, Nat. Mater. 2015, 14, 440.
- [32] M. J. Lee, C. B. Lee, D. Lee, S. R. Lee, M. Chang, J. H. Hur, Y. B. Kim, C. J. Kim, D. H. Seo, S. Seo, U. I. Chung, I. K. Yoo, K. Kim, *Nat. Mater.* 2011, *10*, 625.
- [33] C. W. Hsu, Y. F. Wang, C. C. Wan, I. T. Wang, C. T. Chou, W. - L. Lai, Y. - J. Lee, T. - H. Hou, *Nanotechnology* **2014**, *25*, 165202.
- [34] G. Binnig, H. Rohrer, C. Gerber, E. Weibel, *Phys. Rev. Lett.* **1982**, *49*, 57.
   [35] D. Woo, E. Choi, Y. Yoon, K. Kim, I. Jeon, H. Kang, *Surf. Sci.* **2007**,
- 601, 1554. [36] M. Binggeli, D. Carnal, R. Nyffenegger, H. Siegenthaler,
- [36] M. Binggell, D. Carnal, R. Nyffenegger, H. Siegentnaler, R. Christoph, H. Rohrer, J. Vac. Sci. Technol., B: Microelectron. Nanometer Struct.–Process., Meas., Phenom. 1991, 9, 1985.

- [37] T. D. Kühne, M. Iannuzzi, M. Del Ben, V. V. Rybkin, P. Seewald, F. Stein, T. Laino, R. Z. Khaliullin, O. Schütt, F. Schiffmann, *J. Chem. Phys.* **2020**, *152*, 194103.
- [38] J. P. Perdew, K. Burke, M. Ernzerhof, Phys. Rev. Lett. 1996, 77, 3865.
- [39] S. Goedecker, M. Teter, J. Hutter, Phys. Rev. B 1996, 54, 1703.
- [40] J. VandeVondele, J. Hutter, J. Chem. Phys. 2007, 127, 114105.
- [41] A. P. French, An Introduction to Quantum Physics, Routledge, New York 2018.
- [42] Y. Liu, X. Duan, H. J. Shin, S. Park, Y. Huang, X. Duan, Nature 2021, 591, 43.
- [43] a) C. Joachim, J. K. Gimzewski, A. Aviram, *Nature* 2000, 408, 541;
  b) F. Evers, R. Korytár, S. Tewari, J. M. van Ruitenbeek, *Rev. Mod. Phys.* 2020, *92*, 035001.
- [44] M. A. Zevenbergen, P. S. Singh, E. D. Goluch, B. L. Wolfrum, S. G. Lemay, *Nano Lett.* 2011, *11*, 2881.
- [45] D. J. Case, Y. Liu, I. Z. Kiss, J. R. Angilella, A. E. Motter, Nature 2019, 574, 647.
- [46] F. Zahoor, T. Z. A. Zulkifli, F. A. Khanday, Nanoscale Res. Lett. 2020, 15, 90.
- [47] S. Chih-Tang, Proc. IEEE 1988, 76, 1280.
- [48] D. Kahng, M. M. Atalla, in IRE-AIEE Solid-State Device Research Conf., Carnegie Inst. of Technol., Pittsburgh, PA 1960.
- [49] D. Kahng, IEEE Trans. Electron Devices 1976, 23, 655.
- [50] S. Datta, S. Dutta, B. Grisafe, J. Smith, S. Srinivasa, H. Ye, IEEE Micro 2019, 39, 8.
- [51] a) H. Shi, L. Ding, D. Zhong, J. Han, L. Liu, L. Xu, P. Sun, H. Wang,
   J. Zhou, L. Fang, *Nat. Electron.* **2021**, *4*, 405; b) Q. Cao, S. J. Han,
   J. Tersoff, A. D. Franklin, Y. Zhu, Z. Zhang, G. S. Tulevski, J. Tang,
   W. Haensch, *Science* **2015**, *350*, 68.
- [52] B. E. Deal, J. M. Early, J. Electrochem. Soc. 1979, 126, 20C.
- [53] J. Bardeen, W. H. Brattain, Phys. Rev. 1948, 74, 230.
- [54] P. T. Kissinger, W. R. Heineman, J. Chem. Educ. 1983, 60, 702.