# Analysis and Application of Improved Feedthrough Logic

A Thesis Submitted in Partial Fulfillment of the Requirements for the Award of the Degree of

> Master of Technology in VLSI Design & Embedded Systems by

> > Sauvagya Ranjan Sahoo (Roll No. 210EC2304)



Department of Electronics & Communication Engineering NATIONAL INSTITUTE OF TECHNOLOGY, ROURKELA राष्ट्रीय प्रौद्योगिकी संस्थान, राउरकेला ODISHA, INDIA

2012

# Analysis and Application of Improved Feedthrough Logic

A Thesis Submitted in Partial Fulfillment of the Requirements for the Award of the Degree of

> Master of Technology in VLSI Design & Embedded Systems by

> > Sauvagya Ranjan Sahoo (Roll No. 210EC2304)

Under the Supervision of Prof. Kamalakanta Mahapatra



Department of Electronics & Communication Engineering NATIONAL INSTITUTE OF TECHNOLOGY, ROURKELA राष्ट्रीय प्रौद्योगिकी संस्थान, राउरकेला ODISHA, INDIA 2012



Department of Electronics and Communication Engineering National Institute of Technology Rourkela-769008

# CERTIFICATE

This is to certify that the thesis entitled "Analysis and Application of Improved Feedthrough Logic" submitted by Mr. Sauvagya Ranjan Sahoo in partial fulfillment of the requirements for the award of Master of Technology Degree in Electronics and Communication Engineering with specialization in "VLSI Design and Embedded Systems" during the session 2010-2012 at National Institute of Technology, Rourkela is an authentic work carried out by him under my supervision and guidance.

To the best of my knowledge, the matter embodied in the thesis has not been submitted to any other University/Institute for the award of any Degree or Diploma.



Prof. Kamalakanta Mahapatra Department of Electronics & Communication Engineering National Institute of Technology, Rourkela

Date:

Place:

#### **Acknowledgements**

This project is by far the most significant accomplishment in my life and it would have been impossible without the people who supported me and believed in me. I would like to extend my gratitude and my sincere thanks to my honorable, esteemed supervisor **Prof. KamalaKanta Mahapatra**, Department of Electronics & Communication Engineering. He is not only a great professor with deep vision but also most importantly a kind person. I sincerely thank for his exemplary guidance and encouragement. His trust and support inspired me in the most important moments of making right decisions and I feel proud of working under his supervision.

I am very much thankful to our Head of the Department, **Prof. Sukadev Meher**, for providing us with best facilities in the department and his timely suggestions. I am very much thankful to all my Professors **Prof. D. P. Acharya**, **Prof. A. K. Swain**, **Prof. P. K. Tiwari**, and **Prof. N. Islam** for providing me their valuable suggestions during my thesis work and for providing a solid background for my studies. They have been great sources of inspiration to me and I thank them from the bottom of my heart.

I would like to show my gratitude to all my friends and especially to research scholars Kanhu Charan Bbhuyan, Preetisudha meher, Vijay Sharma, Jagananth Mohanty, Srinivas sharma, George Tom, Umakanta Nanda, Pallav Majhi, Venketesh and my friends for all the thoughtful and mind stimulating discussions we had, which prompted us to think beyond the obvious. I've enjoyed their companionship so much during my stay at NIT, Rourkela. I would like to thank all those who made my stay in Rourkela an unforgettable and rewarding experience.

I would like to thank my parents who taught me the value of hard work by their own example. They rendered me enormous support being apart during the whole tenure of my stay in NIT Rourkela. At last but above all, I owe this work to my much revered Lord for giving me such a chance to work among these scholastic people and scholastic environment.

#### Sauvagya Ranjan sahoo

# Abstract

Continuous technology scaling and increased frequency of operation of VLSI circuits leads to increase in power density which raises thermal management problem. Therefore design of low power VLSI circuit technique is a challenging task without sacrificing its performance. This thesis presents the design of a low power dynamic circuit using a new CMOS domino logic family called feedthrough (FTL) logic. Dynamic logic circuits are more significant because of its faster speed and lesser transistor requirement as compared to static CMOS logic circuits. The need for faster circuits compels designers to use FTL as compared static and domino CMOS logic and the requirement of output inverter for cascading of various logic blocks in domino logic are eliminated in the proposed design. The proposed circuit for low power (LP-FTL) improves dynamic power consumption as compared to the existing FTL and to further improve its speed we propose another circuit (HS-FTL). This logic family improves speed at the cost of dynamic power consumption and area. Proposed modified FTL circuit families provide better PDP as compared to the existing FTL.

Simulation results of both the proposed circuit using 0.18  $\mu$ m, 1.8 V CMOS process technology indicate that the LP-FTL structure reduces the dynamic power approximately by 35% and the HS-FTL structure achieves a speed up- 1.3 for 10-stage of inverters and 8-bit ripple carry adder in comparison to existing FTL logic.

Furthermore, we present various circuit design techniques to improve noise tolerance of the proposed FTL logic families. Noise in deep submicron technology limits the reliability and performance of ICs. The ANTE (average noise threshold energy) metric is used for the analysis of noise tolerance of proposed FTL. A 2-input NAND and NOR gate is designed by the proposed technique. Simulation results for a 2-input NAND gate at 0.18-µm, 1.8 V CMOS process technology show that the proposed noise tolerant circuit achieves 1.79X ANTE improvement along with the reduction in leakage power.

Continuous scaling of technology towards the nanometer range significantly increases leakage current level and the effect of noise. This research can be further extended for performance optimization in terms of power, speed, area and noise immunity.

# Contents

| Abstract        | i    |
|-----------------|------|
| LIST OF FIGURES | vi   |
| LIST OF TABLES  | viii |

## **CHAPTER 1**

| INTRODUCTION                      | 1  |
|-----------------------------------|----|
| 1.1 Introduction                  | 2  |
| 1.2 Literature Review             | 3  |
| 1.2.1 Scaling                     | 3  |
| 1.2.2 Power                       | 4  |
| 1.2.2.1 Static power dissipation  | 4  |
| 1.2.2.2 Dynamic power dissipation | 5  |
| 1.2.3 Propagation delay           | 6  |
| 1.2.4 Different Logic Styles      | 7  |
| 1.2.4.1 Static CMOS               | 7  |
| 1.2.4.2 Dynamic CMOS              | 9  |
| 1.2.4.3 Domino CMOS               | 12 |
| 1.2.4.4 Feedthrough Logic (FTL)   | 13 |
| 1.3 Objective                     | 16 |
| 1.4 Thesis Organization           | 16 |

## CHAPTER 2

| PROPOS      | ED IMPROVED FTL              | 17 |
|-------------|------------------------------|----|
| 2.1 Introd  | uction                       |    |
| 2.2 LP-FT   | L Structure                  | 19 |
| 2.3 Perfor  | mance analysis of LP-FTL     |    |
| 2.3.1       | Long chain of inverter       |    |
| 2.3.2       | 8-bit Ripple Carry Adder     |    |
| 2.3.3       | LFSR                         |    |
| 2.3.3.      | 1 Operation of D-latch       |    |
| 2.3.3.      | 2 Simulation Results of LFSR |    |
| 2.4 HS-FT   | L Structure                  |    |
| 2.5 Perfor  | mance analysis of HS-FTL     |    |
| СНАРТЕ      | R 3                          |    |
| DESIGN      | OF 8-BIT RCA                 |    |
| 3.1 Introd  | uction                       |    |
| 3.2 8-bit F | CA Design and Analysis       |    |
| 3.2.1       | Layout                       |    |
| 3.2.2       | Creating I/O pins            |    |
| 3.2.3       | DRC                          |    |
| 3.2.4       | LVS                          |    |
| 3.2.5       | Post Layout Simulation       |    |
| 3.2.6       | GDSII                        |    |

## **CHAPTER 4**

|   | NOISE A    | NALYSIS                               | 41 |
|---|------------|---------------------------------------|----|
|   | 4.1 Introd | uction                                | 42 |
|   | 4.2 Noise  | Sources                               | 43 |
|   | 4.2.1      | Type of Noise                         | 43 |
|   | 4.3 Logic  | Failure Due to Noise                  | 44 |
|   | 4.4 Noise  | Tolerant Circuit Techniques           | 45 |
|   | 4.4.1      | Transistor stacking technique         | 46 |
|   | 4.4.2      | Triple Transistor technique           | 47 |
|   | 4.5 Simul  | ation Results and comparison          | 48 |
|   | 4.5.1      | Noise Immunity Curve                  | 48 |
|   | 4.5.2      | Noise injection Circuit               | 48 |
|   | 4.5.3      | ANTE                                  | 49 |
|   | 4.5.4      | Noise tolerance analysis for Inverter | 50 |
|   | 4.5.5      | Noise tolerance analysis for NAND2    | 51 |
|   | 4.5.6      | Noise tolerance analysis for NOR2     | 52 |
|   | СНАРТИ     | CR 5                                  |    |
|   | CONCLU     | USIONS & FUTURE RESEARCH              | 53 |
|   | 5.1 Concl  | usions                                | 54 |
|   | 5.2 Future | e Research                            | 54 |
| R | EFERENC    | CES                                   | 55 |

### LIST OF FIGURES

| Figure1.1Switching and short-circuit current elements in static CMOS                                                | 5      |
|---------------------------------------------------------------------------------------------------------------------|--------|
| Figure 1. 2 (a) CMOS logic gates as a combination of PUN and PDN (b) CMOS inverter                                  | 7      |
| Figure1. 3 Basic Structure of a Dynamic CMOS                                                                        | 9      |
| Figure1. 4 (a) cascade of dynamic CMOS inverter                                                                     | 11     |
| Figure1. 5 Domino CMOS Logic                                                                                        | 12     |
| Figure 1. 6 (a) Basic structure of FTL [15]. (b) Inverter using FTL                                                 | 14     |
| Figure 1.7 (a) Long chain of inverters using FTL (10-Stages) (b) plot of output voltages                            | from   |
| 1 <sup>st</sup> stage (N1) to 10 <sup>th</sup> stage (N10).                                                         | 14     |
| Figure 2.1 (a) Proposed modified low power FTL structure (LP-FTL) (b) LP-FTL invert                                 | er. 19 |
| Figure 2.2 Variation in power, delay and area w.r.t. number of stacked PMOS                                         | 20     |
| Figure 2.3 Long Chain of LP-FTL inverter                                                                            | 21     |
| Figure 2.4 Plot of the output voltages from 1 <sup>st</sup> stage (N1) to 10 <sup>th</sup> stage (N10) of inverters | . (a)  |
| For FTL (b) For LP-FTL                                                                                              | 21     |
| Figure 2.5 (a) Layout of FTL inverter (10-stage) (b) av_extracted view                                              | 22     |
| Figure 2. 6 (a) Layout of LP-FTL inverter (10-stage) (b) av_extracted view                                          | 22     |
| Figure 2. 7 Ripple Carry Adder for LP-FTL structure (a) carry cell (b) sum cell                                     | 24     |
| Figure 2. 8 Effect of load capacitance on propagation delay                                                         | 25     |
| Figure 2. 9 LFSR using LP-FTL flip-flop                                                                             | 26     |
| Figure 2. 10 Positive edge triggered D flip-flop                                                                    | 26     |
| Figure 2. 11 D-latch using LP-FTL                                                                                   | 27     |
| Figure 2. 12 Output wave form at the X1, X2, X3, X4 of LFSR and total power                                         | 28     |
| Figure 2. 13 (a) Proposed modified HS-FTL. (b) HS-FTL inverter                                                      | 29     |
| Figure 2. 14 Plot of the output voltages from 1st stage (N1) to 10th stage (N10) of invert                          | ter in |
| HS-FTL                                                                                                              | 30     |
| Figure 3.1 Analog IC design Flow                                                                                    | 34     |
| Figure 3.2 Layout of LP-FTL Full Adder                                                                              | 35     |
| Figure 3.3 Layout of 8-bit Ripple Carry Adder                                                                       | 36     |
| Figure 3.4 DRC run window                                                                                           | 37     |
| Figure 3.5 LVS run window                                                                                           | 37     |
| Figure 3.6 av_extracted view of 8-bit Ripple Carry Adder                                                            | 38     |
| Figure 3.7 configure window of 8-bit RCA for av_extracted view                                                      | 39     |
| Figure 3.8 GDS II window                                                                                            | 40     |

| Figure 4.1 Noise at the Input of LP-FTL Inverter                       | 44 |
|------------------------------------------------------------------------|----|
| Figure 4.2(a) Stacked Transistor inverter (b) Stacked Transistor NAND2 | 46 |
| Figure 4. 3(a) Triple transistor NAND2 (b) Triple transistor NOR2      | 47 |
| Figure 4.4 (a)Noise immunity curve [22] (b) NIC [17]                   | 48 |
| Figure 4.5 Noise immunity curves for inverter                          | 50 |
| Figure 4.6 Noise immunity curves for NAND2                             | 51 |
| Figure 4. 7Noise immunity curves for NOR2                              | 52 |

#### LIST OF TABLES

| Table 1 Simulation results for propagation delay for the CMOS, domino and FTL             | 15 |
|-------------------------------------------------------------------------------------------|----|
| Table 2. 1 Post Layout Simulation results comparison between FTL, LP-FTL in terms of      |    |
| power, delay and area (10-inverter chain)2                                                | 23 |
| Table 2. 2 Comparison between LP-FTL, FTL and Domino structures in terms of power,        |    |
| propagation delay and area for 8-bit RCA2                                                 | 25 |
| Table 2. 3 Power and propagation Delay Comparison between FTL and LP-FTL for LFSR.2       | 8  |
| Table 2. 4 Simulation results comparison between FTL, LP-FTL and HS-FTL in terms of       |    |
| power, delay (10-inverter chain)                                                          | 31 |
| Table 2. 5 Simulation results for an 8-bit RCA designed by proposed FTL structure and the |    |
| existing FTL structure [15]                                                               | 31 |
| Table 3    Performance summary of Proposed LP-FTL 8-bit RCA                               | 39 |
| Table 4. 1 Performance comparison for inverter at 180 nm Technology       5               | 50 |
| Table 4. 2 Performance comparison for 2-input NAND at 180 nm Technology       5           | 51 |
| Table 4. 3 Performance comparison for 2-input NOR at 180 nm Technology                    | 52 |

# CHAPTER 1 INTRODUCTION

•

#### 1.1 Introduction

The invention of transistor brought about a giant technology leap in microelectronics. With the advent of transistor and the arrival of IC's, power dissipation is a lesser concern. Greater emphasis is placed on performance and size. To continue to improve the performance of circuits and to integrate more functions into chip, feature size reduces significantly. As a result, the magnitude of power per unit area (power density) has kept growing and the problem of heat removal and cooling getting worse. In the last few years we have seen that the emerging battery powered portable applications like pocket calculator, hearing aids, implantable pacemakers should consume less power for longer life. Consequently, ever since then power reduction has become one of the most critical factors in the evolution of technology. Even with the scaling of supply voltages power dissipation has not reduced significantly because more number of functionality is embedded in a single chip. An alternative to solve this problem could mean accepting either the large cost for cooling subsystem. Ineffective cooling degrades reliability. As a result today it is widely accepted that power efficiency is another important design criteria along with area and performance. So the power consumption should be minimized at each abstraction level and at each phase of the design process.

#### **1.2** Literature Review

Reducing the power consumption of CMOS integrated circuits along with improving its performance has been a topic of great interest in recent years. The various design techniques proposed in the last two decades trade power for performance. This is achieved through a mix of dynamic and static circuit styles [1], use of dual threshold voltage transistors [2] and dual supply voltages [3]. For many applications, speed improvement is achieved at the expense of power. The dynamic design in [3] uses high supply voltage for logic evaluation and low supply voltage for clocking dynamic logic. The adder designed in [4] uses architectural technique to reduce the short circuit current; the research work in [5] uses two dynamic gates between three static gates. Looking at the aspects of scaling, power dissipation an exhaustive literature survey has made

#### 1.2.1 Scaling

CMOS technology is the dominant one in today's IC because of its high speed, low power and high packaging density. With continuous technology scaling i.e. reduction in feature size leads to high packaging density but it leads to increase in current density as well as power density. The large increase in current or power density causes serious reliability problems for the scaled transistors like oxide breakdown, hot carrier injection [6, 7, 8, 9]. This increase in power density can be reduced by supply voltage ( $V_{DD}$ ) scaling because of the quadratic relationship between power and  $V_{DD}$ , but the rate of supply voltage scaling is not as fast as rate at which device dimensions are scaled because of various physical limitations like built in junction potential or silicon band gap which can't be scaled further.

Continuous scaling of CMOS technology makes noise becomes an equal important metrics like power, performance and area. To maintain performance with the scaling of supply voltage threshold voltage is also scaled down, resulting in reduction of noise margin. In current CMOS technology with reduced spacing between interconnect and higher operating frequency makes capacitive and inductive coupling [10] to increase significantly resulting in severe side effects on signal integrity.

#### **1.2.2** Power

Ideally, in CMOS circuits the output node is either connected to  $V_{DD}$  or GND. Due to absence of direct path between  $V_{DD}$  and GND CMOS circuits dissipates zero static power. But practically MOS transistor never acts as perfect switch. There is always leakage current which leads to static power dissipation. The various sources of power dissipation [11, 12] in CMOS are,

- Static Power Dissipation
- Dynamic power Dissipation

The total power in a static CMOS is given by [11]

$$P_{Total} = P_{Static} + P_{Switching} + P_{Short-Circuit}$$
(1.1)

#### **1.2.2.1 Static power dissipation** (P<sub>Static</sub>)

It is the power dissipated when there is no switching activity within the circuit. Ideally, CMOS circuit dissipates no static power, since there is no direct path from  $V_{DD}$  to GND. But practically MOS transistor never acts as perfect switch. There is always leakage current which flows when the input(s) to and the outputs of a gate are not changing, leads to static power dissipation. But as the supply voltage is being scaled down to reduce dynamic power, low  $V_{TH}$  transistors are used to maintain performance. Reduction in  $V_{TH}$  of transistor leads to greater leakage current [11].

The static power dissipation is given by

$$P_{\text{Static}} = V_{\text{DD}} * I_{\text{leakage}}$$
(1.2)



#### Figure 1.1Switching and short-circuit current elements in static CMOS

#### 1.2.2.2 Dynamic power dissipation

It is the dominant portion of power dissipation which occurs due to transition at gate outputs. It consist two components of power dissipation

#### (i) Switching Power dissipation (P<sub>switching</sub>)

As the nodes in a digital CMOS circuit transition back and forth between the two logic levels, the capacitance associated with the nodes gets charged and discharged. The power dissipated during this process is called as switching power and it is the major source of power dissipation in CMOS circuits.

For a static CMOS circuit with N switching nodes operating at clock frequency f  $_{clk}$ , the switching power is given by [13]

$$P_{Switching} = \sum_{1}^{N} \alpha_i \ C_i \ V_{DD} \ V_{swing} \ f_{clk}$$
(1.3)

Where  $\alpha_i$  is the switching activity at node i

 $V_{DD}$  is the supply voltage

V<sub>swing</sub> Voltage swing at node i

 $\alpha_i\,C_i\,$  is the effective switch capacitance per cycle at node i

#### (ii) Short Circuit Power Dissipation (P<sub>short-circuit</sub>)

This is due to short circuit current  $(I_{SC})$  which flows directly from  $V_{DD}$  to GND when both PMOS and NMOS transistor are on. When the input to the gate stable at either logic level only PMOS or NMOS transistors are ON. Hence no short circuit current flows. But when output of a gate switches in response to change in inputs, both PMOS and NMOS transistors are conducts simultaneously for a short interval of time. This interval of time depends upon rise or fall time of input signal and causes short circuit power dissipation.

 $P_{\text{Short-circuit}} = V_{\text{DD}} * I_{\text{SC}}$ (1.4)

#### **1.2.3** Propagation delay

The dependency of propagation delay on circuit parameter is given by [14]

$$T_d \alpha \frac{C_L V_{DD}}{k (V_{DD} - V_{TH})^{\alpha}}$$
(1.5)

Where  $\alpha$  is the velocity saturation index varies between 1 and 2

K depends upon W/L

From equation 1.3 and 1.5, the power dissipation and propagation delay both depends upon the supply voltage ( $V_{DD}$ ). The scaling of supply voltage causes the reduction in power whereas the propagation delay significantly increases. So for each design depending upon its application there exist a tradeoff between power and delay. Hence various logic styles are used to construct logic gates depending upon its application in terms of power, speed and area.

#### 1.2.4 Different Logic Styles

#### 1.2.4.1 Static CMOS

Static CMOS circuits consists a pull up network (PUN) and a pull down network (PDN) as in Figure 1.2 (a). The PUN block consist PMOS transistors which pull up the output node (OUT) to  $V_{DD}$  and the PDN block consists NMOS transistors which pull down the OUT node to GND. At any instant of time either the pull up or pull down block is on so that the node OUT is always at  $V_{DD}$  or GND. The size of PMOS devices is made larger than the NMOS devices because the mobility of PMOS is lower than the NMOS. The structure of a CMOS inverter is shown in Figure 1.2 (b). It consist a PMOS and NMOS transistor in series. The operation of the circuit is as follows; when A is HIGH ( $V_{DD}$ )  $T_N$  is ON and  $T_P$  is OFF. A direct path exists from node Y to ground, resulting in a steady state value of 0V. When A is LOW (0 V)  $T_P$  is ON and  $T_N$  is OFF, resulting in a steady voltage of  $V_{DD}$  at node Y.



Figure 1. 2 (a) CMOS logic gates as a combination of PUN and PDN (b) CMOS inverter

#### <u>Advantages</u>

- 1. Since the voltage swing at node OUT is equal to the supply voltage i.e.  $V_{DD}$  or GND. This results in high noise margin
- 2. The output is independent of device sizes results in non-ratio logic.
- 3. High input impedance leads to high fan-out.
- 4. Low output impedance leads to less sensitive to noise and disturbance.
- 5. The absence of direct path between  $V_{DD}$  and GND leads to zero static power consumption.
- 6. Switching threshold is equals to  $V_{DD}/2$  leads to more robust.

#### <u>Limitation</u>

- When the input makes transition from HIGH to LOW or vice versa both PMOS and NMOS transistors are ON for a short interval of time leads to short circuit current.
- 2. A fan-in of N requires 2N devices results in larger device area.

#### 1.2.4.2 Dynamic CMOS

The basic structure of a dynamic logic gate is shown in Figure 1.3. The PDN network consist only NMOS transistors as in static CMOS. It requires an additional clock input (CLK) and uses a sequence of precharge and evaluation phase.



Figure 1. 3 Basic Structure of a Dynamic CMOS

#### **Precharge phase:**

When CLK=0, the node OUT is precharged to  $V_{DD}$  through  $T_P$  the PDN is disabled because  $T_E$  is OFF.

#### **Evaluation phase:**

When CLK=1,  $T_P$  is OFF and  $T_E$  is ON. The node OUT conditionally discharges based upon input value to the PDN. During evaluation phase, the only possible path from node OUT to supply rail is GND. The node OUT can only discharge in evaluation phase and charges to  $V_{DD}$  during precharge phase.

#### <u>Advantages</u>

- Number of transistor reduces from 2N as in static CMOS to N+2, hence reduction in device area.
- 2. Logic function is implemented only by the NMOS transistors, hence faster.
- 3. Non-ratio logic.
- 4. Switching point is threshold voltage of NMOS transistors in the evaluation phase.
- 5. Only consumes dynamic power.

#### <u>Limitations</u>

- 1. Low noise margin due to reduction in switching threshold.
- 2. Output is in high impedance state if PDN is turned off during evaluation phase.
- 3. It suffers from charge leakage, charge sharing.

The major limitation of dynamic CMOS circuit is the cascading of dynamic gates, illustrated by two cascaded inverter as shown in Figure 1.4 (a). During precharge phase the output of both the inverters i.e.  $OUT_1$  and  $OUT_2$  precharged to  $V_{DD}$ . When the IN makes 0 to 1 transition as shown in Figure 1.4 (b),  $OUT_1$  starts to discharge on the rising edge of CLK. The node  $OUT_2$  should remain at  $V_{DD}$  as IN=1, but due to finite propagation delay for the input to discharge node  $OUT_1$  to GND, node  $OUT_2$  also starts discharging as long as  $OUT_1$  is above switching threshold ( $V_{TN}$ ) of  $T_{N2}$ . So there exists a conducting path from node  $OUT_2$  to GND, results in loss of previously stored charge. This conducting path from  $OUT_2$  to GND is disabled when voltage at node  $OUT_1$  reaches  $V_{TN}$ , makes  $T_{N2}$  turns off and leaves node  $OUT_2$  at an incorrect voltage level which cannot be recovered.



Figure 1. 4 (a) cascade of dynamic CMOS inverter

This cascading problem can be overcome by setting the voltage at the input to next stage at logic 0 during precharge phase. By doing this all transistors in the PDN are turned off after precharge and no inadvertent discharging of stored charge takes place. This can be achieved by using Domino Logic.

#### 1.2.4.3 Domino CMOS

The domino logic structure is similar to that of dynamic logic along with a static CMOS inverter is used to avoid cascading problem as shown in Figure 1.5. During precharge phase (CLK=0), the output of dynamic logic is charges to  $V_{DD}$  and the output of inverter is become zero. During evaluation phase (CLK=1), the node OUT makes only transition from 0 to 1. Since in the precharge phase the node OUT discharges to logic 0, hence the false evaluation is avoided during cascading of various domino blocks.

As it uses static inverter only non-inverting logic can be realized and it increases propagation delay.



Figure 1. 5 Domino CMOS Logic

The above 3- discussed logic styles provide low power consumption but these structures suffer from reduction in speed. To overcome this limitation a new logic style called as feedthrough logic (FTL) in [15] is used.

#### 1.2.4.4 Feedthrough Logic (FTL)

To improve the performance of CMOS logic circuits in terms of speed and power further a new logic family called feedthrough logic (FTL) was proposed in [15]. The FTL concept was successfully used for the design of low power and high performance arithmetic circuits [16]. This logic works on domino concept along with the important feature that gates begin evaluation even before all their inputs are valid. This leads to faster evaluation in computational blocks. The problems associated with domino logic [6] such as charge sharing, need for output inverters are completely eliminated by FTL, thus reduces chip area, delay and performance.

FTL logic in [15] shows high design flexibility; it can be used in domino like cascaded stages, differential style and pipelined with fast dynamic latch. FTL was successfully employed by the authors for integrated circuits in GaAs technology in [16].

It is also a type of dynamic logic. The basic structure of FTL is shown in Figure 1.6 (a). It consist a NMOS reset transistor  $T_R$  for resetting the output node (OUT) to low logic level, a pull up PMOS load transistor  $T_P$  and a PDN.  $T_P$  and  $T_R$  controlled by the clock signal CLK.

The basic operating principle of FTL was presented in [15] and is briefed here. When CLK goes HIGH, (reset phase)  $T_R$  is turned on and the output node (OUT) pulled to ground through  $T_R$ . During evaluation phase i.e. when CLK goes LOW,  $T_R$  is turned off, and the voltage at node OUT rises initially then it becomes logic HIGH (i.e.  $V_{OH} = V_{DD}$ ) or LOW ( $V_{OL}$ ) depending upon inputs to the PDN block. If the PDN block evaluates to HIGH then node OUT pulled up towards  $V_{DD}$  otherwise it will pulled down to  $V_{OL}$ . So when CLK goes from HIGH to LOW, node OUT makes partial transition from  $V_{TH}$  to either  $V_{OH}$  or  $V_{OL}$  depending upon inputs to PDN.



Figure 1. 6 (a) Basic structure of FTL [15]. (b) Inverter using FT



Figure 1.7 (a) Long chain of inverters using FTL (10-Stages) (b) plot of output voltages from  $1^{st}$  stage (N1) to  $10^{th}$  stage (N10)

A long chain of inverter designed by using FTL is shown in Figure 1.7 (a). When CLK goes HIGH the voltage at all the output nodes i.e. N1, N2 ....N10 pulled to ground through  $T_R$  at each stage as shown in Figure 1.7 (b). During evaluation phase i.e. when CLK goes LOW,  $T_R$  is turned off, and the voltage at output node (N1, N2....N10) initially rises to  $V_{TH}$  then it conditionally evaluates to either logic HIGH ( $V_{OH}$ ) or LOW ( $V_{OL}$ ) depending upon input to the  $T_N$  at each stage. Since the transition at output node occurs only from  $V_{TH}$  to either  $V_{OH}$  or  $V_{OL}$  as shown in Figure 1.7 (b). As a result both low-to-high and high-to-low propagation delay reduces.

To compare the performance of FTL against static and dynamic domino CMOS a long chain of inverter (10-stages) is simulated. We have used 0.18-um CMOS process technology model library from UMC, using the parameter for typical process corner at 25  $^{\circ}$ C. Power supply V<sub>DD</sub> is constant for all simulations and is equal to 1.8 V and 10 fF capacitive loads at all output nodes.

| Logic family | t <sub>p</sub><br>(ns) | t <sub>p</sub> ratio<br>(with respect to<br>Domino) | t <sub>p</sub> ratio<br>(with respect to<br>CMOS) | P <sub>avg</sub><br>(µW) |
|--------------|------------------------|-----------------------------------------------------|---------------------------------------------------|--------------------------|
| CMOS [6]     | 1.877                  | 1.257                                               | 1                                                 | 41                       |
| Domino [7]   | 2.361                  | 1                                                   | 0.795                                             | 49                       |
| FTL [15]     | 0.719                  | 3.283                                               | 2.610                                             | 265                      |

Table 1 Simulation results for propagation delay for the CMOS, domino and FTL

Table 1 shows the average propagation delay  $(t_p)$  and the speed up  $(t_p \text{ ratio})$  with respect to static CMOS and dynamic domino CMOS logic. From the Table 1 the FTL provides an improvement in speed by a factor of 3.28 w.r.t. domino and 2.6 w.r.t. CMOS but it suffers from more power consumption.

Despite of its improvement in speed the FTL structure suffers from reduced noise margin, non-zero nominal low output voltage i.e.  $V_{OL} \neq 0$  due to contention between PMOS (T<sub>P</sub>) and NMOS (T<sub>N</sub>) during the evaluation period. This non-zero V<sub>OL</sub> increases dynamic power consumption of the circuit. For the FTL to work in circuits with large number of stages, special care must be taken to avoid dissimilar capacitive loads in all intermediate stages. This ensures that all nodes should rise together to the threshold voltage V<sub>TH</sub>.

#### 1.3 Objective

Recent technology scaling and use of various logic family provides techniques to achieve power consumption at the cost of performance. The objective of this research work is to design an improved circuit using FTL that can provide further improvement in average power consumption, performance, noise margin and area overhead.

#### **1.4** Thesis Organization

This thesis is organized in such a way as to properly layout the detail investigation and results of the research work.

The literature review and objective are presented in chapter 1 with a summary of thesis organization.

Chapter 2 provides the detail analysis of improved FTL by using various cascaded combinational and sequential logic circuits. The performance of improved FTL is compared with existing logic family and this chapter is concluded with simulation results.

In Chapter 3 the improved FTL is used to design 8-bit Ripple Carry Adder (RCA). This chapter is concluded with post-layout simulation and performance summary.

Chapter 4 starts with a background theory review of various noise sources and it impacts on digital circuits and different noise tolerance circuits are used to improve noise immunity of proposed FTL.

Conclusions and future research are presented in chapter 5.

# CHAPTER 2 PROPOSED IMPROVED FTL

#### 2.1 Introduction

The non-zero  $V_{OL}$  of FTL in [15] increases the average power consumption of a circuit. This chapter describes two new circuit structures for FTL i.e. LP-FTL (low power) and HS-FTL (high speed) which are used to improve the average power consumption and performance of existing FTL respectively. The LP-FTL structure improves power consumption by using an additional PMOS transistor by sacrificing speed and area overhead. The HS-FTL structure improves the performance at the cost of power consumption by using a NMOS transistor which precharge the output node to the threshold voltage during reset phase. Both the proposed improved FTL provides reduction in PDP as compared to the existing FTL. Finally we design a long chain of inverter (10-stage) and an 8-bit ripple carry adder by using both the structures to meet the desired power and performance. To show the validity of existing FTL we further design a LFSR using LP-FTL structure.

#### 2.2 LP-FTL Structure

The average power consumption of the FTL structure is improved by the modified circuit shown in Figure 2.1 (a). This circuit reduces  $V_{OL}$  by inserting one additional PMOS transistor  $T_{P2}$  in series with  $T_{P1}$ . The insertion of additional PMOS reduces the source voltage of  $T_{P2}$  below  $V_{DD}$ . The operation of this circuit is similar to that of FTL in [15]. When CLK goes HIGH, (reset phase) output node (OUT) is pulled to ground through  $T_R$ . When CLK goes LOW, (evaluation phase)  $T_R$  is turned off and the node OUT conditionally evaluates to logic HIGH ( $V_{OH}$ ) or LOW ( $V_{OL}$ ) depending upon inputs to the PDN. If the PDN evaluates to HIGH then node OUT pulled up towards  $V_{OH}=V_{DD}$  through  $T_{P1}$  and  $T_{P2}$ . If the PDN block evaluates to LOW, then node OUT is pulled down to  $V_{OL}$ . Since  $T_{P1}$  and  $T_{P2}$  are in series the voltage at the source of  $T_{P2}$  is less than  $V_{DD}$ . So due to ratio logic the output node pulled to logic low voltage i.e.  $V_{OL}$  which is less than the  $V_{OL}$  of existing FTL structure in [15]. This reduction in  $V_{OL}$  causes significant reduction in dynamic power consumption but due to the insertion of additional PMOS transistor  $T_{P2}$  propagation delay of this structure increases. The inverter designed by the LP-FTL structure is shown in Figure 2.1 (b).



Figure 2.1 (a) Proposed modified low power FTL structure (LP-FTL) (b) LP-FTL inverter



## **Chapter 2 Proposed Improved FTL**

Figure 2.2 Variation in power, delay and area w.r.t. number of stacked PMOS

The variation in  $P_{avg}$ ,  $t_p$  and area w.r.t increase in number of stacked PMOS is shown in Figure 2.2. From the Figure 2.2 the LP-FTL structure i.e. FTL with 1-stacked PMOS provides 46.66% reduction in average power consumption, but this LP-FTL structure suffers from 11.8% reduction in speed and area overhead of nearly 25% w.r.t. FTL in [15]. With increase in number of stacked PMOS transistors the average power consumption further reduces along with increase in propagation delay and area overhead.

#### 2.3 Performance analysis of LP-FTL

The performance analysis of the LP-FTL structure is carried out by designing various cascaded combinational and sequential logic circuits. We have designed a long chain of inverter (10-stage), 8-bit RCA and a LFSR by using LP-FTL structure. We have used 0.18um CMOS process technology model library from UMC, using the parameter for typical process corner at 25  $^{\circ}$ C. Power supply V<sub>DD</sub> is constant for all simulations and is equal to 1.8V. Circuits are simulated in HSPICE simulator.

#### 2.3.1 Long chain of inverter

A long chain of inverter (10-stage) is designed by LP-FTL structure is shown in Figure 2.3. Figure 2.4 show the plot of output voltage from the  $1^{st}$  stage of inverter to the  $10^{th}$  stage of inverter at 10 fF capacitive loads for existing FTL and LP-FTL. From this figure the reduction in V<sub>OL</sub> of LP-FTL as compared to FTL causes improvement in average power consumption. The layout and av\_extracted view is shown in Figure 2.5 to 2.7.



Figure 2. 3 Long Chain of LP-FTL inverter



Figure 2.4 Plot of the output voltages from 1<sup>st</sup> stage (N1) to 10<sup>th</sup> stage (N10) of inverters. (a) For FTL (b) For LP-FTL



Figure 2.5 (a) Layout of FTL inverter (10-stage) (b) av\_extracted view



(b)

Figure 2. 6 (a) Layout of LP-FTL inverter (10-stage) (b) av\_extracted view

Table 2.1 shows the average power ( $P_{avg}$ ), average values of propagation delays ( $t_p$ ), and power delay product (PDP) comparison of LP-FTL and the existing FTL in [15] for 10 fF capacitive loads at 100 MHz. The LP-FTL structure provides reduction in power consumption due to reduction in  $V_{OL}$ . The power consumption by LP-FTL structure is 42.8% less than that of existing FTL and it provides an area overhead of 24.4%.

| Logic<br>Family | P <sub>avg</sub><br>(µW) | t <sub>p</sub><br>(ns) | Area<br>(µm²) | PDP<br>(µW*ns) |
|-----------------|--------------------------|------------------------|---------------|----------------|
| FTL [15]        | 271                      | 800                    | 221           | 216            |
| LP-FTL          | 155                      | 950                    | 275           | 147            |

 Table 2. 1 Post Layout Simulation results comparison between FTL, LP-FTL in terms of power, delay and area (10-inverter chain)

#### 2.3.2 8-bit Ripple Carry Adder

The basic sum and carry cell of a full adder designed by LP-FTL structure is shown in

Figure 2.7 The sum and carry expression of full adder is given by

 $SUM' = ABC_{IN} + C_{OUT}' (A + B + C_{IN})$ (2.1)

 $C_{OUT}' = AB + C_{IN} (A + B)$ (2.2)



Figure 2. 7 Ripple Carry Adder for LP-FTL structure (a) carry cell (b) sum cell

An 8-bit RCA is designed by cascading such eight full adder cell. To maintain the correct polarity between the RCA cells the A and B inputs of even adder cells and the sum output of odd adder cells are inverted as in [6]. All the 8-bit ripple carry adders i.e. Domino, FTL and LP-FTL adders are simulated in 0.18-um CMOS process technology model library from UMC, using the parameter for typical process corner at  $25^{\circ}$ C. Power supply V<sub>DD</sub> is constant for all simulations and is equal to 1.8V.

| Logic<br>family | t <sub>p</sub><br>(ns) | P <sub>avg</sub><br>(µW) | Area<br>(µm²) | t <sub>p</sub><br>ratio | PDP<br>(µW*ns) |
|-----------------|------------------------|--------------------------|---------------|-------------------------|----------------|
| Domino          | 2.51                   | 146                      | 1320          | 1                       | 366.46         |
| FTL [15]        | 0.620                  | 732                      | 1340          | 4.04                    | 453.84         |
| LP-FTL          | 0.681                  | 422                      | 1628          | 3.68                    | 287.382        |

Table 2. 2 Comparison between LP-FTL, FTL and Domino structures in terms of<br/>power, propagation delay and area for 8-bit RCA

Table 2.2 shows the comparison between Domino, FTL and proposed LP-FTL adder in terms of average power consumption ( $P_{avg}$ ), propagation time delays ( $t_p$ ), layout area, PDP for 10 fF capacitive loads. From the table both FTL and LP-FTL structure improves the speed by a factor of 4.04 and 3.68 w.r.t. domino adder. The LP-FTL structure improves the power consumption by 42.34% w.r.t. FTL adder, but speed is reduced by a factor of 1.09 and area overhead of 21.49%. The effect of load capacitance ( $C_L$ ) on propagation delay ( $t_p$ ) is shown in Figure 2.8. From this figure the LP-FTL adder is faster as compared to the domino adder.



Figure 2. 8 Effect of load capacitance on propagation delay

#### 2.3.3 LFSR

In order to explain the usefulness of proposed LP-FTL in pipelined circuit, we designed a LFSR circuit as shown in Figure 2.9. The LP-FTL flip-flop shown in Figure 2.10 is constructed from two cascaded LP-FTL latch controlled by the CLK and CLK'. The structure of LP-FTL latch is shown in Figure 2.11. The XNOR-gate is also designed by using proposed LP-FTL structure controlled by CLK.



Figure 2. 9 LFSR using LP-FTL flip-flop



Figure 2. 10 Positive edge triggered D flip-flop



Figure 2. 11 D-latch using LP-FTL

#### 2.3.3.1 Operation of D-latch

The circuit diagram of D-latch by using LP-FTL structure is shown in Figure 2.11. The operation of D-latch as follows. During the reset phase i.e. when CLK = 1,  $T_R$  turned on, both the output node Q and Q' holds their last state. During evaluation phase i.e. when CLK = 0  $T_R$  turned off, depending upon D value Q and Q' are updated.

Suppose when CLK=0 and D=1,

(i) if in the last state Q=0 and Q'=1, then node Q charged to  $V_{DD}$  through  $T_{P3}$  and  $T_{P4}$ , since now D=1 and Q=1, hence the transistor  $T_{N1}$  and  $T_{N5}$  are turned on as a result node Q' will evaluates to a logic low i.e.  $V_{OL}$ .

Two cascaded FTL latch forms a positive edge triggered D-flip flop as shown in Figure 2.10. When CLK=0, the 1<sup>st</sup> LP-FTL latch is evaluated at the same time 2<sup>nd</sup> LP-FTL latch holds the last state. The input D is latched at the output of 1<sup>st</sup> FTL- latch. When CLK goes from 0 to 1, the 2<sup>nd</sup> FTL latch is in evaluation phase the previously latched D value comes at the output of 2<sup>nd</sup> LP-FTL latch.

#### 2.3.3.2 Simulation Results of LFSR

The average power consumption and propagation delay of LFSR is shown in Table

2.3. The proposed LP-FTL structure consumes less dynamic power as compared to existing

FTL. The waveforms at X1, X2, X3, X4 after every clock pulse is shown in Figure 2.12. The

transient power is also shown in Figure 2.12.

Table 2. 3 Power and propagation Delay Comparison between FTL and LP-FTL for LFSR

| Logic<br>family    | P <sub>avg</sub><br>(µW) | t <sub>p</sub><br>(ns) |
|--------------------|--------------------------|------------------------|
| FTL                | 349                      | 5.167                  |
| Proposed<br>LP-FTL | 196                      | 5.290                  |



Figure 2. 12 Output wave form at the X1, X2, X3, X4 of LFSR and total power

#### 2.4 HS-FTL Structure

In order to improve the speed of proposed LP-FTL structure the reset transistor  $T_R$  is connected to  $V_{DD}/2$  as shown in Figre2.13 (a). The operation of this circuit is as follows, when CLK =1, the output node (OUT) will charges to the threshold voltage  $V_{TH}$ . During evaluation phase according to input value the output node only makes partial transition from  $V_{TH}$  to  $V_{OH}$  or  $V_{OL}$ . Since during evaluation phase the output node (OUT) only makes partial transitions, this improves propagation delay. An inverter designed by using HS-FTL is shown in Figure 2.13 (b).



Figure 2. 13 (a) Proposed modified HS-FTL. (b) HS-FTL inverter

#### 2.5 Performance analysis of HS-FTL

The performance analysis of the HS-FTL structure is carried out by designing various cascaded combinational circuits. We have designed a long chain of inverter (10-stage), 8-bit RCA by using HS-FTL structure. We have used 0.18-um CMOS process technology model library from UMC, using the parameter for typical process corner at 25  $^{0}$ C. Power supply V<sub>DD</sub> is constant for all simulations and is equal to 1.8V. Circuits are simulated in HSPICE simulator.



Figure 2. 14 Plot of the output voltages from 1st stage (N1) to 10th stage (N10) of inverter in HS-FTL

From Figure 2.14 during CLK=1, the output node at each stage of inverter charges to  $V_{TH}$ . When CLK goes from 1 to 0 all the output nodes makes transition from  $V_{TH}$  to either  $V_{OH}$  or  $V_{OL}$  only. The simulation result for a long chain of inverter (10-stage) is given in Table 2.4. From the Table 2.4 the PDP of both the improved structure is better as compared to the FTL in [15].

| Logic family    | P <sub>avg</sub><br>(µW) | t <sub>p</sub><br>(ns) | PDP<br>(uW*ns) |
|-----------------|--------------------------|------------------------|----------------|
| FTL in [15]     | 270                      | 0.725                  | 195.75         |
| Proposed LP-FTL | 152                      | 0.830                  | 126.16         |
| Proposed HS-FTL | 290                      | 0.538                  | 156.02         |

 Table 2. 4 Simulation results comparison between FTL, LP-FTL and HS-FTL in terms of power, delay (10-inverter chain)

Table 2. 5 Simulation results for an 8-bit RCA designed by proposed FTL structure and<br/>the existing FTL structure [15]

| Logic family | P <sub>avg</sub><br>(µW) | t <sub>p</sub><br>(ns) | PDP<br>(µW*ns) |  |
|--------------|--------------------------|------------------------|----------------|--|
| FTL in [15]  | 732                      | 0.620                  | 453.84         |  |
| LP-FTL       | 422                      | 0.681                  | 287.382        |  |
| HS-FTL       | 735                      | 0.430                  | 316.05         |  |

Table 2.5 shows average power consumption, propagation delay time  $(t_p)$ , and power delay product (PDP) of existing FTL structure in [15], LP-FTL and HS-FTL structure. The proposed HS-FTL structure achieves a speed up factor of 1.58 with respect to LP-FTL structure and 1.44 with respect to existing FTL structure. The power delay product of both the proposed structures are better as compared to the existing FTL structure. The PDP improves due to reduction of power in LP-FTL and reduction of average propagation delay in HS-FTL structure.

# CHAPTER 3 DESIGN OF 8-BIT RCA

#### 3.1 Introduction

The basic design flow of an analog IC design, together with Cadence tool is shown in Figure 3.1. A schematic view of circuit is created first by using Cadence composer schematic editor. Then the circuit is simulated using cadence analog design environment. Different simulators like spectre or Hspice are used. Then layout of schematic is created by using Virtuoso Layout Editor.

The resulting layout is then subjected to Design Rule Check (DRC), which is some geometric rules dependent on the technology. Electrical rule check (ERC) is then performed for electrical errors like shorts. Then the layout compared with circuit schematic by performing Layout Versus Schematic (LVS) check, to ensure that the intended functionally is implemented.

Finally, a net list including parasitic resistance and capacitance extracted. The simulation of this spice netlist is called as post Layout Simulation. Once the functionality of layout is verified the final layout is converted to certain standard file formats like GDSII depending upon foundry.

# **Chapter 3 RCA Design**



Figure 3.1 Analog IC design Flow

#### 3.2 8-bit RCA Design and Analysis

The schematic of 8-bit RCA by using LP-FTL structure and pre-layout simulation results are discussed in chapter 2. In this section the layout issues and performance analysis of 8-bit RCA is done by using 0.18-um CMOS process technology library from UMC.

#### 3.2.1 Layout

The layout of a 1-bit full adder cell is given in Figure 3.2 designed by the sum and carry cell discussed in chapter 2. The placing of transistors is critical in getting the most compact design. Also, it is important to make sure that all important nodes should accessible for routing. After the placing of transistors, the next step is to make the necessary routing connections. The 8-bit RCA designed by using eight such cells in cascade. The layout of 8-bit RCA is shown in Figure 3.3.



Figure 3.2 Layout of LP-FTL Full Adder



Figure 3.3 Layout of 8-bit Ripple Carry Adder

#### 3.2.2 Creating I/O pins

After completion of layout the input and output pins which are present in schematic are added to layout along with  $V_{DD}$  and GND.

#### 3.2.3 DRC

DRC is used to check all process-specific design rules. There are process specific design rules which describe how closely the layers can be placed together. These rules provide the minimum requirement to avoid failure of circuit due to fabrication fault. If the layout is done perfectly then it shows no DRC error as in Figure 3.4.

|      |           | *      |
|------|-----------|--------|
| No D | RC errors | found. |
|      | Close     | Ī      |

#### Figure 3.4 DRC run window

#### 3.2.4 LVS

The comparison between layout and schematic is performed by LVS check. If all the connections and components in schematic and layout are matched properly, then this LVS run shows that the schematic and layout matched, as shown in Figure 3.5.



Figure 3.5 LVS run window

#### 3.2.5 Post Layout Simulation

The parasitic resistance and capacitance of layout is extracted by performing RCX extraction, which is called as av\_extracted view. The av\_extracted view of 8-bit RCA is shown in Figure 3.6. After generation of av\_extracted view post-layout simulation is performed. A configure window as shown in Figure 3.7 is generated to do post-layout simulation. The power and timing analysis of post layout simulation is given in Table 3.



Figure 3.6 av\_extracted view of 8-bit Ripple Carry Adder

# **Chapter 3 RCA Design**

| Ile Edit View Plug-Ins Hei     Image: Instant Stress     Image: Instant Stress <th>•</th> <th>Cadence® hierarc</th> <th>hy editor: (adder LP-F1</th> <th>L_ADDER8_PST config</th> <th></th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | •              | Cadence® hierarc              | hy editor: (adder LP-F1   | L_ADDER8_PST config |                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|---------------------------|---------------------|----------------------|
| Image:                               | File Edit Vi   | iew                           |                           |                     | Plug-Ins Help        |
| op Cell       Open         Jbrary:       adder       Cell:       LP-FTL_ADDER8_PST       View:       schematic       Open         Biobal Bindings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 🗅 😅 🖬          | N 🖻 🗠 🖓 🚺                     | ) ie 💷 🛅                  |                     |                      |
| Library:       adder       Cell:       LP-FTL_ADDER8_PST       View:       schematic       Open         ilobal Bindings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Top Cell       |                               |                           |                     |                      |
| Ibrary:       jadder       Cell:       LP-FTL_ADDER8_PST       View:       jschematic       Open         ilobal Bindings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                               |                           |                     |                      |
| Biobal Bindings           ibrary List: myLib           /iew List:         spectre cmos_sch cmos.sch schematic veriloga ahd!           /iew List:         spectre           ibrary         Cell         View Found         View to Use         Inherited View List           spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.         spectre cmos_sch cmo.           MC_18_CMOS         P_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           Mder         LP-FTL_ADDER8         av_extracted         av_extracted         spectre cmos_sch cmo.           alogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           alogLib         vdc         spectre         spectr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Library: Jadd  | er Cell: JLP-                 | FTL_ADDER8_PST            | View: Jschemat      | ic Open              |
| ibrary List:       myLib         /iew List:       spectre cmos_sch cmos.sch schematic veriloga ahd!         /iew List:       spectre         /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Global Bindin  | igs                           |                           |                     |                      |
| Library         Cell         View Found         View to Use         Inherited View List:           Spectre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Liberary Liets | land the                      |                           |                     |                      |
| View List:         spectre cmos_sch cmos.sch schematic veriloga ahd!           Stop List:         spectre           Sell Bindings         View Found         View to Use         Inherited View List           MC_18_CMOS         N_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         P_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         p_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         p_tapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8         av_extracted         av_extracted         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8_PST         schematic         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           NalogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           Spectre         spectre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LIBRARY LISC   | ImArip                        |                           |                     |                      |
| Spectre           Ibrary         Cell         View Found         View to Use         Inherited View List           MC_18_CMOS         N_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         P.18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8_PST         schematic         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.           NalogLib         vpulse         spectre         spectre cmos_sch cmo.           PolyRiGHT © 1997-2004 CADENCE DESIGN SYSTEMS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | View List:     | spectre cmos_sch cmos.sch     | schematic veriloga ahdl   |                     |                      |
| SetUP         Spectre           SetUp         View Found         View to Use         Inherited View List           MC_18_CMOS         N_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         P.18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         p.18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8_PST         schematic         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8_pst         spectre         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.           nalogLib         vpulse         spectre         spectre cmos_sch cmo.           Pressages         OPYRIGHT © 1997-2004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Stop List:     | spectre                       |                           |                     |                      |
| Library         Cell         View Found         View to Use         Inherited View List           Lbrary         Cell         View Found         View to Use         Inherited View List           MC_18_CMOS         N_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8         av_extracted         av_extracted         spectre cmos_sch cmo.           alogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           MC_18_CMOS         vpulse         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           NologLib         vdc         spectre </td <td>Stop Lise</td> <td>Ispectre</td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Stop Lise      | Ispectre                      |                           |                     |                      |
| Library         Cell         View Found         View to Use         Inherited View List           MC_18_CMOS         N_18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pc18_MM         spectre         spectre cmos_sch cmo.           MC_18_CMOS         pcapacitor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           MC_18_CMOS         presistor         spectre         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8         av_extracted         av_extracted         spectre cmos_sch cmo.           dder         LP-FTL_ADDER8_PST         schematic         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vdc         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           halogLib         vpulse         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vpulse         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.           nalogLib         vpulse         spectre         spectre cmos_sch cmo.         spectre cmos_sch cmo.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Cell Bindings  |                               |                           |                     |                      |
| MC_18_CMOS       N_18_MM       spectre       spectre cmos_sch cmo.         MC_18_CMOS       P_18_MM       spectre       spectre cmos_sch cmo.         MC_18_CMOS       P_18_MM       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8_PST       schematic       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Library        | Cell                          | View Found                | View to Use         | Inherited View List  |
| MC_18_CMOS       P_18_MM       spectre       spectre cmos_sch cmo.         MC_18_CMOS       pcapacitor       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8       av_extracted       av_extracted       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8_PST       schematic       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         spectre       spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         lessages       spectre       spectre cm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MC_18_CMOS     | 5 N_18_MM                     | spectre                   |                     | spectre cmos_sch cmo |
| MC_18_CMOS       pcapacitor       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8       av_extracted       av_extracted       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8_PST       schematic       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         Persages       spectre cmos_sch cmo.       spectre cmos_sch cmo.         OPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC.       ALL RIGHTS RESERVED.       his Cadence Design Systems program and online documentation are roprietary/confidential information and may be disclosed/used only s authorized in a license agreement controlling such use and disclosure.       authorized only       authorized in a license agreement controlling such use and disclosure.       authorized in a license agreement controlling such use and disclosure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MC_18_CMOS     | 5 P_18_MM                     | spectre                   |                     | spectre cmos_sch cmo |
| MC_18_CMOS       presistor       spectre       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8       av_extracted       av_extracted       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre cmos_sch cmo.       spectre cmos_sch cmo.         nalogLib       vpulse       spectre cmos_sch cmo.       spectre cmos_sch cmo.         nalogLib       vpulse       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         opyration of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MC_18_CMOS     | 5 pcapacitor                  | spectre                   |                     | spectre cmos_sch cmo |
| dder       LP-FTL_ADDER8       av_extracted       av_extracted       spectre cmos_sch cmo.         dder       LP-FTL_ADDER8_PST       schematic       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre       spectre cmos_sch cmo.         spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         nalogLib       vpulse       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         lessages       spectre cmos_sch cmo.       spectre cmos_sch cmo.       spectre cmos_sch cmo.         oOPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC.       ALL RIGHTS RESERVED.       his Cadence Design Systems program and online documentation are roprietary/confidential information and may be disclosed/used only s authorized in a license agreement controlling such use and disclosure.       spectre cmos_sch cmo.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MC_18_CMOS     | 5 presistor                   | spectre                   |                     | spectre cmos_sch cmo |
| dder       LP-FTL_ADDER8_PST       schematic       spectre cmos_sch cmo.         nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre       spectre cmos_sch cmo.         spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         lessages       spectre cmos_sch cmo.       spectre cmos_sch cmo.         iOPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC. ALL RIGHTS RESERVED.       his Cadence Design Systems program and online documentation are roprietary/confidential information and may be disclosed/used only s authorized in a license agreement controlling such use and disclosure.       spectre cmos_sch cmo.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | dder           | LP-FTL_ADDER8                 | av_extracted              | av_extracted        | spectre cmos_sch cmo |
| nalogLib       vdc       spectre       spectre cmos_sch cmo.         nalogLib       vpulse       spectre       spectre cmos_sch cmo.         spectre       spectre cmos_sch cmo.       spectre cmos_sch cmo.         spectre       spectre       spectre       spectre         spectre       spectre       spectre       spectre         spectre       spectre       spectre       spectre         spectre       spectre       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | dder           | LP-FTL_ADDER8_PST             | schematic                 |                     | spectre cmos_sch cmo |
| Iessages     Spectre cmos_sch cmo.       OPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC. ALL RIGHTS RESERVED.     Image: Comparison of the comparison of                                                         | inalogLib      | vdc                           | spectre                   |                     | spectre cmos_sch cmo |
| Iessages         OPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC. ALL RIGHTS RESERVED.         his Cadence Design Systems program and online documentation are         roprietary/confidential information and may be disclosed/used only         s authorized in a license agreement controlling such use and disclosure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | inalogLib      | vpulse                        | spectre                   |                     | spectre cmos_sch cmo |
| OPYRIGHT © 1997-2004 CADENCE DESIGN SYSTEMS INC. ALL RIGHTS RESERVED.<br>his Cadence Design Systems program and online documentation are<br>roprietary/confidential information and may be disclosed/used only<br>s authorized in a license agreement controlling such use and disclosure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Messages       |                               |                           |                     |                      |
| In the state of the second state of the second state of the state of the second state |                |                               |                           |                     |                      |
| roprietary/confidential information and may be disclosed/used only<br>s authorized in a license agreement controlling such use and disclosure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | This Cadence   | Design Systems program and    | d online documentation a  | IGHTS RESERVED.     | 8                    |
| s authorized in a license agreement controlling such use and disclosure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | proprietary/co | onfidential information and m | hay be disclosed/used or  | ly                  |                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | as authorized  | in a license agreement contr  | olling such use and discl | osure.              |                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                               |                           |                     |                      |

Figure 3.7 configure window of 8-bit RCA for av\_extracted view

| Sl.no. | Parameter          | Values       |
|--------|--------------------|--------------|
| 1      | Supply Voltages    | 1.8 V        |
| 2      | Average Power      | 436 µW       |
| 3      | Propagation Delay  | 450 ps       |
| 4      | Area               | 1628 μm²     |
| 5      | Technology         | 0.18 µm CMOS |
| 6      | Technology Library | UMC          |

| Table 3 | Performance summary | of Proposed | LP-FTL | 8-bit RCA |
|---------|---------------------|-------------|--------|-----------|
|---------|---------------------|-------------|--------|-----------|

#### 3.2.6 GDSII

The GDS II window is shown is shown in Figure 3.8. The final layout can be further

instanced in icfb environment along with pad rings to export final GDS II file for fabrication.

| <b>v</b>  |             |           | Vir    | tuoso® Stream Ou | ıt          |                | ×       |
|-----------|-------------|-----------|--------|------------------|-------------|----------------|---------|
| ок        | Cancel      | Defaults  | Apply  |                  |             |                | Help    |
| User-Def  | fined Data  | And Optio | ns Use | r-Defined Data   | Options     | Set Fast Optio | ns      |
| Template  | e File 🛛 Lo | ad Save   | Browse | I                |             |                |         |
|           |             |           |        | Library Browser  |             |                |         |
| Run Dire  | ctory       |           |        | ·                |             |                |         |
| Library N | lame        |           |        | adderį́          |             |                |         |
| Top Cell  | Name        |           |        | LP-FTL_ADDER8    |             |                |         |
| View Nar  | ne          |           |        | layout           |             |                |         |
| Output    |             |           |        | 🔶 Stream DB 🔇    | ASCII Dump  | I              |         |
| Output F  | īle         |           |        | prasad/Desktop   | /tst.gdš    | Browse         |         |
| Compres   | sion        |           | $\sim$ | gzip 🔷 bzip2 🔷   | compress 🔌  | none           |         |
| Scale UL  | J/DBU       |           |        | 0.00100000       |             |                |         |
| Units     |             |           |        | 🔶 micron 🔷 mill  | limeter 🔷 m | il             |         |
|           |             |           |        | n                |             |                | <u></u> |

Figure 3.8 GDS II window

# CHAPTER 4 NOISE ANALYSIS

#### 4.1 Introduction

Noise is defined as a pulse or glitch that appears at the inputs of dynamic gates and discharges the dynamic nodes [17]. Continuous scaling of CMOS technology and increase in circuit complexity are making the role of noise in deep submicron digital circuits more important [18]. The main reason for its importance is,

- (i) Scaling of threshold voltages
- (ii) Increasing interconnect densities
- (iii) High frequency of operation

Noise is used to designate any phenomenon that causes voltage at non switching node to deviate from its nominal value [19]. Noise has always been an issue for analog circuits. One of the reasons behind the popularity of digital systems as compared to analog system was their inherent noise immunity. Noise immunity in digital dynamic circuits is becoming a major issue with the progress of advanced VLSI technology. Furthermore, with the continuous scaling of CMOS technologies, signal integrity and noise issue have become a metric of comparable importance to power, performance and area. Static CMOS circuits can achieve highest noise margin because at steady state output nodes are always connected to either  $V_{DD}$  or GND, but this is not possible in dynamic circuits due to possibilities floating nodes which makes dynamic circuit more susceptible to noise. If a dynamic node stores its value relatively for a long time, noise current can discharge the capacitor responsible for holding logic level at dynamic node leading to functional failure. Therefore, the analysis of effect of noise in dynamic circuits is very important.

#### 4.2 Noise Sources

The various sources of noise in deep submicron regions are crosstalk noise due to capacitive coupling between neighboring inter-connects, small variation in nominal supply voltage values, leakage current and fluctuations in device parameters due to process variation [20]. Among the various sources of noise, the sub-threshold leakage current is the most critical because it exponentially increases with continuous scaling of MOS transistor dimension [11]. Due to technology scaling the supply voltage is scaled down in each new technology; at the same time threshold voltage V<sub>TH</sub> of transistor is also scaled down to achieve high performance that leads to continuous increase in sub-threshold leakage current [11]. The leakage current is also increased due to continuous reduction in gate oxide thickness. Therefore, the design of efficient noise tolerant circuit is an important issue in present day VLSI design.

#### 4.2.1 Type of Noise

- (a) Power supply noise: It refers to noise appearing on the on-chip power and ground distribution network produced by the current demand of the switching circuits.
- (b) Circuit noise: It includes noise propagates onto an evaluation node from the driving gate or charge sharing effects onto the output of driving gates.
- (c) Coupling or Crosstalk noise: It refers to noise appearing as a result of capacitive or inductive coupling between interconnects or as a result of poor impedance matching between the device and interconnect. The effect of crosstalk noise becomes increasingly significant with the growing interconnect aspect ratio[17], that lead to the larger fraction of the wire capacitance being due to lateral coupling capacitance

#### 4.3 Logic Failure Due to Noise

The improved LP-FTL structure described in chapter-2 is less noise tolerant because the switching threshold which is only depends upon transistors in the PDN block. The noise tolerance of LP-FTL can be improved by increasing the threshold voltage of transistor in PDN. Let a noise pulse of amplitude  $V_N$  and width  $T_N$  appears at the gate of  $T_{N1}$  as shown in Figure 4.1. During evaluation phase, when  $V_N$  exceeds the  $V_{TH}$  of  $T_{N1}$ , it causes  $T_{N1}$  to ON for a short interval of time causing a glitch at the output node. This glitch at the output node can be avoided by raising the threshold voltage of  $T_{N1}$ .



Figure 4.1 Noise at the Input of LP-FTL Inverter

In this chapter several design techniques are described to improve the noise tolerant of LP-FTL. All the noise tolerance circuit is based upon raising the source voltage of PDN [21].We have designed inverter, 2-input NAND and 2-input NOR gate whose noise tolerant is better as compared to logic gates designed by LP- FTL structure. The noise robustness of the LP-FTL is analyzed by using ANTE metric.

#### 4.4 Noise Tolerant Circuit Techniques

All the noise tolerant circuit techniques are based on the principle of increasing the threshold voltage of transistors in the PDN. The increase in threshold voltage of NMOS transistors leads to reduction in sub-threshold leakage current [11]. Sub-threshold leakage current (I <sub>subth</sub>) is the drain to source leakage current when transistor is OFF and is given by [11]

$$I_{subth} = A e^{\frac{1}{mv_{T}} \left( \left( v_{GS} - v_{th 0} - \gamma \cdot v_{S} + \eta v_{DS} \right) \right)} \left( 1 - e^{\frac{V_{DS}}{v_{T}}} \right)$$
(4.1)

Where

$$A = \mu_0 C_{ox} \frac{W}{L_{eff}} (V_T)^2 e^{1.8} e^{\frac{-\Delta v_{dh}}{\eta v_T}}$$

 $V_{TH0}$  = Zero bias Threshold Voltage  $V_T$  = KT/q is the thermal Voltage  $\eta$  = DIBL coefficient  $C_{ox}$  = Gate oxide Thickness  $\mu_0$  = Zero bias mobility m = subthreshold swing coefficient

#### 4.4.1 Transistor stacking technique

In stacked technique a single NMOS transistor is replaced by one or more series connected NMOS transistor. The stacked transistor reduces the sub-threshold leakage current as follows,

- (i) It increases the source potential ( $V_S$ ) of  $T_{N1}$ , as a result its gate to source voltage ( $V_{GS}$ ) reduces that leads to reduction in sub-threshold leakage current (I <sub>subth</sub>).
- (*ii*) Due to increase in  $V_S$  causes  $V_{TH}$  of  $T_{N1}$  to increase as a result sub-threshold leakage current also reduces.
- (*iii*) Due to reduction in  $V_{S}$ ,  $V_{DS}$  reduces as a result  $V_{TH}$  increases which leads to reduction in sub-threshold leakage.

In Figure 4.2 (a) the stacked transistor  $T_S$  is used in series with  $T_{N1}$ . Similarly for the 2-input NAND gate shown in Figure 4.2 (b) the two stacked transistor  $T_{S1}$  and  $T_{S2}$  are in series with  $T_{N1}$  and  $T_{N2}$  respectively These stacked transistor increases  $V_{TH}$  of  $T_{N1}$  and  $T_{N2}$  as a result noise tolerance increases as compared to LP-FTL.



Figure 4.2 (a) Stacked Transistor inverter (b) Stacked Transistor NAND2

#### 4.4.2 Triple Transistor technique

A 2-input NAND and NOR gate designed by this technique is shown in Figure 4.3. In this technique one additional PMOS transistor is used along with stacked transistor. The PMOS transistors ( $T_{P3}$ ) further increases the source voltage of  $T_{N1}$  along with the stacked transistor ( $T_{S1}$ ). Similarly the threshold voltage of  $T_{N2}$  is increased by  $T_{P4}$  and  $T_{S2}$  In this technique the reduction in sub-threshold leakage current is more as compared to stacked transistor technique; as a result this circuit is more noise tolerant as compared to stacked technique.



Figure 4. 3(a) Triple transistor NAND2 (b) Triple transistor NOR2

#### 4.5 Simulation Results and comparison

The noise robustness of various noise tolerant techniques is analyzed by using ANTE (average noise threshold energy) metric in [22]. ANTE is defined as the average input noise energy that the circuit can tolerate..

#### 4.5.1 Noise Immunity Curve

Noise immunity curves represent the robustness of dynamic logic circuits. This noise immunity curve [22] is the locus of noise amplitude ( $V_N$ ) and width ( $T_N$ ) combinations that cause the output of a logic gates switch as shown in Figure 4.4 (a). All the points on and above this curve represents the noise pulses that will change the output of logic gate from its desired value. The circuit with noise immunity curve given by  $C_{imm2}$  is more robust than one with  $C_{imm1}$ .

#### 4.5.2 Noise injection Circuit (NIC)

For measuring the noise immunity of various noise tolerant circuits noise pulses are injected to the input logic gates. Generally NIC circuit [17] is used to inject noise pules of desired amplitude ( $V_N$ ) and width ( $T_N$ ) at the input of various logic gates as shown in Figure 4.4 (b). NIC are distributed throughout the chip to inject noise pulses. The NIC circuit is used to produce a glitch at the output of a gate by staggering its inputs in time. The noisepulse width ( $T_N$ ) produced by NIC is controlled by  $V_C$  and the amplitude of noise pulse ( $V_N$ ) is controlled by the supply voltage of final inverter  $V_{DD, n}$ . so by varying  $V_C$  and  $V_{DD, n}$ various amount of noise can be injected at the input of logic gates.



Figure 4.4 (a)Noise immunity curve [22] (b) NIC [17]

#### 4.5.3 ANTE

Noise pulses with high amplitude and long duration causes un-recoverable logic error in FTL. The noise tolerant is analyzed by using ANTE metric. ANTE is defined as the average input noise energy that the circuit can tolerate. The pulse energy is defined as energy dissipated in a 1 $\Omega$  resistor subject to a voltage wave form of amplitude V<sub>N</sub> and T<sub>N</sub>.

$$ANTE = E(V_N^2 T_N) \tag{4.2}$$

Where E () denotes the expectation operator.

#### 4.5.4 Noise tolerance analysis for Inverter

Figure 4.5 shows the noise immunity curves for inverter designed by LP-FTL and stacked transistor technique for various  $V_N$  and  $T_N$  using 0.18-um CMOS process technology model library from UMC, using the parameter for typical process corner at  $25^0$  C. Since the stacked transistor reduces the sub-threshold leakage current, the inverter designed by stacked transistor technique is more robust than LP-FTL. Table 4.1 shows the leakage power and ANTE comparison for the inverter. The stacked transistor technique improves the ANTE by 1.54X.



Figure 4.5 Noise immunity curves for inverter

| Techniques            | P <sub>leakage</sub><br>(pW) | t <sub>p</sub><br>(ps) | ANTE<br>(v <sup>2</sup> *ns) |
|-----------------------|------------------------------|------------------------|------------------------------|
| LP-FTL                | 261                          | 80                     | 0.298                        |
| Stacked<br>Transistor | 147                          | 83                     | 0.460                        |

Table 4. 1 Performance comparison for inverter at 180 nm Technology

#### 4.5.5 Noise tolerance analysis for NAND2

The noise immunity curves for a 2-input NAND gate designed by LP-FTL structure, stacked transistor and triple transistor technique is shown in Figure 4.6 for  $V_{DD}$ =1.8V. These curves are obtained by applying the noise pulses to the input of NAND gate generated from NIC. The noise pulse width (T<sub>N</sub>) is kept fixed while the noise amplitude is increased until the output node of NAND gate changes its logic state. This process is repeated for various T<sub>N</sub> values. From Figure 4.6 we observe that the NAND gate designed by triple Transistor technique is more robust compared to the original LP-FTL structure.



Figure 4.6 Noise immunity curves for NAND2

| Techniques            | ANTE<br>(v <sup>2</sup> *ns) | P <sub>leakage</sub><br>( <b>nW</b> ) | Delay<br>t <sub>n</sub> (ns) | ANTE/Delay |
|-----------------------|------------------------------|---------------------------------------|------------------------------|------------|
| LP-FTL                | 0.439                        | 147                                   | 0.083                        | 5.289      |
| Stacked<br>Transistor | 0.593                        | 136                                   | 0.085                        | 6.976      |
| Triple<br>Transistor  | 0.787                        | 126                                   | 0.078                        | 10.089     |

Table 4. 2 Performance comparison for 2-input NAND at 180 nm Technology

Table 4.2 shows the performance comparison for a 2-input NAND gate. From the table, it is observed that the triple transistor technique is improves ANTE by 1.79X over LP-FTL structure and 1.32X over stacked transistor. The triple transistor technique reduces the leakage power 14% as compared to the LP-FTL structure.

#### 4.5.6 Noise tolerance analysis for NOR2

The noise immunity curves are shown in Figure 4.7. The performance analysis is given in Table 4.3. From this table ANTE is improved by 2X w.r.t LP-FTL along with reduction in leakage power.



Figure 4. 7Noise immunity curves for NOR2

Table 4. 3 Performance comparison for 2-input NOR at 180 nm Technology

| Techniques        | ANTE<br>(v <sup>2</sup> *ns) | P <sub>leakage</sub><br>(pW) |
|-------------------|------------------------------|------------------------------|
| LP-FTL            | 0.258                        | 147                          |
| Triple Transistor | 0.521                        | 126                          |

# CHAPTER 5 CONCLUSIONS & FUTURE RESEARCH

### 5.1 Conclusions

This thesis provides performance analysis of two improved FTL i.e. LP-FTL and HS-FTL as discussed in chapter 2. Both these FTL structure provides improvement in speed as compared domino CMOS. The RCA designed by LP-FTL structure is 3.68 times faster than domino and reduces the average power consumption by 42% as compared to existing FTL. This LP-FTL structure suffers from area overhead and increases in propagation delay as compared to existing FTL. In order to improve propagation delay further, HS-FTL structure is proposed. This HS-FTL structure improves speed without area overhead. Both these improved FTL structure provides less PDP as compared to existing FTL.

The proposed noise tolerant techniques improves the noise immunity of LP-FTL and demonstrated through various logic gates. We have used NAND2 and NOR2 logic gates to study the noise tolerance analysis of LP-FTL. The various noise tolerance techniques like stacked transistor and triple transistor techniques improves noise tolerant of LP-FTL structure by 1.2X and 1.7X respectively.

### 5.2 Future Research

This research can be further extended for performance optimization in terms of power, speed, area and noise immunity.

## **REFERENCES**

- [1] S .Mathew, M. Anders, R. Krishnamurthy, S. Borkar, "A 4 GHz 130 nm address generation unit with 32-bit sparse-tree adder core," IEEE VLSI Circuits Symp., Honolulu, pp. 126-127, jun 2002.
- [2] S. vangal, Y. Hoskote, D. Somasekhar, V. Erraguntla, J. Howard, G. Ruhl, V. Veeramachaneni, D. Finan, S. Mathew, and N. Borkar, "A 5-GHz floating point multiply-accumulator in 90-nm dual VT CMOS," in Proc. IEEE Int. Solid-State Circuits Conf., San Francisco, pp. 334–335, Feb.2003.
- [3] R.K. Krishnamurthy, S. Hsu, M. Anders, B. Bloechel, B. Chatterjee, M. Sachdev, S. Borkar, "Dual Supply voltage clocking for 5GHz 130nm integer execution core," proceedings of IEEE VLSI Circuits Symposium, Honolulu, pp. 128-129Jun. 2002.
- [4] Y.jiang, A. Al-sheraidah, Y. Wang, E.sha, J. Chung, A novel multiplexer based lowpower full adder, IEEE Trans. Circuits Syst.-II,vol. 52, pp. 345-348, 2004.
- [5] S. Mathew, M. Anders, R. Krishnamurthy, S. Borkar, "A 4 GHz 130 nm address generation unit with 32-bit sparse-tree adder core," IEEE J. Solid State Circuits Vol.38 (5), pp. 689-695,2003.
- [6] J.M. Rabaey, A. Chandrakasan, B. Nikolic, 'Digital Integrated Circuits: A Design perspective' 2e Prentice-Hall, Upper saddle River, NJ, 2002.
- [7] S. M. Kang, Y. Leblebici, 'CMOS Digital Integrated Circuits: Analysis & Design', TATA McGraw- Hill Publication, 3e, 2003.
- [8] N. Weste, K. Eshraghian, 'Principles of CMOS VLSI Design, A systems perspective', Addision Wesley MA, 1988.
- [9] J. P. Uyemura, 'CMOS logic circuit design', Kluwer Academic.

- [10] A.Devgan, "Efficient couple noise estimation for on-chip interconnects", ICCAD97, pp. 147-151,1997.
- [11] K.S. Yeo, K. Roy, 'Low- Voltage, Low-Power VLSI Subsystems'.
- [12] K. Roy, S. Prasad, 'Low-Power CMOS VLSI Circuit design', A willey Interscience Publication,2000.
- [13] A.P. Chandrakasan and R.W. Broderson, 'Low Power Digital CMOS Design,' Kluwer Academic,1995.
- [14] Mohamed I.Elmarsy and Abdellatif Bellaouar, "Low-Power digital VLSI Design Circuits and Systems", Kluwer Academic, 1995.
- [15] V. Navarro-Botello, J. A. Montiel-Nelson, and S. Nooshabadi, "Analysis of high performance fast feedthrough logic families in CMOS," IEEE Trans. Cir. & syst. II, vol. 54, no. 6, pp. 489-493, Jun. 2007.
- [16] S. Nooshabadi and J. A. Montiel-Nelson, "Fast feedthrough logic: A high performance logic family for GaAs," IEEE Trans. Circuit Syst. I, Reg. Paper, vol. 51, no. 11, pp. 2189-2203, Nov.2004.
- [17] G. Balamurugan and N. R. shanbhag, "The twin-transistor noise tolerant dynamic circuit technique," IEEE J. Solid-State Circuits, vol. 36, no. 2, pp. 273-280, Feb. 2001.
- [18] K. L. shepard and V. Narayanan, "Noise in deep submicron digital design," in Proc. ICCAD, pp. 524-531,1996.
- [19] K. L. shepard, "Design methodologies for noise in digital integrated circuits," in Proc. DAC', pp. 94-99,1998.
- [20] C. Murthy, "Process variation effects on circuitperformance: TCAD simulation of 256-Mbit technology," IEEE Trans, Computer-Aided Designof integrated Circuits, vol. 16, pp. 1383-1389, Nov.1997.

- [21] I-Chyn Wey, Y-Gang Chen and An-Yeu Wu, "Design and analysis of Isolated Noise-Tolerant Technique in Dynamic CMOS Citcuits," IEEE Trans.on VLSI sys.,vol.16, no.12, pp. 1708-1712, Dec.2008
- [22] L. Wang and N. Shanbhag, "An energy-efficient noise-tolerant dynamic circuit design," IEEE Trans. Cir. & syst. II, vol. 47, pp. 1300-1306, Nov. 2000.