IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY

# A Capacitive SIW Discontinuity for Impedance Matching

James Nathan Smith, Tinus Stander, Senior Member, IEEE

Abstract—We present a shunt capacitive SIW discontinuity for the first time. The discontinuity is parametrically characterised in terms of its reactive impedance and an equivalent circuit model is presented and validated. C-band prototypes are manufactured and measured, confirming simulated results. The utility of the discontinuity is then demonstrated as part of a matching network for an S-band amplifier. A simple synthesis method for the matching networks is presented, which requires minimal numerical optimisation. The amplifier is prototyped and measured, and found to be in good agreement with simulation.

*Index Terms*—Substrate-Integrated Waveguide, Impedance Matching, Radiofrequency Amplifiers, Circuit Models, S-band, C-band

#### I. INTRODUCTION

**S** UBSTRATE-INTEGRATED waveguide (SIW) is an actively-researched transmission medium which combines the advantages of high-performance, high-cost rectangular waveguide and economical planar circuits [1]. SIW has been implemented primarily in the design of passive circuits, such as filters [2]. However, to enable full-system integration in SIW, it has also been used as an integration medium in active circuits such as phase shifters [3], switches [4], isolators [5] and amplifiers.

The first example in literature of an SIW-integrated amplifier is presented at X-band in [6], and demonstrates that impedance matching in SIW is possible using inductive iristype discontinuities formed by plated through-hole vias. In [7], a power amplifier is designed at S-band using similar inductive discontinuities in SIW (with vias placed either individually or in pairs), and a thorough analysis of the effect of via positioning on the impedance of the network confirmed an electrical response similar to that of a shunt inductor at the centre frequency, as is the case with an inductive post in rectangular waveguide [8].

Subsequently, full-mode [9], [10] and half-mode SIW, with and without inductive posts [11], [12] have been used for matching and harmonic suppression networks in power amplifiers. Corrugated half-mode SIW has also been proposed as an integration medium for distributed amplifiers [13], [14] as it features a floating top conductor, which simplifies DC biasing of the active device. More commonly, SIW is used as a medium for integrating MMIC amplifiers [15], [16], with no specific regard to reactive impedance matching inside the medium.

1

Several other discontinuities in rectangular waveguide have, however, been shown to act as reactive circuit elements, including the shunt capacitive window [8]. While it has been shown that a longitudinal row of blind vias may be augmented by an embedded copper strip [17] to attain additional capacitance, and that a discrete step in SIW height may be modelled as a shunt capacitive discontinuity [18], [19], the longitudinally-short transversal blind via ridge has never been analysed as a capacitive window in isolation.

In this work, we characterize the capacitive iris discontinuity in SIW (implemented in multi-layer PCB) for the first time (shown in Section II), drawing particular attention to manufacturing processes and shortcomings. The discontinuity is then applied as a matching section for an S-band amplifier (Section III), followed by concluding remarks in Section IV.

In all cases, EM simulations were conducted with CST Microwave Studio 2018 using the Frequency Domain solver, and circuit simulations in NI AWR Microwave Office. The laminate material under consideration is Mercurywave 9350 throughout, with  $\epsilon_r = 3.4$  and  $\tan \delta = 0.004$  at 2.5 GHz.

# II. A CAPACITIVE SIW DISCONTINUITY

This section presents the capacitive discontinuity in multilayer SIW, derive equivalent circuit model values based on the model presented in [8], and verify the circuit model through measurement.

### A. Discontinuity geometry

The discontinuity consists of a row of blind vias across the width of the SIW, joined at the blind end by a buried conducting trace which extends through the via sidewalls to ensure that the entire width of the SIW is covered, as shown in Fig. 1. The blind vias are spaced at a distance of approximately  $\frac{\lambda}{4}$  (rounded to include an integer number of posts equi-spaced along the SIW width *b*), thereby approximating a transversal (as opposed to the longitudinal discontinuity in [17]) solid conducting wall. This structure resembles the capacitive window in [8], Fig. 5.9-1, p. 251, and is expected to exhibit similar reactance.

In the figure, the familiar waveguide dimensions a (via-wall centre to centre) and b (height) are shown, along with the dimensions r (blind via radius), d (depth of the discontinuity) and h (height of the discontinuity) which characterise the discontinuity. In this work, d and r were not independently varied; d was consistently sized 0.2 mm larger than 2r to ensure a minimum via-track overlap of 0.1 mm, as required

Manuscript received (TBC); [TBC] revised TBC.

James Nathan Smith and Tinus Stander are with the Carl and Emily Fuchs Institute for Microelectronics, Department of Electrical, Electronic and Computer Engineering, University of Pretoria, Pretoria, South Africa (e-mail Tinus.Stander@up.ac.za).

The financial assistance of the South African SKA Project (SKA SA - www.ska.ac.za) towards this research is hereby acknowledged.

#### IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY



Fig. 1: Diagram of the capacitive SIW discontinuity.

by the PCB process design rules. The number and thickness of substrate-layers in the stack-up constrain both h and b to discrete values.

A width of a = 22.5 mm results in a  $TE_{10}$  mode cut-off in the SIW of approximately 3.6 GHz. The height of the SIW (b = 0.74 mm) is determined by the thickness of the PCB material stack-up; in this case, two sheets of laminate and one prepreg, all three of thickness 0.211 mm with 0.035mm copper cladding.



(c) E-field, 0 < z < h



Full-wave 3D electromagnetic modelling was performed, with models excited using waveguide ports de-embedded into the centre of the discontinuity.



Fig. 3: H-field at various heights in the discontinuity.

The resulting E-field (Fig. 2) and H-field (Fig. 3) plots around the discontinuity would indicate a concentration in  $E_z$ above the discontinuity at z > h and strong  $H_y$  components at x > 0 and x < 0 with a zero at z = 0 (where z = 0 is the centre-line of the SIW), with a much smaller  $H_y$  component in-between the blind vias at z < h. This further substantiates the view that the blind via row acts as an electric wall discontinuity and not an inductive discontinuity as exhibited in [6].

# B. Equivalent Circuit Model

The proposed equivalent circuit model for the discontinuity is shown in Fig. 4, and is based on the model of the corresponding rectangular waveguide discontinuity given in [8]. As the discontinuity did not exhibit significant H-field storage at the discontinuity plane, the extended Marcuvitz model of waveguide discontinuities ([8], Fig. 6.1-1) was not selected. In addition, as the discontinuity depth  $d \ll \lambda_g$ , the discontinuity was not modelled as a cascaded section of high-impedance transmission line, as per Cohn's corrugated waveguide filter model [20]. These assumptions should, however, be revisited for cases where elongated discontinuities of multiple cascaded blind via rows.

To validate the model's applicability to the SIW ridge discontinuity, several parameters of the discontinuity were varied in successive 3D EM simulations. The simulated S-parameters of the geometry at each geometric parameter variation were

IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY



Fig. 4: Equivalent circuit model for inductive SIW discontinuity.

fitted to an equivalent circuit model using National Instruments AWR Microwave Office. The circuit parameters were adjusted, and the  $S_{11}$  parameters of the circuit and the 3D solver's results were compared, until good agreement was obtained on the Smith Chart through inspection.

With the initial values in place and all circuit parameters set as optimisation variables, AWR's optimiser was then used to minimise the error between the circuit and the EM-simulated  $S_{11}$  parameter (both magnitude and phase, as indicated in Equation 1), using a particle swarm algorithm to avoid converging on a local minimum. In the equation, the subscript CM refers to the circuit model, while EM refers to the fullwave simulation;  $f_1$  and  $f_2$  are, respectively, the start and end of the frequency range. Phase response correspondence is more heavily weighted than magnitude correspondence.

$$\int_{f_1}^{f_2} (|S_{11,CM}| - |S_{11,EM}|)^2 + 2(\measuredangle S_{11,CM} - \measuredangle S_{11,EM})^2 \mathrm{d}f$$
(1)

The circuit model was fitted to simulation results over a bandwidth of 600 MHz at a centre frequency of 5 GHz. A typical set of results is shown in Fig. 5, and indicates good correspondence between the proposed model and full-wave simulations over the frequency range of interest. There is, however, some discrepancy outside the band of interest, which would indicate the need for a more complex model if broadband correspondence is sought. The circuit model values, for each geometric variation, are shown in Fig. 6.

These results show a linear relationship between C and r for both values of h, though the gradient is much steeper in the case of h = 0.519 mm than h = 0.211 mm, indicating a greater design value range. It is also observed that the larger h resulted in a much larger capacitance than the smaller h, regardless of the value of r, which is consistent with the data in [8].

It should be noted that a negative series inductance is observed. At a single frequency, a negative inductor is equivalent to a positive capacitor on the Smith chart, but over a frequency range, the negative inductance and a positive capacitance would exhibit dissimilar responses. The negative inductance consistently resulted in a better fit. This is in line with the observation of a capacitive discontinuity in [8], Fig. 5-91, p. 251, and further confirms our view that the discontinuity may be regarded as primarily a shunt capacitor in circuit modelling.



Fig. 5: Correspondence of  $S_{11}$  between full-wave and circuit model for capacitive discontinuity, h = 0.519 mm, r = 1.5 mm.



Fig. 6: Fitted circuit parameters for simulated range of dimensions

#### C. Prototyping and model validation

To validate the simulated results presented above, prototypes were manufactured using a single h value (due to prototyping constraints) but a range of r values corresponding to the parametric sweep presented above. The prototypes are shown in Fig. 7. TRL calibration was used in order to place the measurement reference planes in the middle of the discontinuities as it was in simulation.

![](_page_3_Picture_2.jpeg)

(a) Top view.

![](_page_3_Picture_4.jpeg)

(b) Bottom view.

Fig. 7: Photographs of the prototype manufactured shunt capacitive discontinuity in SIW.

![](_page_3_Picture_7.jpeg)

![](_page_3_Picture_8.jpeg)

(b) r = 0.6 mm

![](_page_3_Picture_10.jpeg)

(c) r = 1.2 mm

Fig. 8: Micrographs of several sections of the capacitive discontinuities.

The cross-sectioned micrographs in Fig. 8 show the manufactured stack-up. The first micrograph indicates the thickness of the board (a), as well as the height of the copper trace forming the ridge (h), while the diameter of the via holes (2r) is indicated in each micrograph. The prototypes differed from the simulated stack-up somewhat in that h was reduced from a simulated 0.52 mm to a manufactured 0.48 mm, which corresponds to approximately one copper cladding thickness.

It is further evident that the approximation of a cylindrical via holds better for smaller diameter vias than larger vias, which may be better approximated by a semi-sphere. This was, however, found to be a minor consideration when compared to the height variation, as the S-parameter response in EM simulation was not altered appreciably by the via shape.

Smith charts showing the reactive impedances for a range of dimensions of the discontinuity are shown in Fig. 9. Because the height of the discontinuity is the dominant factor in determining its reactive impedance, the discrepancy in h accounts for the decreased impedance of the measured results compared to the simulated data. The data further confirm that the reactive impedance of this discontinuity is determined predominantly by its height, rather than its depth. This is consistent with the results of the inductive discontinuity presented in [7], where the shunt inductance was more sensitive to the offset position than the radius of the of the inductive via post in SIW.

 $S_{21}$  results are presented in Fig. 10. Only minor differences between simulation and measurement are evident, of which the most pronounced is the consistent  $\approx 15^{\circ}$  transmission phase offset due to imperfect reference plane positioning in the TRL de-embedding process.

# III. A CAPACITIVELY-MATCHED AMPLIFIER

To demonstrate the application of the capacitive discontinuity to impedance matching, an SIW-integrated amplifier is implemented.

A centre frequency of 2.5 GHz is selected, as the chosen transistor's S-parameters are suitable for impedance matching with the capacitive discontinuity in this frequency range. The Infineon BFP740FESD was selected, biased at  $V_{CE} = 1.0$  V and  $I_C = 30$  mA, and stabilised using a series 50  $\Omega$  resistance at the output (as shown in Fig. 11). The S-parameters of the device at the centre frequency before and after stabilisation and AC coupling are given in Table I.

#### A. Matching Network Synthesis

The amplifier was implemented in the same thickness (b) SIW as used previously, but a was changed to 50 mm to accommodate the lower freqency range. The size selected for the discontinuity was h = 0.519 mm, and r = 0.6 mm (with d = 1.4 mm). The equivalent circuit parameters fitted to this geometry are L = -0.14 nH, and C = 0.294 pF. To reduce synthesis and production complexity, the circuit under optimization was constrained to use N copies of the same discontinuity, spaced over variable lengths of interconnecting SIW. In principle, however, the technique can be generalised to include the dominant capacitance as a variable in addition to the spacing between the discontinuities, provided that the range of C values is constrained to values achievable with the available discrete values of h and feasible range of r values.

Fig. 12 shows the equivalent circuit model used in matching network synthesis. The synthesis method used for the matching network is as follows:

 Heuristically select a set of dimensions for the discontinuity and create a model using the circuit parameters

# The final version of record is available at http://dx.doi.org/10.1109/TCPMT.2019.2946945 IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY

![](_page_4_Figure_2.jpeg)

(e) r = 1.5 mm

Fig. 9:  $S_{11}$  parameters of circuit model, simulation and measurement for the capacitive SIW discontinuity with h = 2 layers, or 0.519 mm, from 4.7 GHz to 5.3 GHz. The dot indicates the start of the frequency range.

#### IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY

![](_page_5_Figure_2.jpeg)

Fig. 10:  $S_{21}$  parameters of circuit model, simulation and measurement for the capacitive SIW discontinuity with h = 2 layers. The radial axis on each polar plot is in dB units.

corresponding to those dimensions (as described previously).

- 2) Implement a matching network using a single discontinuity. Select bounds for  $\theta$  according to reasonable size limits in the desired manufacturing process. If a particle swarm optimiser is used then the starting value for  $\theta$  can be chosen arbitrarily.
- 3) Optimise each  $\theta$  value (in the initial iteration, there will only be one value) in the model in the circuit simulator such that the overall response of the circuit matches as closely as possible to  $S_{11}^*$  (or  $S_{22}^*$  for the output matching network) of the stabilised active device as given in Table I.
- 4) Inspect the results on the Smith chart.
- 5) If necessary to improve the match, add an additional unit of the discontinuity model to the network at an offset of  $\theta_{n+1}$ , and repeat from step 3. Additional discontinuities can be added either from the source towards the load or vice versa. As previously, the starting values for  $\theta_n$ can be arbitrarily selected, or can be retained from the previous step for the next optimisation.
- 6) Iterate over steps 3 through 5 until the addition of a further discontinuity shows no improvement in step 3.

![](_page_6_Figure_9.jpeg)

Fig. 11: Circuit diagram of stabilised and DC-decoupled transistor.

TABLE I  $S_{11}$  and  $S_{22}$  parameters of the Infineon BFP740FESD at 2.5 GHz.

|                                        | $S_{11}$    | $S_{12}$     | $S_{21}$    | $S_{22}$     |
|----------------------------------------|-------------|--------------|-------------|--------------|
| $\begin{array}{c} S \\ S' \end{array}$ | 0.77∠176.9° | 0.0335∠24.7° | 5.545∠72.0° | 0.20∠-120.7° |
|                                        | 0.78∠159.7° | 0.02∠13.48°  | 3.50∠60.54° | 0.28∠-8.8°   |

After the input and output matching networks are synthesised independently (based on a unilateral assumption), a model of the full amplifier including input and output matching networks is assembled, and then both matching networks are re-optimised simultaneously, in circuit simulation, with a goal to achieve input and output matching in the band of of interest, which is below -15 dB input reflection in the band 2.4 - 2.6 GHz in this case.

Following this method, six discontinuities, separated by sections of transmission line, were used in our example for the input matching network, and their electrical lengths and corresponding approximate physical separations are given in Table II. The  $\theta$  values were converted into physical spacing between discontinuities using the approximate  $\lambda_{g0}$  of 80 mm at 2.5 GHz. The table also shows the lengths as manufactured, after optimisation using full-wave 3D simulation.

TABLE II $\theta$  values for the input matching network.

|            | Circuit<br>synth.<br>length (°) | Circuit opt.<br>length (°) | Initial<br>physical<br>length (mm) | <b>3D opt.</b><br><b>length</b> (mm) |
|------------|---------------------------------|----------------------------|------------------------------------|--------------------------------------|
| $\theta_1$ | 86.06                           | 166.88                     | 37.40                              | 38.76                                |
| $\theta_2$ | 180.00                          | 34.18                      | 7.66                               | 6.688                                |
| $\theta_3$ | 40.71                           | 119.57                     | 26.80                              | 30.61                                |
| $\theta_4$ | 149.18                          | 21.38                      | 4.79                               | 4.391                                |
| $\theta_5$ | 179.84                          | 131.15                     | 29.40                              | 25.16                                |
| $\theta_6$ | 84.89                           | 31.96                      | 7.16                               | 6.978                                |

For the output matching network, three cascaded discontinuities were found to satisfy the goal function, and their lengths and corresponding approximate physical separations are given in Table III. The table also shows the lengths as manufactured, after optimisation using full-wave 3D simulation.

TABLE III  $\theta$  values for the output matching network.

|            | Circuit<br>synth.<br>length (°) | Circuit opt.<br>length (°) | Initial<br>physical<br>length (mm) | <b>3D opt.</b><br>length (mm) |
|------------|---------------------------------|----------------------------|------------------------------------|-------------------------------|
| $\theta_1$ | 79.10                           | 98.33                      | 22.04                              | 26.03                         |
| $\theta_2$ | 91.37                           | 122.08                     | 27.36                              | 33.38                         |
| $\theta_3$ | 53.78                           | 122.32                     | 27.42                              | 25.15                         |

The S-parameters of the synthesised amplifier in circuit model simulation are shown in Fig. 13. The manufacturerprovided models for the transistor, stabilising resistor and AC coupling capacitors were used in AWR along with the circuit model of the input and output matching networks. The circuitmodel amplifier is seen to achieve a gain of 15 dB over a bandwidth of 207 MHz, an input return loss of approximately 8 dB over a slightly narrower bandwidth (154 MHz) and an output return loss exceeding 10 dB over the entire passband.

The amplifier circuit model can now be used as a starting point for 3D simulation and optimisation based on the initial spacings calculated in Tables II and III, as well as the discontinuity dimensions of h = 0.519 mm, r = 0.6 mm, and w = 1.4 mm. This approach of selecting initial values for 3D optimization based on a surrogate circuit model optimization greatly reduces the number of 3D optimisation iterations [21].

# B. Planar transitions

An SIW-to-CPW transition based on that presented in [22] was implemented and subsequently adapted to transition from SIW to the footprint of the transistor, making provision for AC-coupling capacitors and stabilising resistor. The layout is shown in Fig. 14. In contrast to the AC-coupled transition of [6] (where the series reactance of the capacitor was utilised in the impedance matching network), the transition presented here was optimised to present a lower series reactance to the transistor, thereby having minimal influence on the reactive

IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY

![](_page_7_Figure_2.jpeg)

Fig. 12: Circuit model for matching network synthesis.

![](_page_7_Figure_4.jpeg)

Fig. 13: S-parameters of circuit-model amplifier using simultaneously optimised matching networks.

matching introduced by the discontinuities within the SIW. Also shown in the figure are thin, high-impedance copper traces for biasing. Table IV lists the connections for each port indicated in the figure.  $s_1$ ,  $s_2$  and  $s_3$ , are optimised dimensions used to minimise the reflections seen at port B. The same dimensions were optimised independently for port C in the case of the output transition, with the inclusion of  $s_4$ , which was necessary because of the inclusion of the stabilising resistor at the output.

![](_page_7_Figure_7.jpeg)

Fig. 14: CAD diagram of the CPW-to-microstrip transition used in the amplifier, including space to accommodate DC-decoupling capacitors.

No consistent equivalent circuit model for the transition could be found. It is found that this transition reduces the effectiveness of the matching compared to the circuit model

 TABLE IV

 PORT CONNECTIONS INDICATED IN FIG. 14

| Port | Description                                            |
|------|--------------------------------------------------------|
| А    | Connection of input AC-coupling capacitor              |
| В    | Connection of base-emitter terminal of transistor      |
| С    | Connection of collector-emitter terminal of transistor |
| D    | Connection of stabilising resistor                     |
| Е    | Connection of output AC-coupling capacitor             |

in isolation, which reduces the efficacy of SIW discontinuities as reactive matching elements somewhat.

![](_page_7_Picture_13.jpeg)

(a) Top view.

![](_page_7_Picture_15.jpeg)

![](_page_7_Picture_16.jpeg)

(c) Detailed top view, PCB populated.

Fig. 15: Photographs of the prototyped amplifier.

# C. Prototyping and Results

Photographs of the prototyped amplifier are shown in Figs. 15 and 16. The full-wave simulated and measured S-parameters of the prototype amplifier are shown in Fig. 17. While 3D simulation and measurement compare favourably, the discrepancy between circuit-simulated and EM-simulated results (due to the SIW-microstrip transitions not modelled in the circuit model) is evident when comparing the results in Figs. 13 and 17. Input return loss at the centre frequency

![](_page_8_Picture_2.jpeg)

Fig. 16: Measurement setup, showing the VNA, the coaxial cables and the SMA end-launch connectors attached to the prototype amplifier.

is similar in the 3D-simulated and measured cases at approximately 10 dB, but the output return loss is reduced from above 20 dB in circuit simulation to around 10 dB in EM simulation and measurement. An impedance bandwidth of approximately 50 MHz is achieved, compared with 200 MHz in the circuitsimulated case. This is attributed to the effect of the SIWto-planar transitions, which reduce the efficacy of the SIWembedded discontinuities as impedance matching elements.

![](_page_8_Figure_5.jpeg)

Fig. 17: Measured (solid) vs EM-simulated (dashed) amplifier S-parameters.

# IV. CONCLUSION

In this work, the set of SIW reactive discontinuities suitable to impedance matching has been expanded to include a shunt capacitive discontinuity. An equivalent circuit model (and modelling approach) is presented, and its application demonstrated through implementation in a matching network for an SIW-embedded amplifier.

It is found that the reactance of the capacitive discontinuity is predominantly determined by its height, but can be tuned by its depth. It is anticipated that a shunt capacitive discontinuity may lead to a greater flexibility in impedance-matching to transistors with a substantial inductive input reactance component. It may also be implemented in cases where DC isolation is required between the conducting planes, as is the case with planar groove gap waveguide (PGGWG) [23], where a shunt inductance through-hole via will create a DC path between the planes. As this discontinuity cannot be realised in single-layer SIW, the range of heights available is limited to discrete values based on the number and thickness of substrate layers, which makes tuning by depth variation an important characteristic. A multi-layered stack-up will provide additional flexibility in this regard, but will similarly increase the cost to fabricate.

Table V compares this work to the other small-signal SIW-embedded amplifiers in literature. It is evident that the effectiveness of the matching achieved with the capacitive discontinuity is comparable to that achieved by other works using only inductive discontinuities, whilst maintaining similar sizing relative to wavelength. It should, however, be pointed out that SIW matching generally leads to larger circuits than what is achievable with lumped element matching over a similar band [24] and that the amplifier design presented here is only an example to illustrate how impedance matching could be effected by application of the discontinuity.

Future work will seek to investigate the effect of multiple cascaded via rows  $(d \gg 2r)$ , and derive models similar to Cohn's corrugated waveguide model for these. Their application to impedance matching in SIW will then be investigated further, as d would then be an additional optimization variable independent of r and h. More future work would seek to apply the capacitive discontintinuity in other impedance-matching applications, such as antennas [25], or filter design [26], as well as integration of the discontinuity with PGGWG [23].

#### REFERENCES

- M. Bozzi, A. Georgiadis, and K. Wu, "Review of substrate-integrated waveguide circuits and antennas," *IET Microwaves Antennas Propag.*, vol. 5, no. 8, pp. 909–920, Jun. 2011.
- [2] D. Deslandes and K. Wu, "Single-substrate integration technique of planar circuits and waveguide filters," *IEEE Trans. Microw. Theory Tech.*, vol. 51, no. 2, pp. 593–596, Feb. 2003.
- [3] C. Chen and T. Chu, "Design of a 60-GHz Substrate Integrated Waveguide Butler Matrix A Systematic Approach," *IEEE Trans. Microw. Theory Techn.*, vol. 58, no. 7, pp. 1724–1733, July 2010.
- [4] A. Ghiotto, S. Adhikari, and K. Wu, "Ferrite-loaded substrate integrated waveguide switch," *IEEE Microw. Wirel. Compon. Lett.*, vol. 22, no. 3, pp. 120–122, March 2012.
- [5] F. Fesharaki, C. Akyel, and K. Wu, "Broadband substrate integrated waveguide edge-guided mode isolator," *Electronics Lett.*, vol. 49, no. 4, pp. 269–271, Feb 2013.
- [6] M. Abdolhamidi and M. Shahabadi, "X-band substrate integrated waveguide amplifier," *IEEE Microw. Compon. Lett.*, vol. 18, no. 12, pp. 815– 817, Dec. 2008.
- [7] Z. Wang, S. Adhikari, D. Dousset, C.-W. Park, and K. Wu, "Substrate integrated waveguide (SIW) power amplifier using CBCPW-to-SIW transition for matching network," in *IEEE MTT-S Int. Microwave Symp. Dig.*, Montreal, Canada, June 2012, pp. 1–3.
- [8] N. Marcuvitz, Waveguide Handbook. New York, NY: U.S. Army Electronics Research and Development Laboratory, 1965.
- [9] Z. Wang and C. Park, "Novel substrate integrated waveguide (siw) type high power amplifier using microstrip-to-siw transition," in 2013 Asia-Pacific Microwave Conf. Proc.), Nov 2013, pp. 101–103.
- [10] D. T. J. Diatta and C. Park, "Full mode substrate integrated waveguide type high power amplifier with second harmonic suppression," in 2017 IEEE Asia Pacific Microwave Conference (APMC), Nov 2017, pp. 992– 994.
- [11] Z. Wang and C. Park, "Novel half mode substrate integrated waveguide power amplifier," in WAMICON 2013, April 2013, pp. 1–3.
- [12] Z. Wang, D. Dousset, S. Gao, and C. Park, "High power added efficiency half mode substrate integrated waveguide power amplifier with the second harmonic suppressed," in 2013 IEEE MTT-S International Microwave Symposium Digest (MTT), June 2013, pp. 1–3.
- [13] K. W. Eccleston, "Corrugated substrate integrated waveguide distributed amplifier," in Asia Pacific Microwave Conf. Proc., Kaohsiung, Taiwan, Dec 2012, pp. 379–381.

This is the author's version of an article that has been published in this journal. Changes were made to this version by the publisher prior to publication.

The final version of record is available at http://dx.doi.org/10.1109/TCPMT.2019.2946945

IEEE TRANSACTIONS ON COMPONENTS, PACKAGING AND MANUFACTURING TECHNOLOGY, VOL. XX, NO. YY, MONTH YYYY

| COMPARISON OF RESULTS OF VARIOUS STW-EMBEDDED AMPLIFIERS. |             |           |               |                   |                |                    |                             |
|-----------------------------------------------------------|-------------|-----------|---------------|-------------------|----------------|--------------------|-----------------------------|
|                                                           | $f_0$ (GHz) | Gain (dB) | Input RL (dB) | Output RL<br>(dB) | <b>FBW</b> (%) | Size $(\lambda_0)$ | Matching                    |
| This work                                                 | 2.5         | 14        | 9             | 9                 | 2.0            | $\approx 2$        | Capacitive, SIW             |
| [6]                                                       | 10.5        | 9         | 10            | 10                | 28             | $\approx 0.9$      | Inductive, SIW              |
| [7]                                                       | 3.6         | 13        | -             | -                 | -              | -                  | Inductive, SIW              |
| [13]                                                      | 5.8         | 10        | 10            | 10                | 80             | $\approx 1.2$      | Distributed, corrugated SIW |
| [15]                                                      | 24          | 20        | 10            | 10                | 20             | -                  | Internal active device      |

 TABLE V

 Comparison of results of various SIW-embedded amplifiers.

- [14] K. W. Eccleston, "Siw distributed amplifier: Analysis, prospects and challenges," in 2016 IEEE MTT-S International Conference on Numerical Electromagnetic and Multiphysics Modeling and Optimization (NEMO), July 2016, pp. 1–2.
- [15] F. Taringou, J. Bornemann, and K. Wu, "Broadband coplanar-waveguide and microstrip low-noise amplifier hybrid integrations for K-band substrate integrated waveguide applications on low-permittivity substrate," *IET Microwaves Antennas Propag.*, vol. 8, no. 2, pp. 99–103, Jan. 2014.
- [16] F. Taringou, "Transitions from substrate integrated waveguide to planar transmission lines and their applications to amplifier integration," Ph.D. dissertation, University of Victoria, 10 2012.
- [17] M. Nosrati and M. Daneshmand, "Substrate integrated waveguide lshaped iris for realization of transmission zero and evanescent-mode pole," *IEEE Transactions on Microwave Theory and Techniques*, vol. 65, no. 7, pp. 2310–2320, July 2017.
- [18] T. Jaschke, B. Rohrdantz, and A. F. Jacob, "Dual-band steppedimpedance transformer to full-height substrate-integrated waveguide," in 2015 European Microwave Conference (EuMC), Sep. 2015, pp. 367– 370.
- [19] T. Jaschke, B. Rohrdantz, W. M. Gitzel, and A. F. Jacob, "Modeling and design of stepped transitions for substrate-integrated waveguides," in 2016 German Microwave Conference (GeMiC), March 2016, pp. 124– 127.
- [20] G. L. Matthaei, L. Young, and E. M. T. Jones, *Design of Microwave Filters, Impedance-Matching Networks, and Coupling Structures.* Fort Monmouth, NJ: Dover Publications, 1963.
- [21] T. Stander, P. Meyer, and P. Willem van der Walt, "Compact high-power broadband absorptive filters using slotted waveguide harmonic pads," *IET Microwaves, Antennas Propagation*, vol. 8, no. 9, pp. 673–678, 2014.
- [22] R. Kazemi, A. Fathy, S. Yang, and R. Sadeghzadeh, "Development of an ultra wide band GCPW to SIW transition," in *IEEE Radio Wireless Symposium (RWS)*, Santa Clara, CA, Jan. 2012, pp. 171–174.
- [23] T. Oyedokun, R. Geschke, and T. Stander, "Experimental characterisation of planar groove gap waveguide and cavity," in 2017 47th European Microwave Conference (EuMC), Oct 2017, pp. 436–439.
- [24] D.-S. Eom and H.-Y. Lee, "Half-Mode Substrate Integrated Waveguide Amplifier Using Lumped-Element Transition," J. Electromagnetic Engineering Science, vol. 17, no. 1, pp. 29–33, Jan. 2017.
- [25] G. Mumcu, S. Gupta, K. Sertel, and J. L. Volakis, "Small wideband double-loop antennas using lumped inductors and coupling capacitors," *IEEE Antennas and Wireless Propagation Letters*, vol. 10, pp. 107–110, Feb. 2011.
- [26] Y. Dong, Y. Wang, and W. Hong, "A novel substrate integrated waveguide equivalent inductive-post filter," *Int. J. RF Microwave Comput. Aided Eng.*, vol. 18, no. 2, pp. 141–145, 2008.

![](_page_9_Picture_18.jpeg)

**James Smith** was born in Pretoria, South Africa, in 1987. He received a B.Eng degree from the University of Pretoria in 2013 and a M.Eng degree in Electronic Engineering from the same institution in 2019. . He is currently an Electronic Engineer with the South African Radio Astronomy Observatory (SARAO).

![](_page_9_Picture_20.jpeg)

**Tinus Stander** (M'10-SM'13) completed his B.Eng and PhD degrees in Electronic Engineering at the University of Stellenbosch in 2005 and 2009, respectively. From 2010 to 2012 he served as RF and microwave engineer at Denel Dynamics (a division of Denel SOC LTD) before joining the Carl and Emily Fuchs Institute for Microelectronics (Dept. Electrical, Electronic and Computer Engineering) at the University of Pretoria in 2013. He currently serves as principal investigator in microwave and mm-wave microelectronics at the Institute, with per-

sonal research interest in the application of distributed passives on-chip and built-in self-testing. He is also registered as Professional Engineer with the Engineering Council of South Africa, and serves as Scientific Advisor to Multifractal Semiconductors (Pty) Ltd.