# Conductance Control for Electromagnetic-Compatible Induction Heating Appliances

Jorge Villa, Alberto Domínguez, Luis A. Barragán, José I. Artigas, Jorge Español, and Denis Navarro

Abstract-The design requirements of induction hobs are strongly restricted by efficiency, heating performance, cost, the generation of acoustic noise and electromagnetic compatibility (EMC). These two latter topics, cost and EMC, motivated the research presented in this work. The different levels at which the equivalent load of the induction hob is excited generate a variation of the equivalent impedance throughout the grid period even if all the other parameters are kept constant. This can cause a non-sinusoidal consumption of the grid current which goes against the compliance with EMC standards. This paper proposes an online controller which controls the conductance seen by the inverter by only modifying the switching frequency throughout the bus period. This greatly reduces the harmonic distortion of the grid current no matter what is the type of the vessel used. Moreover, it requires neither power-factor correction rectifiers nor any additional circuitry and it has a faster dynamic response with respect to the traditional solutions used in induction hobs due to its higher bandwidth.

*Index Terms*—Home Appliances, Induction Heating, Total Harmonic Distortion.

#### I. INTRODUCTION

**O** VER the last decades, domestic induction heating (DIH) has shown its potential benefits in terms of security, cleanness and efficiency compared to the traditional domestic heating methods (resistive and gas) [1]–[3].

The equivalent load of an induction hob, which represents the electromagnetic interaction between the inductor and the ferromagnetic material of the pot, is usually modeled as a resistance, R, in series with an inductance, L, [4].

One of the most used topologies to generate the alternating current that, in turn, generates the alternating magnetic field, is the half-bridge series resonant inverter (HBSRI). Its simplified schematic is shown in Fig. 1.

Since DIH generally belongs to a low-cost market, the grid voltage is full-wave rectified and filtered through a

Manuscript received June 8, 2021; revised August 10, 2021; accepted October 2, 2021. This work was partly supported by the Spanish MICINN under Project PID2019-103939RB-I00, by the Spanish MICINN and AEI under Project RTC-2017-5965-6 and Grant PTQ-17-09045, co-funded by EU through FEDER program, by the DGA-FSE, and by the BSH Home Appliances Group. (*Corresponding author: Jorge Villa*).

Jorge Villa, Luis A. Barragán, José I. Artigas and Denis Navarro are wit the Department of Electronic Engineering and Communications, University of Zaragoza, Zaragoza 50018, Spain (e-mail: jvillal@unizar.es; barragan@unizar.es; jiartigas@unizar.es; denis@unizar.es).

Alberto Domínguez and Jorge Español are with BSH Home Appliances Group, Zaragoza 50016, Spain. (e-mail: Alberto.Dominguez@bshg.com; Jorge.Espanol@bshg.com) small bus capacitor,  $C_{\rm B}$ , which generates the bus voltage,  $v_{\rm B}$ , that directly feeds the inverter. The bus capacitor has a low capacitance to obtain a high-rippled bus voltage and a power factor close to one so that no additional power factor correction (PFC) circuitry is required. Let us emphasize the importance of avoiding additional circuitry to achieve costoptimized solutions, which also becomes one of the aims of this work. Additionally, in this topology the power supplied to the pot is controlled by means of the switching frequency,  $f_{\rm sw}$ , while the duty cycle, D, is kept constant at 0.5 in order to ease the control and balance the stress generated in the semiconductor devices.

One of the most challenging characteristics of DIH is that the equivalent impedance R - L varies with many parameters such as the temperature, the excitation level applied to the load, the distance between the pot and the inductor, the ferromagnetic material of the pot, the switching frequency, etc. [5]. This fact is quite relevant because even the control action  $(f_{sw})$ leads to an intrinsic variation of the load. Additionally, it is the user who selects the pot, leading to an even wider range of loads.

Regarding power control, the most typical approach is based on a hill-climbing method: once the pot is placed above the inductor and the user selects the power target, the modulation starts at a safe (usually maximum) switching frequency; the power is calculated every bus period,  $T_{\rm B}$ , and  $f_{\rm sw}$  is modified upwards or downwards by a fixed amount depending on whether the measured power is less or greater than the requested one [6], [7]. The main drawback of this method is its low bandwidth and slow time response, which would not present a problem as long as the system was only governed by low-frequency phenomena. However, as soon as other events arise such as the user interaction with the vessel, controllers with higher bandwidths would be desirable.

If faster controllers are required, it would be advantageous to know the angular switching frequency  $(\omega_{sw})$  - to - output power (P) transfer function,  $G_{pw}$ . However, the load cannot be characterized beforehand because it depends on the user choice. Fortunately, at low frequencies, the transfer function  $G_{pw}$  can be approximated by a dc gain [8]. This could increase the bandwidth of the controller by using a variable step of  $f_{sw}$  instead of a fixed one. As in other applications such as solar and photovoltaic [9], [10], this gain can be locally computed by perturbation and observation. In DIH, this ap-



Fig. 1. Simplified schematic of the power electronics of an induction hob. The main waveforms during a grid period are shown (a couple of switching cycles of the high-frequency signals are also depicted in small frames).

proach is based on slightly changing the switching frequency and compute the ratio between the variation of power and the variation of  $f_{sw}$  [11]. However, at least two bus cycles are required to compute the gain, and this limits the bandwidth of the control. To overcome this issue, a more advanced method, although based on a similar principle, estimates this gain in a single bus cycle by imposing different switching frequencies within  $T_{\rm B}$  [12]. In [13], the dc gain is estimated from analytical expressions of the partial derivative of the power with respect to the switching frequency, but this method is based on keeping a constant switching frequency throughout  $T_{\rm B}$ , which is a very uncommon approach. More advanced proposals have been published, such as the use of model predictive control [14] or a gain-scheduling model-based PI controller that is offline calculated and whose scheduling is based on the online measurement of the load impedance [15].

However, in [11]–[15] the authors only tried to find faster controllers that could enable faster settling times for the active power. Nevertheless, they did not take into account neither the standards the induction hobs have to comply with nor the fact that the equivalent impedance varies with the excitation level.

Additionally, the switching frequency is rarely kept constant during the bus period, and the main reason lies in two standards that induction heating appliances have to comply with. The first one establishes limits in the harmonic current emissions of the grid [16], while the second one establishes limits in the emissions of radio-frequency disturbances in the frequency range from 9 kHz to 30 MHz [17].

It is well known that the equivalent impedance varies with the excitation level [18]: normally, at higher excitation levels the resistance decreases and the inductance increases, what generates a non-sinusoidal consumption from the grid (more current is consumed in the crest of the bus voltage) and, consequently, the total harmonic distortion (THD) of the grid current increases. To compensate this phenomenon and ease the compliance with [16], variable switching-frequency profiles (VSFPs) are usually imposed throughout the bus period with higher  $f_{sw}$  at the crest of the bus voltage. However, the purpose of these VSFPs is twofold because they are also used as a spread spectrum technique (SST) to reduce the conducted emissions above 9 kHz, what helps complying with [17]. Nevertheless, these VSFPs are usually based on a worst-case situation and they are often the same hardcoded profile for every pot, what represents a sub-optimal solution based on experimentation and observation in the laboratory.

Some research has already been carried out in this field. For instance, in [19]–[21], different modulation techniques are analyzed from the point of view of electromagnetic interference (EMI) reduction. To reduce the THD of the grid current, the addition of PFC rectifiers has also been proposed [22] at the expense of a significant cost increase.

In this paper, a real-time, high-bandwidth control of the power supplied to the pot is proposed. The aim of this work is to generate VSFPs that will be automatically and online adapted for any pot type and will improve compliance with the standards [16], [17]. The presented work is the first implementation of such algorithm in an induction hob that actively tries to reduce the harmonic distortion of the grid current while providing a quick power response without additional power electronics circuitry and only modifying the switching frequency. The proposed method is implemented in a prototype with a system-on-chip (SoC).

The rest of the paper is organized as follows: in Section II the equivalent model of the topology and more insights about the equivalent impedance are presented. The proposed method to control the power while keeping a low harmonic distortion in the grid current is presented in Section III. The results obtained through simulation are shown in Section IV. The implementation in a prototype and the experimental results are presented in Sections V and VI, respectively. Finally, the main conclusions are drawn in Section VII.

#### II. EQUIVALENT MODEL AND IMPEDANCE

The extended describing function (EDF) has been widely used to model frequency-modulated topologies in a systematic way [15], [23]–[25]. This technique approximates the nonlinear terms by the harmonic ones to obtain a linear model. However, one of the disadvantages of this method is that this harmonic decomposition leads to an increase of the system order. For instance, the series RLC circuit of the half-bridge topology, which can be modeled as a second-order system, is converted into a fourth-order model when EDF is applied (considering only the first harmonic).

Besides, when high-order plants are to be controlled, modelorder reduction techniques are commonly applied to obtain simpler models at the expense of accuracy losses and a reduction of the validity range. In [8] reduced-order models derived from the EDF modeling of the HBSRI are proposed. In this work, the slowly varying amplitude derivative and phase (SVADP) model from [8] is used. This model assumes the amplitude derivative of the resonant capacitor voltage,  $dv_{c,1h}(t)/dt$ , and its phase,  $\phi_{1h}$ , as slowly varying functions of time (subindex 1h refers to first harmonic) and it has a validity range of up to a tenth of the switching frequency.

The study carried out in [8] takes into account both variables,  $f_{sw}$  and D, but given that this work is focused on the variation of the switching frequency, at a constant duty cycle, from here on, all the equations extracted from [8] will assume D = 0.5. Thus, assuming a first-harmonic approximation, the load current can be expressed as:

$$i_{\rm L}(t) = i_{\rm L,c}(t)\cos(\omega_{\rm sw}t) + i_{\rm L,s}\sin(\omega_{\rm sw}t), \qquad (1)$$

and the SVADP model can be written as:

$$\frac{d}{dt} \begin{pmatrix} \hat{i}_{\mathrm{L,c}} \\ \hat{i}_{\mathrm{L,s}} \end{pmatrix} = \begin{pmatrix} -R/L_{\mathrm{e}} & -X/L_{\mathrm{e}} \\ X/L_{\mathrm{e}} & -R/L_{\mathrm{e}} \end{pmatrix} \begin{pmatrix} -I_{\mathrm{L,s}} \\ I_{\mathrm{L,c}} \end{pmatrix} + \begin{pmatrix} 1/L \\ 0 \end{pmatrix} \hat{\omega}_{\mathrm{sw}},$$
(2)

where variables with hat represent the small signal deviations respect the steady-state ones (represented with uppercase letters). Subindexes "c" and "s" refer to the cosine and sine components and  $L_e$  is defined as:

$$L_{\rm e} = L + \frac{1}{C_{\rm r}\Omega^2} = L\left(1 + \frac{1}{\Omega_{\rm n}^2}\right),\tag{3}$$

where  $\Omega_n$  is the normalized angular frequency and it is calculated as  $\Omega_n = \Omega/\Omega_o$ . In turn,  $\Omega_o$  is the resonant angular frequency and, for the HBSRI topology can be obtained as:

$$\Omega_{\rm o} = \frac{1}{\sqrt{LC_{\rm r}}},\tag{4}$$

Additionally, X is the reactance of the series RLC circuit:

$$X = L\Omega - \frac{1}{C_{\rm r}\Omega} \tag{5}$$

From this model, the transfer function of the small signal angular switching frequency-to-output power is obtained as:

$$G_{pw}(s) = \frac{P(s)}{\omega(s)} = -\frac{2XP_{\rm e}}{L_{\rm e}} \frac{1}{(s+R/L_{\rm e})^2 + (X/L_{\rm e})^2},$$
 (6)

where  $P_{\rm e}$  is:

$$P_{\rm e} = 2 \left(\frac{V_{\rm g}}{\pi}\right)^2 \frac{R}{Z^2},\tag{7}$$

where  $V_{g}$  is the amplitude of a considered dc bus voltage and Z is the equivalent impedance of the series RLC circuit and is defined as:

$$Z = \sqrt{R^2 + X^2} \tag{8}$$

However, the aim of this paper is not only to increase the bandwidth of the power control, but to reduce the THD of the grid current. To do so, the power will be indirectly controlled through another variable called conductance.

If the output voltage is approximated by a square waveform with D = 0.5, the first-harmonic conductance,  $G_{1h}$ , can be defined as:

$$G_{1\rm h} = \frac{P_{1\rm h}}{V_{\rm o,1\rm h}^2} = \frac{P_{1\rm h}}{(\sqrt{2}V_{\rm g}/\pi)^2}.$$
(9)

As it is shown in (9), the conductance can be understood as a scaling coefficient between the active power and the square of the voltage (this is also somehow a scaling coefficient between the "active" current responsible for the active power and the voltage [26]). Thus, a conductance controller, which is able to maintain a constant conductance, would generate an "active" current consumption that mimics the voltage waveform reducing the harmonic distortion of that current. In fact, the concept of the conductance has already been used in applications for power quality improvement and THD reduction [26], [27]. In the DIH case, a great advantage of using (9) is that the value of the conductance can be easily obtained from the power P which, in the end, is the variable that controls the cooking process.

From (6), (9) the angular switching frequency-toconductance transfer function,  $G_{qw}$ , is obtained as:

$$G_{gw}(s) = \frac{G(s)}{\omega(s)} = -\frac{2XR}{Z^2 L_{\rm e}} \frac{1}{(s+R/L_{\rm e})^2 + (X/L_{\rm e})^2} \quad (10)$$

It can be observed that, unlike  $G_{pw}$ , the transfer function  $G_{gw}$  is no longer dependent on the bus voltage. Additionally, this model assumes that the resistance and the inductance are constant. However, the equivalent impedance varies with the excitation level so that, even if a constant  $f_{sw}$  is applied to the inverter, the impedance would vary due to the considered ac bus voltage arrangement [5], [18]. Nevertheless, to apply the method presented in the following section and to achieve the pursued objective, the presented model is completely valid.

#### III. THE PROPOSED CONTROLLER AND SST

The model that is used in this work is based on a first harmonic approximation. In fact, this assumption is valid because the quality factor of the domestic-induction heating loads is high and, thus, the first harmonic of the inverter signals represents the main contribution to the power. Although this statement is true, an induction hob does not usually control the power supplied by the first harmonic, but the total power supplied to the pot; thus, the variable to be controlled is the total conductance, G, which will be calculated as:

$$G = \frac{P}{v_{\rm o,rms}^2} = \frac{\frac{1}{T} \int_0^T v_{\rm o}(t) \dot{i}_{\rm L}(t) dt}{\frac{1}{T} \int_0^T v_{\rm o}^2(t)}$$
(11)

where T is the sampling time of P and  $v_{\rm o,rms}$  or, in other words, the reference period during which P and  $v_{\rm o,rms}$  are integrated.

In the traditional approach, the variable that is controlled is the power, P, and its sampling time, T, is equal to the bus period,  $T_{\rm B}$ . However, the value of the conductance varies during  $T_{\rm B}$  due to the variation of the equivalent impedance;



Fig. 2. Bode plot of  $G_{gw}$  for several random loads (RLC) and random  $\Omega_n$ . The vertical gray line is placed at 3 kHz. (a) Normalized magnitude. (b) Phase.

thus, if the conductance has to be controlled throughout the bus period, a different approach has to be applied.

Given that  $f_{\rm sw}$  spans from 30 to 75 kHz and the SVADP model is valid up to a tenth of  $f_{\rm sw}$  [8], the model is valid up to 3 kHz. Moreover, the transfer function  $G_{gw}$  can be approximated as a gain up to approximately 3 kHz as well. Although this conclusion can be obtained from [8], Fig. 2 shows the bode diagram of  $G_{gw}$  for different random values of  $R \in [2, 10] \ \Omega$ ,  $L \in [10, 70] \ \mu$ H,  $C_{\rm r} \in [540, 1080]$  nF and  $\Omega_{\rm n} \in [1.1, 3]$ . These ranges were obtained from a large experimental dataset based on commercial pots, and they represent most, if not all, of the DIH loads for an inductor with a diameter of 21 cm (where the method will be put under test). In any case, the validity range is much greater than what is needed for the proposed method and, fortunately, the fact of approximating  $G_{gw}$  as a gain will greatly simplify the design of the controller.

By making  $s = j\omega = 0$  and after doing some maths, the dc gain of the transfer function  $G_{gw}(s)$ ,  $G_{gw0}$ , is obtained:

$$G_{gw0} = G_{gw}(s=0) = \frac{-2XRL_{\rm e}}{Z^4}$$
 (12)

In this work, an inverse-based controller design [28] is applied. This technique is based on inverting the transfer function of the plant and applying a loop shape which has a gain slope of -1. Although this controller design technique can not be applied to plants with more poles than zeros (because it would lead to a non-realizable controller), given that  $G_{gw}(s)$ is approximated by its dc gain, the following controller, C(s), can be obtained:

$$C(s) = \frac{w(s)}{e(s)} = \frac{\omega_{\rm gc}}{s} G_{gw0}^{-1},$$
(13)

where  $\omega_{gc}$  is the gain crossover frequency and e(s) is defined as  $G(s) - G_T(s)$ , where  $G_T$  is the target conductance.



Fig. 3. Simplified example of the proposed method for  $N_s = 5$  focused on slot i = 1 and bus periods m = 0 and m = 1 (the control is applied to every slot but only the variables related to slot i = 1 are depicted).

Once the controller is selected, the closed loop bandwidth,  $\omega_{\rm bw}$ , has to be tuned. The closed loop-transfer function,  $G_{\rm CL}$ , is defined as:

$$G_{\rm CL}(s) = \frac{G(s)}{G_{\rm T}(s)} = \frac{1}{s/\omega_{\rm gc} + 1}.$$
 (14)

One particularity of this type of controllers is that a phase margin of 90° is obtained and, for such phase margin, the gain crossover frequency is equal to the closed loop bandwidth [28],  $\omega_{gc} = \omega_{bw}$ .

Once the controller is tuned, the most direct approach would be to discretize and apply the controller with a sampling period of  $1/f_{sw}$ . However, since the plant is based on a small-signal model it is valid near a steady-state or equilibrium operating point defined by constant R, L,  $C_r$ ,  $f_{sw}$  and D [8]. Thus, this work proposes a different approach: to divide a bus period into  $N_{\rm s}$  slots which are identified with a number from 0 to  $N_{\rm s}-1$ and to control the conductance independently for every slot. To do so, at the beginning of the slot i(m) (m represents the current bus period), a specific switching frequency  $f_{sw,i(m)}$ is applied. During slot i(m) the conductance is computed and at the end of this slot, the switching frequency that will be applied in the slot i(m + 1) of the following bus period is calculated and stored for future use. This process is repeated for every single slot. The main advantage of this method is that, for a specific slot i(m), the bus voltage can be approximated by a dc voltage and, at steady-state, constant  $f_{\rm sw}$  will be applied over time, which will result in a constant excitation level applied to the load and so, R and L will remain constant, leading to an also constant operating point around which the small-signal model is perfectly valid.

A graphical example of the proposed algorithm is shown in Fig. 3. In this case, a total number of slots  $N_s = 5$  was chosen to simplify the representation and its understanding.

In this approach, the sampling period is  $T_{\rm B}$ , and a closed loop bandwidth of a tenth of the bus frequency,  $f_{\rm B}$ , seems enough, as many of the dynamics that appear in the cooking process are generated by the user (change of power target, displacements of pots, change of temperature of the pot content, etc.). The advantage of this approach is that it will generate a variable switching-frequency profile which is adaptive in real time to any type of pot. However, given that  $f_{sw,im}$  is calculated independently for each slot no matter what the  $f_{sw}$  of their neighboring slots,  $f_{sw,i-1(m)}$  and  $f_{sw,i+1(m)}$ , are, and the real grid voltage can include non-fundamental harmonic components, once the VSFP is calculated, a moving average is applied to the VSFP to generate smoother transitions of  $f_{sw}$  between slots.

By applying a backward Euler discretization, the discrete controller is expressed as:

$$w_{\text{sw},i(m+1)} = w_{\text{sw},i(m)} + \frac{\omega_{\text{bw}}T_{\text{B}}}{G_{\text{g}\omega0,i(m)}}(G_{\text{T}} - G_{i(m)}) \quad (15)$$

where, let's remind that m refers to the bus period, i refers to the slot and for a single bus period, (15) should be applied  $N_{\rm s}$  times.

In (15) the sampling period is constant and equal to  $T_{\rm B}$ , but the gain of the plant,  $G_{g\omega 0,i(m)}$ , still depends on the slot *i*. However, in the next section it will be shown that a constant value can be applied for the entire bus period and this is something that will greatly simplify the implementation of the controller in the prototype.

While the proposed method is mainly focused on the compliance with [16], the home appliances also have to comply with [17]. In this regard, it was already mentioned that different hardcoded VSFPs and their performance as SSTs were analyzed in the literature. Thus, an additional feature based on this concept was added to the proposed algorithm to force a larger variation of the switching frequency. A simple way to force a larger variation of the switching frequency without excessively penalizing the THD of the grid current is to move the whole adaptive VSFP upwards and downwards over time (between bus periods). However, by changing the switching frequency it would be difficult to ensure that the desired average power is supplied and that the conductance is kept constant. The solution is to take advantage of the high bandwidth of the proposed controller and to do it the other way around.

Therefore, our proposal is to vary the target power over time following, for instance, a triangular wave. Thus, the average power supplied to the load is controlled, the conductance controller itself adapts the switching frequency inside the bus period to ensure a constant conductance is obtained and, finally, the variation of the power over time forces a wider variation of the switching frequency which will ultimately behave as a SST and will improve the compliance with [17].

Throughout this paper, the original method, without this additional feature used as a SST, will be referred as "conductance control" or "G control" and the original method plus the SST feature will be referred as "G control + SST".

# **IV. SIMULATION RESULTS**

Most of the algorithms and new proposals in the field of DIH are simulated assuming the equivalent impedance is constant during the entire bus period [11]–[15]. As a preliminary approach or in applications based on averaging the electric magnitudes throughout a bus period or on a dc bus voltage, such procedure and simplification are logical. However, this assumption can not be made to test the proposed idea.

In this work, a simplified model of the HBSRI is simulated in Matlab/Simulink, but the simulated equivalent impedance varies with the switching frequency and with the bus voltage (see Fig. 6.(a) to gain an idea of how the impedance varies within the bus period). To do so, the load identification algorithm presented in [5] was used. This algorithm tracks the variation of the equivalent impedance due to the variation of the excitation level throughout the bus cycle. Several pots were experimentally identified with this algorithm at different switching frequencies, following a similar procedure as in [29]. The simplified model of the HBSRI assumes the switches are ideal and neither snubber capacitors nor bus capacitors are considered. The model is described through the state equation of a series RLC circuit as:

$$\frac{d}{dt} \begin{pmatrix} i_{\rm L} \\ v_{\rm c} \end{pmatrix} = \begin{pmatrix} -R/L & -1/L \\ 1/C_{\rm r} & 0 \end{pmatrix} \begin{pmatrix} i_{\rm L} \\ v_{\rm c} \end{pmatrix} + \begin{pmatrix} 1/L \\ 0 \end{pmatrix} v_{\rm o} \quad (16)$$

The fundamental sampling frequency of the simulation is set at 50 MHz and the parameters R and L are updated at that rate thanks to two two-dimensional interpolated lookup tables whose input breakpoints are  $v_{\rm B}$  and  $f_{\rm sw}$ . Before the simulation is launched, each lookup table is preloaded with more than 30 thousand values of R and L at different  $v_{\rm B}$  and  $f_{\rm sw}$ .

The bus period is divided into  $N_{\rm s} = 100$  slots, but for the first and last 10 slots the control action is kept constant at its last calculated value (the accuracy in the calculation of G for such small values of  $v_{\rm o}$  and mainly of  $i_{\rm L}$  is not good enough). The bus voltage is an ac waveform of 230 V rms. Just for reference, with such a bus voltage, the tenth slot corresponds to a bus voltage of approximately 100 V. The bus period,  $T_{\rm B}$  is 10 ms and the bandwidth  $\omega_{\rm bw}$  is set to  $2\pi 10$  rad/s (far below the validity range of the model).

The maximum step in  $f_{sw}$  for a specific slot between two consecutive bus periods is limited to  $\pm 2$  kHz. This value may seem high but let us remind that when the inverter is far from resonance, the gain of the plant is very small and a relatively large change on  $f_{sw}$  barely affects its operational conditions.

The results of the simulation are shown in Fig. 4, where several variables are depicted: the output voltage of the inverter and the load current, the target and measured power, the instantaneous switching frequency applied to the inverter, and the gain of the controller,  $k_c$ , which is calculated as:

$$k_{\mathrm{c},i(m)} = \frac{\omega_{\mathrm{bw}} T_{\mathrm{B}}}{G_{\mathrm{g}\omega 0,i(m)}} \tag{17}$$

In Fig 4.(b) the conductance is not expressed in its corresponding units. The reason is that instead of showing the value of the conductance, G, in Siemens or  $\Omega^{-1}$ , it was preferred to plot the value of the conductance times the square of the rms output voltage computed during  $T_{\rm B}$  (this is where subindex "B" comes from),  $Gv_{o,\rm B,rms}^2$ , in watts. Given that  $v_o$  can be approximated by a square or a trapezoid signal and D = 0.5, the value  $v_{o,\rm B,rms}^2$  is just a constant scale factor that, in authors' opinion, easies the interpretation of the figure by the reader.

Additionally, in Fig 4.(d) the value of the gain  $k_c$  is shown and it can be observed how its value gets more and more constant when a steady state is reached. This is because



Fig. 4. Simulation results. (a)  $v_o$  and  $i_L$ . (b) Target power and measured  $Gv_{o,B,rms}^2$ . (c) Switching frequency. (d) Controller gain,  $k_c$ .

the application of such switching frequency also flattens the equivalent impedance within the bus period. It can be observed that in the beginning of the simulation (when constant  $f_{\rm sw}$  is applied) the span of the controller gain is large. The uncertainty on this parameter  $k_{\rm c}$  would be equivalent to changing the desired bandwidth of the controller. Nevertheless, the desired bandwidth chosen for the controller is on the safe side (a tenth of  $f_{\rm B}$  with respect to the limit value of  $f_{\rm B}/2$  was chosen) and the action is saturated at  $\pm 2$  kHz. This is the reason why although in simulation the gain  $k_{\rm c}$  of the controller is calculated for every slot, in the experimental implementation this gain will only be computed once per bus period and will remain constant for every slot of each  $T_{\rm B}$ .

# V. IMPLEMENTATION

The proposed algorithm is implemented in a prototype with a system on chip. While some parts of the prototype are directly taken from a commercial hob (inductors, vitroceramic glass, etc.), the printed circuit boards (PCBs) were specifically designed for research purposes. Two PCBs were designed: one of them mounts the power electronics circuitry and the other one mounts the conditioning and acquisition circuits. They are both connected to each other and the latter is connected to the Zynq-7020 System-on-Chip (SoC) through the commercial TE0720 System-on-Module and the TE0720 carrier board from Trenz Electronics. This SoC contains in a single chip the programmable logic (PL) and the processing system (PS) based on a dual core ARM Cortex A9.

The prototype has two independent half-bridge series resonant inverters that are connected to two inductors with an external diameter of 21 and 15 cm. For simplicity, in this work only the largest inductor is used.

The prototype also mounts LTC2315-12 analog-to-digital converters (ADCs) to digitize the grid voltage,  $v_{\rm grid}$ , the bus voltage,  $v_{\rm B}$ , the load current,  $i_{\rm L}$ , and the output voltage,  $v_{\rm o}$ . These 12-bit ADCs run at 2.78 Msps and are controlled form the PL through a serial peripheral interface (SPI). Moreover, the IGBTs are controlled through a phase-accumulator based direct digital synthesis (DDS) modulator. The main circuit parameters of the prototype are given in Table I.

The conductance controller is implemented in very high speed integrated circuits hardware description language



Fig. 5. Simplified block diagram of the proposed implementation.

TABLE I Prototype circuit parameters

| Symbol            | Description           | Value                   |
|-------------------|-----------------------|-------------------------|
| $\hat{V}_{\rm B}$ | Peak bus voltage      | 325 V                   |
| $f_{\rm grid}$    | Grid frequency        | 50 Hz                   |
| R                 | Equivalent resistance | $[2,10]~\Omega$         |
| L                 | Equivalent inductance | $[10,70]~\mu\mathrm{H}$ |
| $C_{ m r}$        | Resonant capacitor    | 1080 nF                 |
| $C_{\rm B}$       | Bus capacitor         | $6.6 \ \mu F$           |
| $C_{\rm s}$       | Snubber capacitor     | 15 nF                   |

(VHDL). Apart from our own VHDL design, two Xilinx IP (intellectual property) cores are used: a divider generator, which is used for the calculation of G in (11) and the finite impulse response (FIR) compiler, which is used for the computation of the moving average filter of the switching frequency.

To divide the bus period into  $N_{\rm s}$  slots, a zero-crossing detector of the grid voltage,  $v_{\rm grid}$ , was also implemented as a separated IP core. This IP core outputs a flag when a zero-cross is detected. Then, a process counts the number of clock cycles between two zero-crossings of  $v_{\rm grid}$  or during a bus period. By using this information, the ARM computes how many clock cycles fit into every slot, by assuming a constant number of slots  $N_{\rm s}$ .

The VHDL implementation makes sure that (11) is applied to complete switching cycles thanks to a rising edge detector of  $v_{\rm o}$ . This is accomplished by comparing  $v_{\rm o}$  with  $v_{\rm B}/2$ , although it could also be done by detecting the zero crossings of  $i_{\rm L}$ .

As in simulation, in the real-time implementation the number of slots  $N_s$  is 100. The switching frequencies of all the slots  $f_{sw,i}$  are stored in a dual-port block random access memory (BRAM). Once enough switching frequencies are stored in the BRAM to fill the moving average filter, another process reads these switching frequencies and overwrites them after applying the filter.

Additionally, another IP core was designed to identify the average equivalent impedance R - L during a bus period [5]. These values are required to compute  $k_c$ , which is calculated in the ARM according to (17).

TABLE II DIGITAL RESOURCE UTILIZATION IN SOC

| LUTs | DSPs | BRAMs | FFs  |
|------|------|-------|------|
| 3014 | 40   | 3     | 5618 |

The resource utilization of the whole algorithm is shown in Table II. It is worth mentioning that although the results in this paper are based on the 21 cm inductor, this implementation allows to control the conductance of two independent loads simultaneously, so that the resource estimation for one load would be approximately a half of the one shown in Table II.

To obtain the data, the conductance controller IP core is connected to a Xilinx's direct memory access (DMA) controller, which allows writing data (conductance, switching frequency, etc.) at a high rate in a double data rate synchronous dynamic random-access memory (DDR-SDRAM).

Given that the PS of the SoC is made of a dual-core ARM Cortex A9, one of the processors is used for high-level tasks such as monitoring of electrical variables, power-electronics safety processes, the computation of  $G_{gw0}$  and  $k_c$ , etc. The other processor runs an operating system called petalinux and it is in charge of establishing a TCP/IP communication protocol with a laptop. Here, a graphical user interface was programmed in Matlab to control the prototype, to plot the results through the monitor in real time and to save DDR-SDRAM data in the hard disk for later use. In fact, all the experimental results presented in Section VI that are based neither on oscilloscope nor on instrumentation from an electromagnetic compatibility laboratory were captured with this custom application.

A block diagram of the whole system is shown in Fig. 5, where *acc* states for the accumulator of the DDS modulator and is used to generate the sine and cosine signals at the switching frequency with which the first-harmonic equivalent impedance of the load is obtained.

## VI. EXPERIMENTAL RESULTS

One of the reasons why the hardcoded VSFPs work for the manufacturers is that [16] states that the test should be carried out with enameled-steel pots. This type of pots shows



Fig. 6. Experimentally measured electrical variables for an enameled-steel pot receiving 3 kW with constant  $f_{sw}$  throughout the bus period versus applying the conductance control. (a) R and L during a bus period. (b)  $Gv_{o,B,rms}^2$  during a bus period. (c)  $i_{grid}$  during four bus periods.

the greatest variation of the impedance with the excitation level compared to other construction types such as sandwich or multi-layered. Thus, if a constant  $f_{sw}$  is applied during the whole bus cycle, enameled pots lead to the greatest THD of the grid current, so the regulators make sure the appliance complies in this worst-case situation. However, it is obvious that a hardcoded VSFP specifically designed for an enameledsteel pot is not optimal in terms of THD of grid current for a multi-layered pot. What is more, it could even happen that applying this VSFP to a multi-layered pot leads to a worse THD than maintaining a constant  $f_{sw}$  during the bus cycle.

In Fig. 6 a comparison between the approach based on applying a constant  $f_{\rm sw}$  during  $T_{\rm B}$  and the one based on applying the proposed conductance control in terms of equivalent R-L, conductance (expressed in watts as before) and grid current is shown. It is worth focusing the attention on the grid current and observe how the conductance control greatly reduces its harmonic distortion and its maximum values. In both cases the power supplied to the pot is 3 kW. A similar behavior can be observed in Fig. 7, where waveforms captured with the oscilloscope are shown for two situations: constant switching frequency vs the proposed conductance control. The power supplied is the same in both cases (see "mean" measurement at the bottom of the oscilloscope screenshots). The magnitude of the  $i_{\rm grid}$  harmonics up to 2 kHz is also plotted.

The algorithm was also tested in an electromagnetic compatibility (EMC) laboratory according to the requirements and recommendations stated in [16], [17]. In Fig. 8, the magnitude of the grid-current average harmonics from 2nd to 40th are shown for a power of 3.4 kW supplied to an enameled-steel pot. Bars are represented with respect to the limits in the standard: positive bars means the test failed and viceversa; the more negative the bar is, the more margin with respect to the limit there is. It can be seen how the proposed approach greatly improves the third harmonic of the grid current by reducing it by more than 2 A. This could also be anticipated looking at the waveform shown in Fig. 6.(c) and Fig. 7.

Additionally, Table III shows the THD of the grid current for three types of pots when a constant  $f_{sw}$  is applied during the entire bus period and when the proposed conductance control is applied. The proposed approach is able to reduce the THD by a factor of more than 7 under the tested conditions (in this case, the supplied power is 3 kW).



Fig. 7. Waveforms of inverter signals  $v_{\rm o}$  (C1, yellow),  $i_{\rm L}$  (C2, cyan) and grid signals  $i_{\rm grid}$  (C4, green) and  $v_{\rm grid}$  (C3, purple). The magnitude of  $i_{\rm grid}$  harmonics up to 2 kHz are shown in orange color and cursors are placed at 50 and 150 Hz. (a) Constant  $f_{\rm sw}$ . (b) Conductance control.

TABLE III Comparison of grid current THD for three types of pots (P = 3 KW in all cases)

| Method            | Enameled steel | Multi-layered | Sandwich |
|-------------------|----------------|---------------|----------|
| Constant $f_{sw}$ | 17.43 %        | 7.09 %        | 7.3 %    |
| G control         | 2.33 %         | 0.89 %        | 0.86 %   |



Fig. 8. Magnitude (relative to the limits of standard) of grid-current average harmonics when constant  $f_{sw}$  and when conductance control are applied. (a) Odd harmonics. (b) Even harmonics.

It was already mentioned that one of the advantages of the proposed method is that it adapts the switching frequency in real time, and it does so adaptively for any type of pot. An example of this statement can be observed in Fig. 9, where the average power supplied during a bus cycle and the switching frequency are shown when a multi-layered pot is manually substituted by an enameled-steel pot. This figure gives an idea of the response time of the controller and the different operating conditions of the inverter for different types of pots. Additionally, in Fig. 10 two zoom-ins of Fig. 9 are shown. It can be seen that within the bus cycle and in steady state, the conductance is kept constant, while the span of the switching frequency is completely different from one pot to another.

In order to experimentally support (with oscilloscope measurements) the promised improvement in terms of time response of the proposed method, in Fig. 11, the grid current is shown when the traditional method is applied (average power is computed during  $T_{\rm B}$  and  $f_{\rm sw}$  is modified upwards or downwards by a constant step of 100 Hz every  $T_{\rm B}$ ) and when the proposed conductance control is applied. The starting power target is set at 500 W and it is suddenly raised to 2 kW. The great difference in time response can be easily observed in  $i_{\rm L}$  and  $i_{\rm grid}$  waveforms.

Regarding the spread-spectrum technique feature, after several experimental measurements, a peak-to-peak value,  $\Delta P =$ 400 W and a period of one second was chosen for the triangular wave of the power target due to the good EMC results obtained with this configuration. To complete the explanation of the SST feature, in Fig. 12, the power and the switching frequency are shown for  $\Delta P = 1$  kW and a period of one second ( $\Delta P$  was intentionally oversized for the figure in order to easier observe its effect on the switching frequency).

The results of the tests regarding [17] and carried out in the EMC laboratory are shown in Table IV, where the quasipeak values for the second harmonic of  $f_{sw}$  (this is the most problematic harmonic for our prototype due to the split of the resonant capacitor, see Fig. 1) are shown in dB $\mu$ V. Once again, a positive margin means that the test did not comply with the



Fig. 9. Evolution of power and switching frequency when a multi-layered pot is manually substituted by an enameled-steel pot. (a) Graphical representation of the pot swapping. (b) Target and measured power (averaged during the bus period). (c) Instantaneous switching frequency.

TABLE IV EMC results (quasi-peak of second harmonic of switching frequency) for a multi-layered pot (P = 3 KW)

| Method            | Quasi-Peak | Quasi-Peak Limit | Margin |
|-------------------|------------|------------------|--------|
| Constant $f_{sw}$ | 93.6       | 87.7             | 5.9    |
| G control         | 87.1       | 87.6             | -0.5   |
| G control + SST   | 79.6       | 87.8             | -8.2   |

standard and viceversa. It can be seen that "G control + SST" leads to an improvement of more than 14 dB $\mu$ V with respect to maintaining a constant switching frequency. This table is shown for a multi-layered pot because, among the pots that were tested, the worst results were obtained for this type of pots. The results for the THD of the grid current when the "G control + SST" method is applied are not shown because they are almost identical to the "G control" alone.



Fig. 10. Zoom-in of conductance and  $f_{sw}$  of Fig. 9. It can be observed that at low  $v_{\rm B}$  voltages the calculation of the conductance is not accurate, and this is the reason why the conductance control is deactivated under this situation. (a) Multi-layered pot. (b) Enameled-steel pot.

Finally, a comparison between the proposed "G control + SST" and the constant switching frequency approach regarding conducted emissions is shown in Fig. 13. In this figure, the maximum peak of both line and neutral voltages are shown from 9 kHz to 30 MHz. The quasi peak of the second harmonic of the switching frequency is shown with a blue cross. These results are obtained with a multi-layered pot (quasi peak values can be compared to the ones reported in Table IV). Note that the high magnitudes at very high frequencies (above tens of MHz) are not due to the conductance controller, they also appear when constant switching frequency is applied and can appear due to the influence of the SoC clock, noise introduced from the PC to the prototype, non-optimal design of the PCB, etc.

# VII. CONCLUSION

In this paper, a controller to reduce the harmonic current emissions of the grid and the emissions of radio-frequency disturbances above 9 kHz of induction heating appliances has been proposed.

This is the first control proposed in the field of DIH that actively tries to reduce the harmonic distortion of the grid current by just modifying the switching frequency within the bus cycle without using a hardcoded VSFP. Moreover, the fact of reducing the THD of the grid current without requiring additional power electronics is of great importance for such application given its well-established low-cost context.

The controller is based on a reduced EDF-based model which is updated in real time depending on the equivalent



Fig. 11. Waveforms of of inverter signals  $v_o$  (C1, yellow),  $i_L$  (C2, cyan) and grid signals  $i_{\rm grid}$  (C4, green) and  $v_{\rm grid}$  (C3, purple) when the power target is raised from 500 W to 2 kW. (a) Traditional approach with  $f_{\rm sw}$  step of 100 Hz between bus periods. (b) Proposed model-based conductance controller.

load thanks to a first-harmonic impedance identification. The obtained analytical expressions are simple enough to be implemented in the state-of-the-art technology and the algorithm does not require an unmanageable quantity of logic or processing resources, as it has been shown through its implementation in the real device.

Moreover, the bandwidth of the controller has been greatly improved with respect to the traditional implementations, and this is a clear advantage due to the user-related dynamics involved in domestic induction heating such as pot lifting or pot swapping (see Fig. 9).

Finally, by overlapping two features: the conductance control itself, which reduces the harmonic distortion of the grid current, and the spread spectrum technique (SST) that forces a low-frequency power variation, which spans the radio-frequency disturbances above 9 kHz, promising results are obtained. Compared to maintaining a constant switching frequency during  $T_{\rm B}$ , the THD of the grid current is reduced by a factor of more than seven when high powers are supplied. Moreover, the experimental results show that the quasi-peak limit is reduced by more than 14 dB $\mu$ V in the worst-case. These two facts lead to a more comfortable margin and relaxed compliance with the standards.

In summary, these are the main advantages of the proposed



Fig. 12. Power and switching frequency when "G control + SST" is applied for an average power of 2 kW,  $\Delta P = 1$  kW and a period of one second. (a) Target and measured power. (b) Instantaneous switching frequency.

controller:

- Reduction of grid-current THD (better standard compliance).
- Wider spread of radio-frequency disturbances above 9 kHz (better standard compliance).
- Improved bandwidth and faster response times.
- Adaptive switching frequency within the bus cycle with any type of pot and without using hardcoded VSFPs.
- Reduction of maximum currents through power electronics devices and through inductor.

#### REFERENCES

- O. Lucia, P. Maussion, E. J. Dede, and J. M. Burdio, "Induction heating technology and its applications: past developments, current technology, and future challenges," *IEEE Trans. Ind. Electron.*, vol. 61, no. 5, pp. 2509–2520, may 2014.
- [2] V. Esteve, J. Jordan, E. Sanchis-Kilders, E. J. Dede, E. Maset, J. B. Ejea, and A. Ferreres, "Enhanced Pulse-Density-Modulated Power Control for High-Frequency Induction Heating Inverters," *IEEE Trans. Ind. Electron.*, vol. 62, no. 11, pp. 6905–6914, nov 2015.
- [3] T. Mishima and M. Nakaoka, "A load-power adaptive dual pulse modulated current phasor-controlled ZVS high-frequency resonant inverter for induction heating applications," *IEEE Trans. Power Electron.*, vol. 29, no. 8, pp. 3864–3880, 2014.
- [4] J. Acero, R. Alonso, L. A. Barragán, C. Carretero, O. Lucía, I. Millán, J. M. Burdío, and Institution of Electrical Engineers., "Domestic induction heating impedance modeling including windings, load and ferrite substrate," *Eur. Conf. Power Electron. Appl.*, pp. 1–10, 2009.
- [5] J. Villa, L. A. Barragan, J. I. Artigas, D. Navarro, A. Dominguez Vicente, and T. Cabeza, "SoC-based In-Cycle Load Identification of Induction Heating Appliances," *IEEE Trans. Ind. Electron.*, vol. 68, no. 8, pp. 6762–6772, jul 2020.



Fig. 13. Conducted emissions in the range 9 kHz - 30 MHz with a multilayered pot and a supplied power of 3 kW. (a) Constant switching frequency of 32.2 kHz. (b) G control + SST.

- [6] O. Lucia, J. Burdio, I. Millan, J. Acero, and D. Puyal, "Load-Adaptive Control Algorithm of Half-Bridge Series Resonant Inverter for Domestic Induction Heating," *IEEE Trans. Ind. Electron.*, vol. 56, no. 8, pp. 3106– 3116, aug 2009.
- [7] H. Sarnago, Ó. Lucía, A. Mediano, and J. M. Burdío, "Class-D/DE dualmode-operation resonant converter for improved-efficiency domestic induction heating system," *IEEE Trans. Power Electron.*, vol. 28, no. 3, pp. 1274–1285, 2013.
- [8] A. Dominguez, L. A. Barragan, J. I. Artigas, A. Otin, I. Urriza, and D. Navarro, "Reduced-Order Models of Series Resonant Inverters in Induction Heating Applications," *IEEE Trans. Power Electron.*, vol. 32, no. 3, pp. 2300–2311, mar 2017.
- [9] H. A. Sher, A. F. Murtaza, A. Noman, K. E. Addoweesh, K. Al-Haddad, and M. Chiaberge, "A New Sensorless Hybrid MPPT Algorithm Based on Fractional Short-Circuit Current Measurement and P&O MPPT," *IEEE Trans. Sustain. Energy*, vol. 6, no. 4, pp. 1426–1434, oct 2015.
- [10] A. Sangwongwanich and F. Blaabjerg, "Mitigation of Interharmonics in PV Systems with Maximum Power Point Tracking Modification," *IEEE Trans. Power Electron.*, vol. 34, no. 9, pp. 8279–8282, sep 2019.
- [11] A. Dominguez, L. A. Barragan, A. Otin, D. Navarro, and D. Puyal, "Inverse-based power control in domestic induction-heating applications," *IEEE Trans. Ind. Electron.*, vol. 61, no. 5, pp. 2612–2621, 2014.
- [12] N. Domingo, L. A. Barragán, J. M. Montiel, A. Domínguez, and J. I. Artigas, "Fast power-frequency function estimation for induction heating appliances," *Electron. Lett.*, vol. 53, no. 7, pp. 498–500, mar 2017.
- [13] J. Villa, J. Artigas, L. Barragán, A. Domínguez, A. Otín, and I. Urriza, "DC-Gain Measurement of the Frequency-to-Output Power Transfer Function for Domestic Induction Heating Applications," in *EPE'18 ECCE Eur.*, 2018, pp. 1–8.
- [14] S. Lucia, D. Navarro, H. Samago, and O. Lucia, "Model Predictive Control for Resonant Power Converters Applied to Induction Heating," in 2018 IEEE 27th Int. Symp. Ind. Electron. IEEE, jun 2018, pp. 246–251.

- [15] O. Jimenez, O. Lucia, I. Urriza, L. A. Barragan, P. Mattavelli, and D. Boroyevich, "An FPGA-based gain-scheduled controller for resonant converters applied to induction cooktops," *IEEE Trans. Power Electron.*, vol. 29, no. 4, pp. 2143–2152, 2014.
- [16] Standard IEC 61000-3-2, "Electromagnetic compatibility (EMC). Limits for harmonic current emissions (equipment input current < 16 A per phase)," 2018.
- [17] Standard CISPR 14-1, "Electromagnetic Compatibility Requirements for household appliances, electric tools and similar apparatus - Part 1: Emission," 2016.
- [18] J. Serrano, J. Acero, I. Lope, C. Carretero, J. M. Burdio, and R. Alonso, "Modeling of domestic induction heating systems with non-linear saturable loads," in *Conf. Proc. - IEEE Appl. Power Electron. Conf. Expo.* - *APEC*. IEEE, mar 2017, pp. 3127–3133.
- [19] J. Acero, J. M. Burdío, L. A. Barragán, D. Navarro, and S. Llorente, "EMI improvements using the switching frequency modulation in a resonant inverter for domestic induction heating appliances," in *PESC Rec. - IEEE Annu. Power Electron. Spec. Conf.*, vol. 4, 2004, pp. 3108– 3112.
- [20] L. A. Barragán, D. Navarro, J. Acero, I. Urriza, and J. M. Burdio, "FPGA implementation of a switching frequency modulation circuit for EMI reduction in resonant inverters for induction heating appliances," *IEEE Trans. Ind. Electron.*, vol. 55, no. 1, pp. 11–20, jan 2008.
- [21] P. Guillen, H. Sarnago, O. Lucia, and J. M. Burdio, "Power Factor Correction using Asymmetrical Modulation for Flexible Induction Heating Appliances." Phoenix, AZ, USA: Institute of Electrical and Electronics Engineers (IEEE), jul 2021, pp. 753–757.
- [22] M. Perez-Tarragona, H. Sarnago, O. Lucia, and J. M. Burdio, "Design and Experimental Analysis of PFC Rectifiers for Domestic Induction Heating Applications," *IEEE Trans. Power Electron.*, vol. 33, no. 8, pp. 6582–6594, aug 2018.
- [23] E. X. Yang, F. C. Lee, and M. M. Jovanovic, "Small-signal modeling of series and parallel resonant converters," in *Conf. Proc. - IEEE Appl. Power Electron. Conf. Expo. - APEC.* Institute of Electrical and Electronics Engineers Inc., 1992, pp. 785–792.
- [24] C. Buccella, C. Cecati, H. Latafat, P. Pepe, and K. Razi, "Observer-Based Control of LLC DC/DC Resonant Converter Using Extended Describing Functions," *IEEE Trans. Power Electron.*, vol. 30, no. 10, pp. 5881– 5891, oct 2015.
- [25] S. Tian, F. C. Lee, and Q. Li, "A Simplified Equivalent Circuit Model of Series Resonant Converter," *IEEE Trans. Power Electron.*, vol. 31, no. 5, pp. 3922–3931, may 2016.
- [26] R. N. Tripathi and T. Hanamoto, "Improvement in power quality using Fryze conductance algorithm controlled grid connected solar PV system," in 2015 4th Int. Conf. Informatics, Electron. Vision, ICIEV 2015. Institute of Electrical and Electronics Engineers Inc., nov 2015.
- [27] S. K. Kesharvani, A. Singh, and M. Badoni, "Conductance based fryze algorithm for improving power quality for non-linear loads," in 2014 Int. Conf. Signal Propag. Comput. Technol. ICSPCT 2014. IEEE Computer Society, 2014, pp. 703–708.
- [28] S. Skogestad and I. Postlethwaite, *Multivariable Feedback Control: Analysis and Design*, 2nd ed. Chichester (UK): Wiley, 2005.
- [29] J. Villa, D. Navarro, A. Dominguez, J. I. Artigas, and L. A. Barragan, "Vessel Recognition in Induction Heating Appliances - A Deep-Learning Approach," *IEEE Access*, vol. 9, pp. 16053–16061, 2021.





**Alberto Domínguez** received the Ph.D Degree in electronic engineering from the University of Zaragoza, Spain in 2017.

Since 2017, he is working in BSH Home Appliances in the development of new domestic induction cooktops. His main research interests include modeling, control and optimization of constrained systems, especially devoted to resonant inverters in domestic induction heating.

Luis A. Barragán received the M.Sc. and Ph.D. degrees in physics from the University of Zaragoza, Zaragoza, Spain, in 1988 and 1993, respectively.

He is a Professor with the Department of Electronic Engineering and Communications, University of Zaragoza. He has been involved in different research and development projects on inductionheating systems for home appliances. His research interests include modeling and digital control applied to domestic induction heating.

Dr. Barragán is a member of the Aragón Institute for Engineering Research (I3A), Group of Power Electronics and Microelectronics (GEPM).



**José I. Artigas** received the M.Sc. and Ph.D. degrees in electrical engineering from the University of Zaragoza, Zaragoza, Spain, in 1989 and 1996, respectively.

He has been with the Department of Electronic Engineering and Communications, University of Zaragoza, where he is currently a Professor. He has been involved in different research and development projects. His main research interests include signal acquisition, digital control, and modulation strategies applied to power converters.

Dr. Artigas is a member of the Aragón Institute for Engineering Research (I3A), Group of Power Electronics and Microelectronics (GEPM).



**Jorge Español** holds an advanced degree in telecommunications engineering granted with honours of single assignment at University of Zaragoza, Zaragoza, Spain, in 2005.

He was founder of spinoff Domoinnova Comunicaciones Integradas S.L. where he worked as manager and designer of a full services digital communications custom platform including audio, video & telephone distribution, intercom, sensorization, telecontrol, air conditioning and remote control during 2005 to 2014 period.

Since 2014, he is working in BSH Home Appliances in the development of new domestic induction cooktops in the areas of EMC, certification and RF validation for wireless communications.



**Denis Navarro** received the M.Sc. degree in microelectronics from the University of Montpellier, France, in 1987, and the Ph.D. degree from the University of Zaragoza, in 1992.

Since September 1988, he has been with the Department of Electronic Engineering and Communications, Universidad de Zaragoza, where he is currently a Professor. His current research interests include CAD for VLSI, low power ASIC design, and modulation techniques for power converters. He is involved in the implementation of new applications

of integrated circuits.

In 1993, he designed the first SPARC microprocessor in Europe.

Dr. Navarro is a member of the Aragón Institute for Engineering Research (I3A).



**Jorge Villa** received M.Sc. degree in industrial engineering from the University of Zaragoza, Zaragoza, Spain, in 2016, where he is currently working toward the Ph.D. degree in electronic engineering.

His main research interests include resonant converters and digital control for induction heating applications.

Mr. Villa is a member of the Aragón Institute for Engineering Research (I3A), Group of Power Electronics and Microelectronics (GEPM).