

# UCC Library and UCC researchers have made this item openly available. Please let us know how this has helped you. Thanks!

| Title               | Design and analysis of a photon counting system using covered single   |  |  |  |  |  |  |
|---------------------|------------------------------------------------------------------------|--|--|--|--|--|--|
|                     | photon avalanche photodiode                                            |  |  |  |  |  |  |
| Author(s)           | Deng, Shijie; Li, Xiang; Morrison, Alan P.; Chen, Ming; Deng,          |  |  |  |  |  |  |
|                     | Hongchang; Teng, Chuanxin; Liu, Houquan; Xu, Ronghui; Cheng, Yu;       |  |  |  |  |  |  |
|                     | Yuan, Libo                                                             |  |  |  |  |  |  |
| Publication date    | 2022-03-02                                                             |  |  |  |  |  |  |
| Original citation   | Deng, S., Li, X., Morrison, A., Chen, M., Deng, H., Teng, C., Liu, H., |  |  |  |  |  |  |
|                     | Xu, Ro., Cheng, Y. and Yuan, L. (2022) 'Design and analysis of a       |  |  |  |  |  |  |
|                     | photon counting system using covered single photon avalanche           |  |  |  |  |  |  |
|                     | photodiode', IEEE Transactions on Instrumentation and Measurement,     |  |  |  |  |  |  |
|                     | 71, 7002409 (9pp). doi: 10.1109/TIM.2022.3155748                       |  |  |  |  |  |  |
| Type of publication | Article (peer-reviewed)                                                |  |  |  |  |  |  |
| Link to publisher's | http://dx.doi.org/10.1109/TIM.2022.3155748                             |  |  |  |  |  |  |
| version             | Access to the full text of the published version may require a         |  |  |  |  |  |  |
|                     | subscription.                                                          |  |  |  |  |  |  |
| Rights              | © 2022, IEEE. Personal use of this material is permitted. Permission   |  |  |  |  |  |  |
|                     | from IEEE must be obtained for all other uses, in any current or       |  |  |  |  |  |  |
|                     | future media, including reprinting/republishing this material for      |  |  |  |  |  |  |
|                     | advertising or promotional purposes, creating new collective works,    |  |  |  |  |  |  |
|                     | for resale or redistribution to servers or lists, or reuse of any      |  |  |  |  |  |  |
|                     | copyrighted component of this work in other works.                     |  |  |  |  |  |  |
| Item downloaded     | http://hdl.handle.net/10468/12810                                      |  |  |  |  |  |  |
| from                |                                                                        |  |  |  |  |  |  |

Downloaded on 2022-05-18T20:00:20Z



Coláiste na hOllscoile Corcaigh

> REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) <

## Design and Analysis of a Photon Counting System using Covered Single Photon Avalanche Photodiode

Shijie Deng, Xiang Li, Alan Morrison, Ming Chen, Hongchang Deng, Chuanxin Teng, Houquan Liu, Ronghui Xu, Yu Cheng and Libo Yuan

Abstract—A photon counting system using covered single photon avalanche diode (SPAD) based on a standard IC process (0.18 µm) is designed and analysed in this work. The SPAD is formed using the medium voltage (MV) doping layers of the process. To reduce the dark count rate (DCR) in the SPAD, a shaded SPAD with the same structure is fabricated on the same chip which is covered by a metal layer and only providing DCR for the DCR correction. This DCR provided by the shaded SPAD can be also used for the real-time on chip monitoring of some other parameters such as temperature, breakdown voltage and afterpulsing probability. Experimental results show that the SPAD developed is able to detect the visible light from 450 nm to 850 nm with a 35 % peak photon detection probability achieved at around 550 nm with bias voltage of 16 V (excess voltage of 3 V). A timing jitter of 176 ps is measured with an excess voltage of 3 V. The dark count rate in the SPAD tested is about 1.38 cps/µm<sup>2</sup> with excess bias voltage of 1 V and 14.62 cps/µm<sup>2</sup> with the excess bias voltage of 3 V without the DCR correction. Results also show that a reduction of more than 85 % in the DCR (background noise) can be achieved when the DCR correction is applied resulting in a DCR of 1.68 cps/µm<sup>2</sup> with excess bias voltage of 3 V. By monitoring the DCR of the shaded SPAD, the breakdown voltage and temperature of other on chip SPAD can be measured. The potential usefulness of the afterpulsing probability monitoring using the shaded SPAD and the crosstalk probability between SPADs on the chip are analyzed. In addition, the effects of process variations on the SPAD performance is investigated by testing 10 chips with the same SPADs fabricated and potential method is proposed for alleviating the process variations in the SPAD arrays.

Index Terms—Dark count rate correction, temperature monitoring, breakdown voltage, afterpulsing effect, SPAD arrays.

#### I. INTRODUCTION

S INGLE photon detection technology is widely used in low light sensing applications such as laser ranging [1], DNA sequencing [2], quantum key distribution [3] and medical

Alan P. Morrison is with the Department of Electrical and Electronic Engineering, University College Cork, Cork, Ireland (e-mail: a.morrison@ucc.ie).

imaging [4]. In recent years, the single-photon avalanche diode has been used to replace photomultiplier tube (PMT) or micro-channel plate (MCP) in photon counting applications because of its low bias voltage, low power consumption and easy integration with electronic circuits [5-7]. Since 2003, various SPADs based on standard IC processes (such as the CMOS process) have been developed making it possible to integrate the SPAD, avalanche event sensing circuit, quenching circuit and back-end signal processing circuit on the same chip and highly integrated and low-cost single photon detection systems based on the CMOS process can be realized [8-12]. One of the major drawbacks in CMOS SPADs is the high dark count rate which is mainly caused by its fixed doping profile, the injection depth of each layer, as well as the limitation of the design rules (such as metal density), which means the CMOS SPAD can be easily affected by thermal carrier excitation and tunneling effects. Since the high DCR reduces the signal-to-noise ratio (SNR), increases the bit error rate and reduces the detection sensitivity of a photon counting system, the DCR in a SPAD needs to be minimised. In the comparison of SPADs fabricated by different IC process technologies, larger process geometries (such as 0.13 µm, 0.18 µm and 0.35 um) have a lighter doping profile and a more stable fabrication process, which make the SPADs developed in those processes show relatively better performance in terms of reliability and noise [21-25]. Nevertheless, those SPADs with low dark count rates require high voltage to operate, and their dark count rates are still in the tens to hundreds of counts per second (counts/s) for a single SPAD, which makes the overall dark count rate still considerable when they are used in SPAD arrays. In addition, parameters such as chip temperature, breakdown voltage and afterpulsing probability are important to the SPAD's performance and real-time monitoring of those parameters can be very useful for optimization of the photon counting system's overall performance.

1

In this work, an optimised photon counting system using covered SPAD is designed and analysed. The SPAD can achieve the peak detection efficiency of 35 % at around 550 nm, and the detectable spectral range of the SPAD is from 450 nm to 850 nm. The breakdown voltage of the SPAD is around 13 V and its timing jitter measured is 176 ps when the SPAD operates at an excess bias of 3 V. The DCR are 1.38 cps/ $\mu$ m<sup>2</sup> (counts/s ·  $\mu$ m<sup>2</sup>) with an excess bias voltage of 1 V and 14.62

Shijie Deng, Xiang Li, Ming Chen, Hongchang Deng\*, Chuanxin Teng\*, Houquan Liu, Ronghui Xu, Yu Cheng and Libo Yuan are with School of Optoelectronic Engineering, Guilin University of Electronic Technology, Guilin, People's Republic of China; (\*Corresponding authors: Hongchang Deng; Chuanxin Teng.).

## > REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) <

cps/µm<sup>2</sup> with an excess bias voltage of 3 V respectively. In order to further reduce the DCR and monitoring important parameters of the SPAD, identical SPADs are fabricated on the same chip, with one covered by a metal layer to be kept in the dark. Both SPADs are connected to the same bias voltage and for counting avalanche events. Since the identical SPADs have similar performance characteristics in terms of breakdown voltage, dark count rate and afterpulsing probability. The dark count rate recorded from the shaded SPAD can be used to estimate, in real time, the dark count of the other SPADs, thereby to be used to reduce the dark count rate of the whole chip. Results show that more than 85 % DCR reduction can be achieved, resulting in a DCR of 1.68 cps/µm<sup>2</sup> at an excess bias voltage of 3 V. By analyzing the DCR of the shaded SPAD, the breakdown voltage and temperature of the on chip SPAD can be measured which can be very useful for the optimization of the whole photon counting system. The potential usefulness of the afterpulsing probability monitored using the shaded SPAD and the crosstalk probability between SPADs on the chip are analyzed. In addition, the effects of process variations on the SPAD performance is investigated by testing 10 chips with the same SPADs fabricated and potential method is proposed for alleviate the process variations in the SPAD arrays.

The structure of the paper is as follows: the design of the system is described in Section II, Section III presents the measurement method for estimating the system's performance parameters, and the experimental results and the analysis are shown in Section IV. The comparison of the designed system with the state of art SPAD and the commercial SPADs is also added in Section V.



Fig. 1. Cross section of the developed SPAD.

The cross section of the developed SPAD can be seen in Fig. 1. In the standard 0.18  $\mu$ m BCD (Bipolar-CMOS-DMOS) process used, there are 3 different kinds of doping layer available: low voltage (LV), medium voltage and high voltage (HV) process for the MOS transistors operate up to 1.8 V, 5 V and 60 V. In this design we chose the medium voltage process for forming the SPAD, since it can lower the breakdown voltage compared to the high voltage process, which makes the SPAD has lower power dissipation and it will be easier to design its back end circuitry. In the meantime, its lighter doping profile (compared to the standard voltage process) makes it possible to achieve a relatively low dark count rate in the SPAD. In the device, a p+ implant layer forms the central active area and the depletion region with the MV-nwell layer. An MV-nwell layer is also used with the Deep-nwell and n+ implant layers to form the cathode of the SPAD. MV-pwell layers are used as the guard-ring to prevent the edge breakdown surrounding the p+ active area. The small geometries process geometries (e.g. deep-submicron process) will result in higher doping profile layers, which will make the SPAD designed based on those process have higher dark count rate performance [31, 32]. However, if the geometries process used is too large, when the related circuits (avalanche events sensing circuit, quenching circuit and back-end signal processing circuit) are integrated with the SPAD, the overall layout of the chip would be very large and the fill factor would be affected. This would also limit the usefulness for the design to be used in large SPAD arrays systems. As a trade-off between the performance of the SPAD and the integration possibility of the whole system, we selected the 0.18 µm process.

2

To further reduce the noise in the SPAD and makes the real-time breakdown voltage and on chip temperature monitoring available, a shaded SPAD with the same structure is fabricated on the same chip which is covered by a metal layer and only measures dark count rate, see Fig. 2. As the SPADs are fabricated on the same chip with the same structure, their performance is similar and the DCR from the shaded SPAD can be used to correct the noise performance of other normally operating SPADs.





Fig. 2. Cross section of two identical SPADs with one is shaded.

Fig. 3. (a) layout and (b) die photograph of the developed SPADs.

The layout and the die photograph of the developed SPADs are presented in Fig. 3. Three SPADs with the same structure

## > REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) < 3

are fabricated. SPAD<sub>a</sub> is with 5  $\mu$ m diameter active region, SPAD<sub>b1</sub> is with 10  $\mu$ m diameter active region and SPAD<sub>b2</sub> is the same size as SPAD<sub>b1</sub> but covered by a metal layer. The performance characteristics of SPAD<sub>a</sub> were firstly evaluated. Then the SPAD<sub>b2</sub>'s DCR is used for the dark count rate correction in SPAD<sub>b1</sub>. 10 SPAD Chips are measured to evaluate the effects of process variations on the SPAD's performance.

## III. EXPERIMENTAL MEASUREMENT METHOD

#### Photon Detection Probability

In the Photon detection probability (PDP, described as the ratio of the number of detected photons and the number of photons incident on the photoactive area) measurement, a broad-spectrum light source is used to provide the incident light to the SPAD through one port of an integrating sphere. Optical band-pass and attenuation filters are used to select the specific wavelength and alter the incident light power intensity. An optical power meter is used to monitor the incident power from another port of the integrating sphere. This monitored power together with the photoactive area of the optical power meter's detector head will be used to calculate the photons intensity directed to the active area of the SPAD. For each selected wavelength, the incident photons per second and the photon counting rate (overall counting rate - dark count rate) at the output of the SPAD are measured and the PDP is calculated.

#### Timing Jitter

To measure the timing jitter of the SPAD, a pulsed laser (660 nm) is used to generate pulsed incident light to the SPAD and its synchronized pulse is sent to a time correlated single photon counting (TCSPC) instrument. The time delay between the laser's synchronized pulses and the pulses from the SPAD's readout circuit are recorded by the PC through the TCSPC (see Fig. 4). The delay time histogram distribution is built for the timing jitter calculation.



Fig. 4. Experimental setup for measuring the timing jitter of the SPAD.

#### Dark count rate

The SPAD's DCRs is as a Poisson distribution, which can be expressed as [13, 14],

$$P(X = k) = -\lambda^{k} e^{-\lambda} / k!$$
(1)

where X is the random variable representing DCRs of SPAD, P is the probability to have a DCR of K, and  $\lambda$  is the mean of DCRs. The DCR of SPAD is not a fixed value, but fluctuates in a range, therefore, the mean value of DCRs is used. Because SPAD<sub>b1</sub> and SPAD<sub>b2</sub> (metal covered SPAD) have the same structure, the performance of DCR of SPAD<sub>b1</sub> and SPAD<sub>b2</sub>

should be the similar. When the DCR of  $SPAD_{b1}$  (DCR<sub>b1</sub>) and DCR of  $SPAD_{b2}$  (DCR<sub>b2</sub>) are measured, the corrected DCR of  $SPAD_{b1}$  (DCR<sub>cb1</sub>) can be calculated by the following formula,

$$DCR_{cb1} = DCR_{b1} - DCR_{b2} \tag{2}$$

Breakdown Voltage

The breakdown voltage has a linear relationship with temperature, which can be described as [15, 16],

$$V_{B} = V_{B0} \left[ 1 + \beta (T - T_{0}) \right]$$
(3)

where  $V_{B0}$  is the breakdown voltage at  $T_0$ , and  $\beta$  is the temperature coefficient.



Fig. 5. Measurement and calculation of the breakdown voltage.

As can be seen form Fig. 5, the measurement of the breakdown voltage can be achieved using the following steps:

1. Identify the "bias voltage" vs "DCR" linear region of the shaded SPAD in advance. Chose at two points ( $V_{b1}$ , DCR<sub>1</sub>) and ( $V_{b2}$ , DCR<sub>2</sub>) in the plot and calculate the breakdown voltage as by using these data points, a linear expression for the DCR:

$$DCR = a \times V_b + b \tag{4}$$

And the breakdown voltage (Vt) can be derived, by setting the DCR to 0 in the expression, the breakdown voltage can be calculated:

$$V_{t} = -b/a = V_{b1} - (V_{b1} - V_{b2})/(1 - DCR_{2}/DCR_{1})$$
(5)

2. Sweep the bias voltage and recorded the DCR in the shaded SPAD. Applied the linear fit region by region (e.g. every 1 V range of the bias voltage) and find the linear expression for the linear region (if the fitting is in the linear region, the fitting results would be very similar). Finally derive the breakdown voltage by using the linear expression. For the on-chip temperature monitoring, a series of temperature versus true breakdown voltage data will be recorded and plotted. A linear fit to the data will be produced. By using this linear fitting data together with the real time measured breakdown voltage, the real-time on chip temperature can be achieved.

#### Crosstalk

When an avalanche event is triggered, a large number of carriers are generated in the SPAD (source pixel), and these carriers may recombine and emit photons. These photons can cause an avalanche event in the adjacent SPAD (detector pixel), which is called crosstalk, the process of crosstalk can be described by the equation [18],

0018-9456 (c) 2021 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information. Authorized licensed use limited to: UNIVERSITY COLLEGE CORK. Downloaded on March 08,2022 at 12:17:48 UTC from IEEE Xplore. Restrictions apply.

> REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) <</p>

$$P_{crosstalk} = P_{generation} \times P_{pass} \times P_{absorb} \times P_{avalanche}$$
(6)

in which Pgeneration is the recombination probability of multiplied photo-carriers in the source pixel, Ppass is the probability of a photon propagating to the adjacent detector pixel,  $P_{absorb}$  is the absorption probability of photons by the detector pixel and Pavalanche is the probability that a photon could trigger an avalanche event. Pgeneration and Pavalanche are related to the bias voltage of SPAD. To study the influence of crosstalk on the DCR in SPAD, the crosstalk probability (CTP) is measured in the following two cases: (1)  $CTP_1$ ,  $SPAD_{b2}$  is used as the source pixel and SPAD<sub>b1</sub> as the detection pixel; (2)  $CTP_2$ , SPAD<sub>b1</sub> is used as the source pixel and SPAD<sub>b2</sub> as the detection pixel. First, the source pixel and the detector pixel are biased by the same voltage, and the  $DCR_1$  of the detector pixel is measured. Then, the source pixel is closed, and the DCR<sub>2</sub> of the detector pixel is measured. The crosstalk count rate is obtained by  $DCR_1$  -  $DCR_2$ , and the crosstalk probability is ( $DCR_1$  - $DCR_2$ ) /  $DCR_1$ .

#### Afterpulsing probability

When avalanche occurs in SPAD, any trap in the multiplier region will become the carrier trapping center and when a large number of charges pass through SPAD, some carriers will be trapped by these traps. If the avalanche process is suppressed, these traps begin to release carriers. If they are accelerated by the electric field, they will trigger the avalanche again and generate pulses independent of photon incidence.

In avalanche process, some carriers will be captured by the traps in SPAD, and the trapped carriers are released to the avalanche events, which is called afterpulsing. The afterpulsing probability can be described as [19],

$$P_{ap}(t) = B + A_1 \exp(-t/\tau_1) + A_2 \exp(-t/\tau_2) + \cdots$$
(7)

in which *B* is the DCR;  $A_1, A_2, ...$  are the initial values of amplitudes of the different exponential components;  $\tau_1, \tau_2, ...$  are the lifetime of different traps, and  $\tau_i$  can be described by the Arrhenius equation [20],

$$\tau_i = C \cdot \exp(E_a / kT) \tag{8}$$

where  $E_a$  is the activation energy of the i-th trap, k is the Boltzmann constant, T is the temperature and C is related to trap cross section, the relevant effective state density and temperature. Different traps in SPAD have different lifetime, and each trap's lifetime is related to temperature. The carrier generated by photon count and dark count will be captured by these traps and will cause complex afterpulsing effect. To evaluate the afterpulsing probability of the designed SPADs, we applied a laser (660 nm) with a power of 400 nW to SPAD<sub>b1</sub> and SPAD<sub>b2</sub>, and measured the afterpulsing probability for different bias voltages.

The measurement method of afterpulsing probability we used is similar to the typical measurement method in the literature [19, 26, 27]. The SPAD's output is connected to two channels (start channel and stop channel) of a time to digital converter (TDC, Tektronix FCA3100), the TDC records the time delay between adjacent output pulses of SPAD. A large number of data are used to establish the histogram, and the afterpulsing probability is calculated by formula,

$$P_{h}(n) = [1 - e^{-\mu s \Delta t} e^{-\mu d \Delta t} (1 - p_{a}(n))] \times \prod_{i=1}^{n-1} [e^{-\mu s \Delta t} e^{-\mu d \Delta t} (1 - p_{a}(i))]$$
(9)

4

where *n* and *i* are the sampling interval index (the time delay is divided into *n* or *i* sampling intervals );  $P_h(n)$  denote the probability of an event to occur n sampling intervals;  $P_a(i)$  is the probability to detect an afterplusing count in the *i*-th sampling intervals.  $\mu s$  is the detected photon count rate,  $\mu d$  is the dark count rate.  $\Delta t$  is the width of the sampling interval [26].

## IV. EXPERIMENTAL RESULTS



Fig. 6. IV plot of the dark current and breakdown voltage of the SPAD developed.

The IV plot of the dark current and breakdown voltage of the SPAD developed can be seen in Fig. 6. Results show that the SPAD is with a breakdown voltage of around 13 V. The SPADa's dark count rate as a function of the bias voltage applied to its cathode, see Fig. 7. In the measurement, the SPAD's anode is connected in series with a resistor of around 100k ohm for passive quenching. Results show that when the excess bias voltage is 1 V (bias voltage is 14 V), the SPAD can maintain a low dark count rate of about 27 counts/s, corresponding to about 1.38 cps/ $\mu$ m<sup>2</sup>. With the excess bias voltage is 16 V), the dark count rate in the SPAD is about 287 counts/s, corresponding to a DCR of 14.62 cps/ $\mu$ m<sup>2</sup>. Results also demonstrate that the device is able to operate at an excess bias voltage of up to 6 V (bias voltage is 19 V) with a DCR of about 7.4k counts/s.

The measured photon detection probability of the SPAD for different incident light wavelengths and reverse bias voltages are presented in Fig. 8, the SPAD developed can detect the visible light from 450 nm to 850 nm with a peak PDP of about 35 % at 550 nm when the bias voltage is 16 V.

> REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) < 5



Fig. 7. SPAD<sub>a</sub>'s dark count rate as a function of the bias voltages.



Fig. 8. Photon detection probability of the SPAD for different incident light wavelengths and reverse bias voltages.

The measured delay time histogram distribution of the SPAD is presented in Fig. 9, a short timing jitter of 176 ps at 3 V excess bias is achieved and a timing jitter of 190 ps is measured with an excess bias voltage of 1 V. These timing jitters measured are including the internal jitter of the TCSPC instrument which is about 60 ps.



Fig. 9. Timing responses of the SPAD for different bias voltages.

As can be seen from Fig. 10, the measured DCR of SPAD<sub>a</sub> (5  $\mu$ m diameter active area), SPAD<sub>b1</sub> (10  $\mu$ m diameter active area) andSPAD<sub>b2</sub> (10  $\mu$ m diameter active area with metal covered) for different bias voltages. In the experiments, 10 fabricated chips with the same design were tested. It is clear that the fabricated SPADs of the same structure and size show similar DCR performance with the maximum standard deviations of 584 counts/s, 3.6k counts/s and 3.1k counts/s for SPAD<sub>a</sub>, SPAD<sub>b1</sub> and SPAD<sub>b2</sub> (over the bias voltage range from 13 V to



Fig. 10. DCR of (a) SPAD<sub>a</sub> (5  $\mu$ m diameter active area), (b) SPAD<sub>b1</sub> (10  $\mu$ m diameter active area) and (c) SPAD<sub>b2</sub> (10  $\mu$ m diameter active area with metal covered) for different bias voltages.

The corrected DCR of  $SPAD_{b1}$  by using the DCR measured in  $SPAD_{b2}$  for different bias voltages, see Fig. 11. Results show that for most of the chips tested, the DCR in  $SPAD_{b1}$  can be reduced to nearly 0 (near 90 % of the DCR reduction). Results also show that the corrected DCR in chip4 and chip10 show some increment when the bias voltage is above 17 V (this may due to the process variations), but more than 80 % DCR reductions can still be achieved. When this DCR reduction technology to be applied to SPAD arrays, to alleviate the process variation issue, a few shaded SPADs (with metal covered) may need to be used which should be distribute in different locations in the arrays chip and their average DCR can be used for the SPAD arrays overall DCR correction.



Fig. 11. Corrected DCR of  $SPAD_{b1}$  by using the DCR measured in  $SPAD_{b2}$  for different bias voltages.

> REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) < 6



Fig. 12. Measured breakdown voltage of  $SPAD_{b1}$  and  $SPAD_{b2}$  for different temperature.

The measured breakdown voltage of  $\text{SPAD}_{b1}$  and  $\text{SPAD}_{b2}$  for different temperatures, see Fig. 12. In SPAD, the relationship between DCR and temperature can be described as [17],

$$DCR = A \exp(-E_A / K_B T) \tag{10}$$

where  $K_B$  is Boltzmann's constant, A is a constant and T is the absolute temperature in Kelvin. It can be seen that the DCR of SPAD depends on temperature, which makes it very necessary to monitor the temperature of SPAD. Linear fitting are used and the relationship between the breakdown voltage and the temperature is established and the results show that the relationship between breakdown voltage and temperature of SPAD<sub>b1</sub> and SPAD<sub>b2</sub> are very linear and consistent. In this way, the breakdown voltage of SPADs on the same chip can be monitored in real time. In addition, by using the fitting relationship, the temperature of the chip can be also monitored in real time.



Fig. 13. Measured CTP1 and CTP2 for different bias voltage.

The measured CTP<sub>1</sub> and CTP<sub>2</sub> for different bias voltage are shown in Fig. 13, CTP<sub>1</sub> is 0.103 % and CTP<sub>2</sub> is 0.102 % as the bias voltage is 18.5 V, and CTP<sub>1</sub> is 0.543 % and CTP<sub>2</sub> is 0.465 % as the bias voltage is 21.5 V. It can be seen that the crosstalk effect in the designed SPADs is weak, when the SPAD's bias voltage is set at a high level, the crosstalk will have a slight impact on the SPAD's dark count noise.



Fig. 14. Measured after pulsing probability of  $\mbox{SPAD}_{b1}$  and  $\mbox{SPAD}_{b2}$  for different bias voltage.

Fig. 14 shows the results of the measurement, the afterpulsing probability of  $SPAD_{b1}$  is 1.96 % as the bias voltage is 17.8 V, and the afterpulsing probability of  $SPAD_{b2}$  is 1.195 % as the bias voltage is 17.8 V. The afterpulsing probability of  $SPAD_{b1}$  is higher than that of  $SPAD_{b2}$ , which means that in the case of light incident, the carriers caused by photon counts will increase the afterpulsing effect, and afterpulsing caused by photon incidence cannot be corrected by  $SPAD_{b2}$ .



Fig. 15. Configuration of the proposed technology when it's used in SPAD arrays.

When the technology proposed in the SPAD arrays, some shaded SPAD will be selected which should be distributed around the whole SPAD arrays chip as shown in Fig.15 (b) and

## > REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) <

(c) to alleviate the affection of the process variations in CMOS process (since the process variations in CMOS process follows a circular profile). The shaded SPADs' dark count rates will be recorded, averaged and used for the noise reduction of the overall SPAD arrays chip. In addition, since the dark count rates of the shaded SPAD is only responding to the bias voltage and temperature, real-time monitoring of the SPAD chip's parameters such as on-chip temperature and breakdown voltage will be possible.

The PDP won't be affected by proposed DCR reduction technology, but, the PDE (photon detection efficiency, described as PDP×"fill factor") will be affected. The shaded SPADs won't response to the light illuminated which will lead to a reduction of the fill factor and thus the PDE. When the number of the on chip SPADs is small, even one or few SPADs covered in dark will significantly affect the overall PDE. For example, as shown in Fig. 15 (a) and (b), in the dual-SPAD chip, the fill factor will be reduced by 1/2 and in a 5×5 SPAD arrays, the fill factor will be reduced by 20 %. One solution might be useful is to place the un-shaded SPADs in the centre of the SPAD chip and use micro-lens to focus the incident light to them. However, for the larger SPAD arrays, for example a  $24 \times 24$  SPADs arrays shown in Fig. 15 (c), the fill factor will be only reduced by 2.8 %.

The DCR reduction mechanism in the proposed technology can be used for the intensity measurement of the SPAD based photon counting system and it's not suitable for the time-resolved detection noise reduction. However, the ability of the real-time monitoring of the important parameters such as breakdown voltage, on chip temperature and afterpulsing that would make this technique very useful for the performance optimization of the whole photon counting system when it's used in varying environments.

#### V. STATE OF THE ART COMPARISON

TABLE I Performance comparison of the SPAD developed with state-of-the-art SPADs fabricated in standard IC technologies and commercial SPADs.

|                          | [22]                        | [23]                       | [24]                             | [33]                      | [28]                                         | [29]                                     | [30]                        | This work                                                                                                                                                                                                          |
|--------------------------|-----------------------------|----------------------------|----------------------------------|---------------------------|----------------------------------------------|------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Process<br>Technology    | 180 nm                      | 160 nm                     | 140 nm                           | 65 nm                     | Hamamatsu                                    | Laser<br>component<br>s                  | Thorlabs                    | 180 nm                                                                                                                                                                                                             |
| Breakdown<br>voltage (V) | 47.5                        | 36                         | 11.3                             | 9.6                       | 42                                           | 125                                      | -                           | 13                                                                                                                                                                                                                 |
| Dark count<br>rate (cps) | 3.18<br>cps/μm <sup>2</sup> | 0.2<br>cps/µm <sup>2</sup> | 1.2-396.1<br>cps/μm <sup>2</sup> | 73<br>cps/µm²<br>(Vex=2V) | 0.26-0.69<br>cps/µm <sup>2</sup><br>(Vex=5V) | 0.051<br>cps/µm <sup>2</sup><br>(Vex=2V) | 0.19<br>cps/µm <sup>2</sup> | 1.38 cps/µm <sup>2</sup><br>(Vex=1 V)<br>0.179 cps/µm <sup>2</sup><br>(Vex=1 V, with<br>DCR correction)<br>14.62 cps/µm <sup>2</sup><br>(Vex=3 V)<br>1.68 cps/µm <sup>2</sup><br>(Vex=3 V, with<br>DCR correction) |
| Maximum<br>PDP (%)       | 17.5 %<br>@600 nm           | 31-58 %<br>@450 nm         | 26 %<br>@500 nm                  | 9.2 %@48<br>0 nm          | 40 %<br>@600 nm                              | 65 %<br>@830 nm                          | 35 %<br>@500 nm             | 17 %<br>@550 nm,Vex=1 V<br>35 %<br>@550 nm,Vex=3V                                                                                                                                                                  |
| Timing jitter            | 152 ps                      | 39 ps                      | 119 ps                           | 158 ps                    | -                                            | -                                        | -                           | 176 ps                                                                                                                                                                                                             |

Table I shows the performance comparison of the SPAD developed in this work with other state-of-the-art SPADs

[22-24, 33] fabricated in standard IC technologies and commercial SPAD [28-30]. The table shows that the SPAD developed in this work can produce a comparable performance in terms of PDP, timing jitter and DCR with relatively low bias voltage (the low operation voltage makes it easier for designing the driving and controlling circuitry). Moreover, with the DCR reduction technology proposed, the DCR in the SPAD can be reduced by nearly 90 % which makes it comparable to those SPADs fabricated using high-voltage processes and also the commercial SPADs. In addition, this design enables the breakdown voltage and the temperature monitoring capability that makes it possible for adding the intelligent control for the optimization of the photon counting system's overall performance.

7

More important, this technology proposed does not have conflicts with the existing technology and can be applied to any other types of SPAD or SPAD arrays system to further improve their DCR performance and monitoring the key parameters of the system.

#### VI. CONCLUSION

In conclusion, an optimised photon counting system using covered SPAD is designed in this work. The SPAD is based on a standard 0.18 µm process and formed using the medium voltage doping layers. Results show that the SPAD is able to detect the visible light from 450 nm to 850 nm with a 35 % peak photon detection probability achieved at around 550 nm with bias voltage of 16 V. A narrow timing jitter of 176 ps is measured at an excess voltage of 3 V. The dark count rate in the SPAD tested is about 14.62 cps/µm<sup>2</sup> with excess bias voltage of 3 V. To real-time monitor the important parameters in the SPAD, a shaded SPAD with the same structure is fabricated on the same chip which is covered by a metal layer and only measures the DCR for the correction. Results show that nearly 90 % DCR reduction can be achieved which makes it very useful for the DCR corrections in SPAD arrays. By monitoring the DCR of the shaded SPAD, the breakdown voltage and on-chip temperature of the SPADs on the same chip can be obtained and the results show that the temperature measurement range can be from -10 °C to 50 °C. The potential usefulness of the afterpulsing probability monitored using the shaded SPAD and the crosstalk probability between SPADs on the chip are analyzed. In addition, the effects of process variations on the SPAD performance is investigated by testing 10 chips with the same SPADs fabricated and potential method is proposed for alleviate the process variations in the SPAD arrays.

#### ACKNOWLEDGMENT

This work was supported in part by the National Natural Science Foundations of China under Grants, 61964005, 62005057, 61965006 and 61965009, in part by Guangxi Project under Grants, AB21076005, 2019GXNSFBA245057, AD18281092, AD19245064, 2018GXNSFAA138092 and 2019GXNSFAA245024, in part by Guangxi Key Laboratory of Automatic Detection Technology and Instrument Foundation under Grant YQ20102 and in part by Innovation Project of GUET Graduate Education under Grant 2020YCXS088.

> REPLACE THIS LINE WITH YOUR PAPER IDENTIFICATION NUMBER (DOUBLE-CLICK HERE TO EDIT) < 8

#### References

- Cristiano Niclass *et al.*, "A High Repetition Rate CMOS Driver for High-Energy Sub-ns Laser Pulse Generation in SPAD-Based Time-of-Flight Range Finding." IEEE Sensors Journal, 16(6):1628-1633, Mar. 2016.
- [2] Ken Healy et al., "Solid-state nanopore technologies for nanopore-based DNA analysis." Nanomedicine, 2(6): 875-897, Dec. 2007.
- [3] L.C. Comandar et al., "Room temperature single-photon detectors for high bit rate quantum key distribution." Applied Physics Letters, 104:021101, Jan. 2014.
- [4] A. Kolb et al., "Evaluation of Geiger-mode APDs for PET block detector designs." Physics in medicine and biology, 55(7):1815, Mar. 2010.
- [5] D. Renker et al., "Geiger-mode avalanche photodiodes, history, properties and problems." Nuclear Instruments and Methods in Physics Research Section A, 567(1):48-56, Nov. 2006.
- [6] Chockalingam Veerappan et al., "Sensor network architecture for a fully digital and scalable SPAD based PET system." IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), Oct. 2012.
- [7] H. Akita et al., "An imager using 2-D single-photon avalanche diode array in 0.18-μmCMOS for automotive LIDAR application," Symposium on VLSI Circuits, Kyoto, pp. C290-C291, Jun. 2017.
- [8] A. Rochas et al., "Single photon detector fabricated in a complementary metal-oxide-semiconductor high-voltage technology," Review of Scientific Instrument, 74(7):3263-3270, Jun. 2003.
- [9] M. A. Karami et al., "A new single photon avalanche diode in 90 nm standard CMOS technology," Optics Express, 18(21):22158–22166, Oct. 2010.
- [10] S. Lindner et al., "A High-PDE, Backside-Illuminated SPAD in 65/40-nm 3D IC CMOS Pixel With Cascoded Passive Quenching and Active Recharge." IEEE Electron Device Letters, 38(11), 1547-1550, Sep. 2017.
- [11] T. Al Abbas et al., "Backside illuminated SPAD image sensor with 7.83 μ m pitch in 3D-Stacked CMOS technology." 2016 IEEE International Electron Devices Meeting (IEDM), Dec. 2016.
- [12] E. A. G. Webster et al., "A single-photon avalanche diode in 90-nm CMOS imaging technology with 44% photon detection efficiency at 690 nm," IEEE Electron Device Letters. 33(5): 694–696, May 2012.
- [13] S. Vinogradov et al., "Probability distribution and noise factor of solid state photomultiplier signals with cross-talk and afterpulsing," 2009 IEEE Nuclear Science Symposium Conference Record (NSS/MIC), 2009, pp. 1496-1500.
- [14] Bo-Wei Tzou et al., "Method to evaluate afterpulsing probability in single-photon avalanche diodes," Opt. Lett. 40, 3774-3777 (2015).
- [15] C. L. F. Ma et al., "Temperature dependence of breakdown voltages in separate absorption, grading, charge, and multiplication InP/InGaAs avalanche photodiodes," in IEEE Transactions on Electron Devices, vol. 42, no. 5, pp. 810-818, May 1995.
- [16] N. Faramarzpour et al., "Fully Integrated Single Photon Avalanche Diode Detector in Standard CMOS 0.18-µm Technology," in IEEE Transactions on Electron Devices, vol. 55, no. 3, pp. 760-767, March 2008.
- [17] Hesong Xu et al., "Design and characterization of a p+/n-well SPAD array in 150nm CMOS process," Opt. Express 25, 12765-12778 (2017).
- [18] H. Zhang et al., "Crosstalk Analysis of SiC Ultraviolet Single Photon Avalanche Photodiode Arrays," in IEEE Photonics Journal, vol. 11, no. 6, pp. 1-8, Dec. 2019.
- [19] A. C. Giudice et al., "A process and deep level evaluation tool: afterpulsing in avalanche junctions," ESSDERC '03. 33rd Conference on European Solid-State Device Research, 2003., 2003, pp. 347-350.
- [20] F. Wang et al., "Non-Markovian Property of Afterpulsing Effect in Single-Photon Avalanche Detector," in Journal of Lightwave Technology, vol. 34, no. 15, pp. 3610-3615, 1 Aug.1, 2016.
- [21] L. D. Huang et al., "Single-photon avalanche diodes in 0.18- μ m high-voltage CMOS technology." Optics Express, 25(12):13333-13339, 2017.
- [23] Sanzaro M et al., "Single-Photon Avalanche Diodes in a 0.16 μm BCD technology with sharp timing response and red-enhanced sensitivity." IEEE Journal of Selected Topics in Quantum Electronics, 24(2):1-9, 2018.
- [24] Lee M J et al., "First Near Ultraviolet and Blue Enhanced Backside Illuminated Single Photon Avalanche Diode Based on Standard SOI CMOS Technology." IEEE Journal of Selected Topics in Quantum Electronics, 25(5):1-6, 2019.

- [25] Kazuhiro Morimoto and Edoardo Charbon, "High fill-factor miniaturized SPAD arrays with a guard-ring-sharing technique," Opt. Express 28, 13068-13080, 2020.
- [26] G. Humer, M. Peev et al., "A Simple and Robust Method for Estimating Afterpulsing in Single Photon Detectors", in Journal of Lightwave Technology, vol. 33, no. 14, pp. 3098-3107, July, 2015.
- [27] Boris Korzh, Tommaso Lunghi, Kateryna Kuzmenko, Gianluca Boso & Hugo Zbinden (2015) Afterpulsing studies of low-noise InGaAs/InP single-photon negative-feedback avalanche diodes, Journal of Modern Optics, 62:14, 1151-1157.
- [28] https://www.hamamatsu.com/us/en/product/type/S14420-1550MG/index. html
- [29] https://www.lasercomponents.com/us/product/silicon-apds-for-photon-co unting/
- [30] https://www.thorlabs.com/thorproduct.cfm?partnumber=SPCM20A
- [31] Palubiak D P, Deen M J., "CMOS SPADs: Design issues and research challenges for detectors", circuits, and arrays[J]. IEEE Journal of Selected Topics in Quantum Electronics, 2014, 20(6): 409-426.
- [32] S. Antonioli, A. Cuccato et al., "Ultra-compact 32-channel system for time-correlated single-photon counting measurements", Proc. SPIE, vol. 8773, pp. 87730D–187730D-11, 2013.
- [33] X. Lu et al., "A 4-µm Diameter SPAD Using Less-Doped N-Well Guard Ring in Baseline 65-nm CMOS," in IEEE Transactions on Electron Devices, vol. 67, no. 5, pp. 2223-2225, May 2020.

**Shijie Deng** received the Ph.D. degree from the University College Cork in 2013. Then, he joined the Cork Institute of Technology as a Photonics researcher. He joined the Guilin University of Electronic Technology in 2018, where he is currently a professor with School of Optoelectronic Engineering. His current areas of interest include photonics and single-photon detection.

Xiang Li received the bachelor's degree from the Guilin University of Electronic Technology in 2019. He is now pursuing his Master degree in Guilin University of Electronic Technology. His current areas of interests include photonics and single photon detection.

Alan Morrison received the Bachelor's degree (first class hons.) in electrical engineering and microelectronics from University College Cork, Cork, Ireland, in 1992, and the Ph.D. degree from the National University of Ireland, Galway, Ireland, in 1997.

**Ming Chen** received the M.S. and Ph.D. degrees from the Harbin Institute of Technology, Harbin, China, in 2003 and 2006, respectively. He is currently a Professor with the School of Optoelectronic Engineering, Guilin University of Electronic Technology. His research interests include metamaterials, microstructure fiber, optoelectronics, and optical communication.

**Hongchang Deng** received the B.S. degree in electronic science and technology, and the Ph.D. degree in mechanical design and theory from Harbin Engineering University, Harbin, China, in 2008 and 2014, respectively. He is currently with Photonics Research Center, School of Optoelectronic Engineering, Guilin University of Electronic Technology, Guilin, China. His research interests include in-fiber integrated optics, fiber-optic sensing, and optical trapping.

**Chuanxin Teng** received the B.S. degree in electronic information engineering and the Ph.D. degree in physical electronics from Jilin University, Changchun, China, in 2008

and 2017, respectively. Then, he joined the Guilin University of Electronic Technology. His current interests include photonics, integrated optics, and optical fiber sensors.

**Houquan Liu** received the Ph. D. degree in optics from Sun Yat-Sen University, Guangzhou, China, in 2017. He is currently working with the Photonics Research Center, School of Optoelectronic Engineering, Guilin University of Electronics Technology, Guilin, China. His research interests include in-fiber integrated optics and photon orbital angular momentum.

**Ronghui Xu** received the B.S. degree in communication engineering from Jiangxi Normal University, Jiangxi, China, in 1998, and the M.S. degree in optics, and the Ph.D. degree in electronic science and technology from Nanjing University, Nanjing, China, in 2007 and 2015, respectively. His research interests include optical fiber sensor and optical fiber lasers.

**Yu Cheng** received the B.E., M.S., and Ph.D. degrees from the Wuhan University of Technology, Wuhan, China, in 1996, 2001, and 2006, respectively. He is currently a Professor with the School of Optoelectronic Engineering, Guilin University of Electronic Technology, Guilin, China. His research interests include metamaterials and optical fiber.

**Libo Yuan** received the B.S. degree in physics from Heilongjiang University, Harbin, China, in 1984, the M.Eng. degree in communication and electronic systems from the Harbin Shipbuilding Engineering Institute, Harbin, in 1990, and the Ph.D. degree in photonics from The Hong Kong Polytechnic University, Hong Kong, in 2003. He works at the School of Optoelectronic Engineering, Guilin University of Electronics Technology, Guilin, China, as a Professor and the Director of the Photonics Research Center. He has authored or coauthored over 260 referred international journal articles and over 180 international conference papers. He holds over 150 patents related to fiber-optic technology and has published three books and three book chapters. His general area of research is in-fiber integrated optics, fiber optical tweezers, and fiber-optic sensors.