# https://helda.helsinki.fi # Processing of AC-coupled n-in-p pixel detectors on MCz silicon using atomic layer deposited aluminium oxide Ott, J. 2020-04-01 Ott , J , Gadda , A , Bharthuar , S , Brucken , E , Golovleva , M , Härkonen , J , Kalliokoski , M , Karadzhinova-Ferrer , A , Kirschenmann , S , Litichevskyi , V , Luukka , P , Martikainen , L & Naaranoja , T 2020 , ' Processing of AC-coupled n-in-p pixel detectors on MCz silicon using atomic layer deposited aluminium oxide ' , Nuclear Instruments & Methods in Physics Research. Section A: Accelerators, Spectrometers, Detectors, and Associated Equipment , vol. 958 , 162547 . https://doi.org/10.1016/j.nima.2019.162547 http://hdl.handle.net/10138/342255 https://doi.org/10.1016/j.nima.2019.162547 cc\_by\_nc\_nd acceptedVersion Downloaded from Helda, University of Helsinki institutional repository. This is an electronic reprint of the original article. This reprint may differ from the original in pagination and typographic detail. Please cite the original version. # Processing of AC-coupled n-in-p pixel detectors on MCz silicon using atomic layer deposited aluminium oxide J. Ott<sup>a,b</sup>, A. Gädda<sup>a,c</sup>, S. Bharthuar<sup>a</sup>, E. Brücken<sup>a</sup>, M. Golovleva<sup>a,d</sup>, J. Härkönen<sup>e</sup>, M. Kalliokoski<sup>e</sup>, A. Karadzhinova-Ferrer<sup>e</sup>, S. Kirschenmann<sup>a</sup>, V. Litichevskyi<sup>a</sup>, P. Luukka<sup>a</sup>, L. Martikainen<sup>a</sup>, T. Naaranoja<sup>a</sup> <sup>a</sup>Helsinki Institute of Physics, Gustaf Hällströmin katu 2, FI-00014 University of Helsinki, Finland <sup>b</sup>Aalto University, Department of Electronics and Nanoengineering, Tietotie 3, FI-02150 Espoo, Finland <sup>c</sup>Advacam Oy, Tietotie 3 (P.O. Box 1000), FI-02044 VTT, Finland <sup>d</sup>Lappeenranta University of Technology, Skinnarilankatu 34, FI-53850 Lappeenranta, Finland <sup>e</sup>Ruder Bošković Institute, Bijenička cesta 54, HR-10000 Zagreb, Croatia #### Abstract We report on the fabrication of capacitively (AC) coupled n<sup>+</sup>-in-p pixel detectors on magnetic Czochralski silicon substrates. In our devices, we employ a layer of aluminium oxide (Al<sub>2</sub>O<sub>3</sub>) grown by atomic layer deposition (ALD) as dielectric and field insulator, instead of the commonly used silicon dioxide (SiO<sub>2</sub>). As shown in earlier research, Al<sub>2</sub>O<sub>3</sub> thin films exhibit high negative oxide charge, and can thus serve as a substitute for p-stop/p-spray insulation implants between pixels. In addition, they provide far higher capacitance densities than SiO<sub>2</sub> due to their high dielectric constant, permitting more efficient capacitive coupling of pixels. Furthermore, metallic titanium nitride (TiN) bias resistors are presented as an alternative to punch-through or poly-Si resistors. Devices obtained by the above mentioned process are characterized by capacitance-voltage and current-voltage measurements, and by 2 MeV proton microprobe. Results show the expected high negative charge of the Al<sub>2</sub>O<sub>3</sub> dielectric, uniform charge collection efficiency over large areas of pixels, and acceptable leakage current densities. Keywords: Atomic Layer Deposition (ALD), Al<sub>2</sub>O<sub>3</sub>, pixel detector, capacitive coupling Email address: jennifer.ott@helsinki.fi (J. Ott) #### 1. Introduction 10 12 15 Upon transition to the HL-LHC in 2026, the radiation levels at the innermost silicon layers of the experiments' tracking detectors will increase up to e.g. $2.3 \times 10^{16} \text{ n}_{eq} \text{cm}^{-2}$ , or 12 MGy, in the CMS Tracker detector [1]. Due to extensive radiation damage to the silicon material caused in these conditions, the charge carrier trapping time and electron saturation drift velocity product will limit the distance where the signal charge is collected. The degradation of detector efficiency can be prevented through the detector design, by decreasing the pixel pitch to be comparable with charge collection distance, and optimizing the geometry to enhance weighting field effects [2]. This also provides better spatial resolution through increased granularity of the detector. Approaches in defect-engineering of Si towards higher radiation hardness include the use of substrates grown by the magnetic Czochralski (MCz) method, where the Si ingot is pulled from a melt in a quartz crucible and therefore has an intrinsically higher oxygen concentration of around $(5-10)\times10^{17}$ cm<sup>-3</sup>. MCz silicon substrates have exhibited better radiation tolerance than detectors grown by the dominantly used float zone (Fz) method and are thus a candidate for application in HL-LHC conditions [3, 4]. When considering the reduction of pixel size in order to counter the decrease in charge collection distance after irradiation of the detector, one challenge is the need for electrical insulation between 17 pixels. To benefit from the higher mobility of electrons compared to the holes in Si, modern detectors are realized with segmented n<sup>+</sup> implants, on a p-type substrate. However, the traditionally used field insulator dielectric in pixel detectors, silicon dioxide (SiO<sub>2</sub>) obtained by thermal oxidation, 20 possesses a weak positive oxide charge that increases with irradiation [5, 6]. In reverse-biased 21 n-in-p detectors, this positive charge would lead to a loss of spatial resolution, as the electron-22 collecting segments are effectively connected to each other. This is usually avoided by the use of an additional p-type implant between the pixels, referred to as p-spray or p-stop, depending on its width and concentration. However, p-spray/p-stop implants require additional implantation and 25 high-temperature process steps, as well as more space on the detector. 26 An alternative to the combination of SiO<sub>2</sub> and insulation p<sup>+</sup> implants is the use of a different oxide with negative charge. The main candidate is aluminium oxide (Al<sub>2</sub>O<sub>3</sub>), which is widely used as surface passivation layer in the silicon photovoltaics industry [7]. The superior performance of Al<sub>2</sub>O<sub>3</sub> includes contribution from both chemical passivation by termination of dangling bonds on the Si surface, and field-effect passivation due to its high negative oxide charge, which repels - electrons and therefore prevents them from recombining at remaining interface and near-interface defects [8, 9]. - One established way to fabricate $Al_2O_3$ thin films is by atomic layer deposition (ALD). This method is based on the successive, separated, and self-terminating gas-solid reactions of typically two gaseous precursors separated by a purge of inert gas [10–12]. An example schematic visualizing the growth of a layer of $Al_2O_3$ in tri-methyl aluminum (TMA, $Al(CH_3)_3) + H_2O$ process, one of the most well-known ALD processes [13], is shown in Figure 1. Figure 1: Illustration representing one ALD cycle of the Al<sub>2</sub>O<sub>3</sub> process using TMA and water. The use of Al<sub>2</sub>O<sub>3</sub> deposited by ALD in particle and radiation detectors has been demonstrated for Si photodiodes [14] and for strip detectors [15, 16], and has been proposed also for pixel detectors [17]. This paper presents in detail the fabrication process of pixel detectors and reference structures on high-resistivity MCz silicon using Al<sub>2</sub>O<sub>3</sub> thin films as field insulator and passivation layers. In addition, titanium nitride (TiN) thin film biasing resistors are used in place of standard punch-through or poly-Si resistors. As opposed to [16], where Al<sub>2</sub>O<sub>3</sub> was applied after conventional strip detector processing, following our previous work [15, 17] Al<sub>2</sub>O<sub>3</sub> was fully integrated into the detector fabrication process, without any remaining SiO<sub>2</sub> in the final devices. # 2. Detector processing - Detector fabrication was carried out in the facilities of Micronova Nanofabrication Centre. The process was implemented on 6-inch Magnetic Czochralski silicon wafers supplied by Okmetic Oyj, with a thickness of 320 $\mu$ m and crystal orientation <100>. The wafers were boron-doped to a resistivity specified as 4-8 k $\Omega$ cm. - The wafer layout consisted of the following devices: - AC-coupled detectors with 4160 pixels in a $80 \times 52$ double-column structure, with pixel pitch $100 \ \mu m$ resp. $150 \ \mu m$ , to match the CMS PSI46dig read-out chip used in the Phase I pixel - detector upgrade [18]. - DC-coupled pixel detectors with $400 \times 192$ pixels of $50 \times 50 \ \mu\text{m}^2$ pixel pitch, corresponding to the geometry of the RD53A read-out chip [19]. - $7 \times 7 \text{ mm}^2$ pad diodes with broader central guard ring and a series of outer guard rings. - MOS capacitors with diameter of 9.4 mm. - Arrays of various test components, most importantly single-pixel biasing resistor structures. - A schematic presentation of processing steps is shown in Figure 2a, with a fully processed wafer in Figure 2b. The highlighted boxes represent the steps which are presented as a novelty to pixel detector processing in this article, and are discussed in more details in separate subsections. The other steps are summarized below. Lithography was carried out by standard techniques including priming, resist development, baking, and resist stripping. Photoresist patterning was performed with a mask aligner in soft-contact mode. Figure 2: a) Schematic of the detector process flow presented in this paper. b) Photograph of a full 6-inch wafer before dicing. First, wafers underwent wet oxidation at 1000 °C in order to obtain an approximately 300 nm thick thermal oxide as hard mask for ion implantation. The oxidation was preceded by standard chemical cleaning sequence (RCA cleaning) [20]. Alignment marks were etched by reactive ion etching (RIE), using CHF<sub>3</sub> and SF<sub>6</sub> ions to etch SiO<sub>2</sub> and Si, respectively. For ion implantation, the SiO<sub>2</sub> on the wafer front surface was patterned by wet etching with a buffered hydrofluoric acid 71 (BHF) etchant solution at 30 °C. The oxide on the back surface was removed completely. Ion implantation was carried out in an Eaton 8200 Ion implanter, implanting the front side with 60 keV phosphorous ions and the back side with 20 keV boron ions, both to target total doses of $1 \times 10^{15} \,\mathrm{cm}^{-2}$ . After implantation, the mask oxide was etched away with BHF, the wafers were RCA-cleaned, and subjected to a 46 min anneal at 1100 °C in dry oxidation conditions, in order to diffuse the implanted ions deeper into the bulk. The resulting fresh thermal SiO<sub>2</sub> was again removed with BHF, and RCA cleaning was repeated. This was followed by the deposition and patterning of $Al_2O_3$ as field insulator and titanium nitride as bias resistor material (cf. Subsections 2.1 and 2.2). For the metal contacts, aluminium was deposited by direct current (DC) sputtering along with a capping layer of TiN and patterned with a commercial H<sub>3</sub>PO<sub>4</sub>-HNO<sub>3</sub> Al etchant at 50 °C. This 81 second layer of TiN served as an etch stop in the passivation oxide patterning later in the process. Capacitive coupling from pixel to readout was achieved by contacting only the pixel implant in a 83 small corner, while the largest part of the metal pad with the bump connection to the read-out was situated on a continuous layer of oxide without contact opening. For surface passivation, another thinner layer of $Al_2O_3$ was deposited (cf. Subsection 2.1). Surface passivation by $SiN_x$ was avoided due to this material's positive charge [21], which would pose a risk to the envisioned field-effect passivation through the negative charge of Al<sub>2</sub>O<sub>3</sub>. Finally, a gold (Au) under-bump metallization, 88 with an underlying adhesive layer of titanium tungsten (TiW), was deposited by alternating current (RF) sputtering. In this case, photoresist was applied prior to deposition, and the TiW-Au layer was patterned by a lift-off technique. # 2.1. Atomic layer deposition of $Al_2O_3$ Al<sub>2</sub>O<sub>3</sub> was deposited at 200 °C in a Beneq TFS-500 batch-type ALD reactor, using Al(CH<sub>3</sub>)<sub>3</sub> as the metal precursor. A H<sub>2</sub>O pulse as primary reactant was complemented by an additional ozone (O<sub>3</sub>) pulse. Al<sub>2</sub>O<sub>3</sub> films deposited by this combination of oxidants have been found to retain the excellent surface passivation and low-defect interface of films deposited by the TMA+H<sub>2</sub>O process, while exhibiting more effective negative oxide charge [22, 23]. Furthermore, the addition of O<sub>3</sub> has been observed to prevent local delamination, also known as blistering, of Al<sub>2</sub>O<sub>3</sub> films, which may occur upon low-temperature annealing of films deposited using only water as the oxidant [24, 25]. This phenomenon must be prevented especially in highly segmented devices, such as the pixel detectors described in this work, since it poses a severe risk for short-circuits between neighboring pixels, as well as for sparking between the sensor and read-out chip in high electric fields. One ALD cycle consisted of a 200+200 ms TMA pulse, followed by a 7 s $N_2$ purge, and subsequent 200+200 ms $H_2O$ and 3.5+3.5 s $O_3$ pulses, again with a 7 s $N_2$ purge. The same ALD process was used twice in detector fabrication: first to deposit the field insulator dielectric, and a second time as surface passivation on top of the processed pixel structures. For field insulation deposition, the number of ALD cycles was 700, for surface passivation 300, resulting in film thicknesses of 84 and 33 nm, respectively, as determined by ellipsometry. Film thicknesses were also examined after completed processing by cross-sectional scanning electron microscope (SEM) imaging of a diode, which also shows the conformal and pinhole-free deposition of the Al<sub>2</sub>O<sub>3</sub> thin films (see Figure 3). Etching of both films was performed using a commercial Honeywell PWS 80-16-4 phosphoric acid etchant at 50 °C. Etch rates for metallic Al and $Al_2O_3$ in this solution are sufficiently different for the chemical to also be used later in the process for patterning of the Al metallization layer without significant damage to the $Al_2O_3$ field insulation. During the passivation opening step, however, the underlying metal contacts need to be protected from the etchant, in this work by a passive layer of TiN which is not related to the bias resistor layer. For the future, other high- $\kappa$ oxides, such as hafnium oxide (HfO<sub>2</sub>) are considered as a replacement to $Al_2O_3$ as surface passivation in order to provide chemical compatibility in passivation opening etching. After patterning, $Al_2O_3$ films were sintered for 30 min at 370 °C in order to improve their stability in the following processing, and to establish the negative oxide charge. In case of the annealing of the $Al_2O_3$ surface passivation, this simultaneously served as sintering step for the Al metallization. Figure 3: SEM cross-section of a pad detector, showing very uniform Al<sub>2</sub>O<sub>3</sub> layers. # 2.2. Fabrication of titanium nitride bias resistors As presented earlier in a preliminary study [17], TiN biasing resistors were employed to provide individual bias resistors for all pixels on the sensor. As opposed to this previous study, the TiN films were now deposited by reactive RF sputtering for technical reasons. Films were deposited by sputtering a Ti metal target in Ar (18 sccm) as plasma gas, with additional $N_2$ gas flow (72 sccm). The plasma power was 800 W. A sputtering time of 800 s resulted in a film with sheet resistance of 62 $\Omega/\text{sq}$ , and thickness of approximately 50 nm. Patterning of the films was performed by wet etching with 30% $H_2O_2$ at 50°C. Although comparatively slow at an etch rate of around 5 nm/min, this method allows batch processing of wafers (unlike our RIE equipment) and does not attack $Al_2O_3$ . The AC-coupled pixel detectors were realized in two groups with slightly different pixel biasing schemes, as shown in Figure 4. The actual TiN bias resistor part remained unchanged; however, the bias line connecting each pixel resistor to the common bias rail surrounding the detector was implemented either in the metal layer, or earlier as an additional n<sup>+</sup> implant grid. Simulations indicated that such an implant may improve the breakdown properties of the sensor between pixels, while also being less vulnerable to scratches on the surface that could interrupt the metallic bias line on the surface. Figure 4: Two different biasing schemes used in our pixel detectors, with microscope images on the top and corresponding layout on the bottom: bias through metal line (left) or through an additional $n^+$ implant grid not visible in the picture, indicated by the dashed lines (right). The width of the bias resistor is nominally 4 $\mu$ m, dimension of pixels $n^+$ implants is $60\mu$ m × $100\mu$ m (width / length) and the passivation opening for the solder bumps is $30 \mu$ m. #### 140 3. Characterization The electrical properties of the various components in the AC-coupled pixel detectors were 141 studied primarily using reference devices - diodes, MOS capacitors and resistor test structures - due 142 to the more straightforward nature of the corresponding measurements. Leakage current densities, depletion voltage, and silicon bulk capacitance after full depletion were 144 determined by current-voltage (IV) and capacitance-voltage (CV) measurements on pad diodes. 145 The effective charge, as well as an estimation of mobile charges, of Al<sub>2</sub>O<sub>3</sub> was examined through 146 CV measurements on MOS capacitors. The total resistance of a bias resistor for a single pixel 147 was extracted from an IV measurement on a simple reference resistor structure between two metal pads. IV measurements on the AC-coupled pixel detectors were also performed, however, in a 149 configuration with floating guard rings (which did not have passivation openings, as visible in 150 Figure 7a) and the current read from the bias rail. This does not provide any separation of pixel 151 leakage currents from possible high edge and surface currents, and is therefore interpreted as an 152 overestimation of the leakage current in the detector during real operation, where the bias rail is grounded. For IV measurements, a Keithley 2410-C SourceMeter unit was used to supply the bias voltage through the probe station chuck to the backplane of the device, and simultaneously to measure the total current. Pad currents were read by a Keithley 6487 PicoAmmeter connected through a probe needle to the device's metal pad. In diodes, the main guard ring was grounded through a second probe needle. For CV, the device was connected by probe needle through a current-potential decoupling box to an Agilent E4980A Precision LCR meter, with the Keithley 2410-C still supplying the DC bias. Capacitances were recorded at an AC frequency of 1 kHz. An AC-coupled pixel detector with implanted bias line was studied by ion beam induced current 163 (IBIC) method. The IBIC measurements were performed at the Laboratory for Ion Beam Inter-164 actions of the Ruđer Bošković Institute with 2 MeV protons from a 1.0 MV HVE Tandetron. The beam frequency was set to around 1 kHz with beam current level at 20 pA. Due to the limited scan-166 ning range of the beam in a single measurement, only selected areas of approximately $1 \times 1 \text{ mm}^2$ 167 were studied. The beam centroid was moved over the selected area with scanning speed of about 168 1.3 ms per measurement point. The detectors were irradiated through the front plane which was connected to ground through a $50\,\Omega$ resistor. The bias voltage was applied to the backplane. The 170 detectors were biased and read out through an Ortec 142 pre-amplifier, and the resulting signals 171 were further amplified with Ortec 572 amplifier. After the amplification, the signal was passed 172 through an analogue to digital converter (ADC) to a field-programmable gate array, and mapped 173 with the SPECTOR system [26], [27]. More details of the microbeam readout chain and the IBIC mapping can be found in [28]. 175 ### 76 4. Results An illustrative example of a diode C-V curve is shown in Figure 5a. It indicates full depletion (defined as the point where capacitance remains constant) at around -50 V. This corresponds to an effective doping concentration of $6.3 \times 10^{15}$ cm<sup>-3</sup> and a resistivity of 22 k $\Omega$ cm, which is clearly higher than the original wafer specifications. Such a difference may be due to a deviation of substrate properties in the manufacturing process, for example a change in oxygen concentration across the silicon ingot. Alternatively, this could be an indication that thermal donors were introduced into the MCz substrate at some stage of the detector fabrication process, lowering the effective p-type doping concentration. In principle, a lower full depletion voltage is seen as an advantageous property regarding detector operation. The MOS capacitor C-V curve shown in Figure 5b demonstrates a high positive flat-band voltage $(V_{fb})$ . Curves were recorded both from accumulation of the gate towards inversion, i.e, in this case for p-type substrate, starting from negative gate voltages or zero, and vice-versa. The absence of significant hysteresis between the two indicates that the density of mobile charges at the oxide-silicon interface is negligible. Figure 5: a) A typical diode reciprocal capacitance curve. b) C-V curve for a typical MOS capacitor. Neglecting interface states and thus the effect of substrate doping, the oxide charge $Q_{eff}$ can be estimated from $V_{fb}$ according to Equation 1: $$Q_{eff} = -C_{ox}\Delta V_{fb} \tag{1}$$ Using a $V_{fb}$ value of 8 V, this yields an effective oxide charge of $-3.5 \times 10^{12}$ qcm<sup>-2</sup>. This value is in good agreement with the literature, as well as the contactless CV measurements on thin film reference samples. The illustrative I-V curves of a diode and an AC-coupled pixel detector are presented in Figures 6a and 6b, respectively. The leakage current of the simple diode structure at full depletion is low, in the order of magnitude of 7 nA/cm2. The pixel detector current is much higher, as expected. It appears to increase proportionally to $\sqrt{V}$ until the detector is depleted, after which the current rises more sharply. This indicates either early breakdown, likely between pixels, or the formation of an Ohmic current path along the detector surface. Figure 6: a) Diode IV. b) Pixel detector IV. The biasing resistors' resistances were calculated as the reciprocal slope of a resistor test structures' I-V curve (not displayed here). This method gave resistance values of around 15 k $\Omega$ for a resistor around a single pixel. The IBIC map of an AC-coupled pixel detector with an implanted bias line grid is shown in Figure 7, along with a microscope image of the detector's corner section where the map was recorded. Bias rail, pixel and bias line implants are clearly visible as areas with higher current, thus implying that these areas are collecting charge. The collected charge over several rows and columns of pixels is uniform and the individual pixels are clearly separated from each other. The measurements also demonstrate that the additional bias line implant may result in reduced charge collection efficiency of the pixels, since some signal is collected at the bias line and transferred to the common bias rail, which would be grounded in final detector operation. Figure 7: Microscope image of an AC-coupled pixel detector (left), with a section of it scanned by proton microprobe (right). Charge collection efficiency is in arbitrary units. #### <sub>213</sub> 5. Conclusions We demonstrated the integration of Al<sub>2</sub>O<sub>3</sub> as field insulation dielectric and surface passivation layer into a pixel detector fabrication process. We were able to deposit blister-free, uniform Al<sub>2</sub>O<sub>3</sub> layers with highly negative oxide charge. TiN bias resistors with suitable resistance were fabricated. The performed C-V and I-V measurements on pad detectors show low leakage currents and sufficiently high breakdown voltage of the devices, which is very promising for the operation of more complex, pixelated detectors. The obtained IBIC map indicate that our AC-coupled pixel detectors are functional and have uniform charge collection efficiency, despite high initial leakage currents. Further studies on the characterization of MCz devices with Al<sub>2</sub>O<sub>3</sub> as field insulator, and their behavior in gamma irradiation [29] are left for a subsequent publication. In addition, a production of AC-coupled pixel detector/CMS PSI46dig read-out chip assemblies and assessment of their performance by test-beam campaigns is ongoing. #### 225 Acknowledgements J. Ott would like to thank the Vilho, Yrjö and Kalle Väisälä Foundation of the Finnish Academy of Science and Letters for financial support. T. Naaranoja and L. Martikainen acknowledge funding from the Magnus Ehrnrooth foundation. Facilities for detector fabrication were provided by Micronova Nanofabrication Centre in Espoo, Finland within the OtaNano research infrastructure. The authors are grateful to Dr. Eija Tuominen and the Helsinki Detector Laboratory for providing the environment for electrical measurements. This study has been partially funded by the Horizon 2020 ERA Chair project, grant agreement 669014 (Particle and Radiation Detectors, Sensors and Electronics in Croatia, PaRaDeSEC). ### 34 References - [1] CMSCollaboration, The Phase-2 Upgrade of the CMS Tracker, Technical Design Report, CERN-LHCC-2017-009CMS-TDR-0141 (2017). - [2] G. Kramberger, D. Contarato, How to achieve highest charge collection efficiency in heavily irradiated position-sensitive silicon detector, Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 560 (1) (2006) 98–102. - [3] L. Spiegel, T. Barvich, B. Betchart, S. Bhattacharya, S. Czellar, R. Demina, A. Dierlamm, M. Frey, Y. Gotra, J. Härkönen, F. Hartmann, I. Kassamakov, S. Korjenevski, M. J. Kortelainen, T. Lampen, L. P, T. Mäenpää, H. Moilanen, M. Narain, M. Neuland, D. Orbaker, H.-J. Simonis, P. Steck, E. Tuominen, E. Tuovinen, Czochralski silicon as a detector material for S-LHC tracker volumes, Nuclear Instruments and Methods in Physics Research A 628 (2011) 242-245. - [4] J. Härkönen, E. Tuovinen, P. Luukka, H. K. Nordlund, E. Tuominen, Magnetic Czochralski silicon as detector material, Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 579 (2007) 648–652. - [5] A. G. Aberle, S. Glunz, W. Warta, Impact of illumination level and oxide parameters on Shockley-Read-Hall recombination at the Si-SiO2 interface, Journal of Applied Physics 71 (1992) 4222–4231. - [6] J. Schwank, M. Shaneyfelt, D. Fleetwood, J. Felix, P. Dodd, P. Paillet, V. Ferlet-Cavrois, Radiation Effects in MOS Oxides, IEEE Transactions on Nuclear Science 55 (2008) 1833–1853. - <sup>255</sup> [7] G. Dingemans, W. Kessels, Status and prospects of Al2O3-based surface passivation schemes for silicon solar cells, Journal of Vacuum Science and Technology A 30 (2012) 040802–1–27. - [8] B. Hoex, J. J. H. Gielis, M. C. M. van de Sanden, W. M. M. Kessels, On the c-Si surface passivation mechanism by the negative-charge- dielectric Al2O3, Journal of Applied Physics 104 (2008) 113703-1-7. - [9] F. Werner, B. Veith, D. Zielke, L. Kühnemund, C. Tegenkamp, M. Seibt, R. Brendel, J. Schmidt, Electronic and chemical properties of the c-Si/Al2O3 interface, Journal of Applied Physics 109 (2011) 113701-1-6. - <sup>263</sup> [10] T. Suntola, Atomic layer epitaxy, Materials Science Reports 4 (5) (1989) 261–312. - [11] M. Leskelä, M. Ritala, Atomic layer deposition (ALD): from precursors to thin film structures, Thin Solid Films 409 (1) (2002) 138–146. - <sup>266</sup> [12] S. M. George, Atomic Layer Deposition: An Overview, Chemical Reviews 110 (2011) 111–131. - <sup>267</sup> [13] R. L. Puurunen, Surface chemistry of atomic layer deposition: A case study for the trimethylaluminum/water process, Journal of Applied Physics 97 (2005) 121301–1–52. - [14] M. Juntunen, J. Heinonen, V. Vähänissi, P. Repo, D. Valluru, H. Savin, Near-unity quantum efficiency of broadband black silicon photodiodes with an induced junction, Nature Photonics 10 (2016) 777–782. - [15] J. Härkönen, E. Tuovinen, P. Luukka, A. Gädda, T. Maenpaa, E. Tuominen, T. Arsenovich, A. Junkes, X. Wu, Z. Li, Processing of n+/p-/p+ strip detectors with atomic layer deposition (ALD) grown Al2O3 field insulator on magnetic Czochralski silicon (MCz-si) substrates, Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 828 (2016) 46-51. - [16] M. Christophersen, B. F. Phlips, Alumina, Al<sub>2</sub>O<sub>3</sub>, Layers as Effective P-Stops for Silicon Radiation Detectors, IEEE NSS Conference Record (2011) 113–117. - [17] J. Härkönen, J. Ott, M. Mäkelä, T. Arsenovich, A. Gädda, T. Peltola, E. Tuovinen, P. Luukka, E. Tuominen, A. Junkes, J. Niinistö, M. Ritala, Atomic Layer Deposition (ALD) grown thin films for ultra-fine pitch pixel detectors, Nuclear Instruments and Methods in Physics Research A 831 (2016) 2–6. - [18] K. Gabathuler, PSI46 Pixel Chip External Specification, Paul Scherrer Institute (2004). - <sup>284</sup> [19] RD53Collaboration, The RD53A Integrated Circuit, Version 3.42, CERN-RD53-PUB-17-001 (2018). - <sup>286</sup> [20] W. Kern, D. A. Puotinen, Cleaning solutions based on hydrogen peroxide for use in silicon <sup>287</sup> semiconductor technology, RCA Reviews 31 (1970) 187–206. - <sup>288</sup> [21] A. G. Aberle, Overview on SiN surface passivation of crystalline silicon solar cells, Solar Energy Materials and Solar Cells 65 (2001) 239–248. - [22] P. Repo, H. Talvitie, S. Li, J. Skarp, H. Savin, Silicon Surface Passivation by Al2O3: Effect of ALD Reactants, Energy Procedia 8 (2011) 681–687. - [23] G. von Gastrow, S. Li, P. Repo, Y. Bao, M. Putkonen, H. Savin, Ozone-based batch atomic layer deposited Al2O3 for effective surface passivation, Energy Procedia 38 (2013) 890–894. - [24] O. Beldarrain, M. Duch, M. Zabala, J. Rafí, M. Bargalló González, F. Campadabal, Blistering of atomic layer deposition Al2O3 layers grown on silicon and its effect on metal-insulator semiconductor structures, Journal of Vacuum Science and Technology A 31 (2013) 01A128-1 6. - [25] B. Vermang, H. Goverde, A. Lorenz, A. Uruena, G. Vereecke, J. Meersschaut, E. Cornagliotti, A. Rothschild, J. John, J. Poortmans, R. Mertens, On the blistering of atomic layer deposited Al2O3 as Si surface passivation, 37th IEEE Photovoltaic Specialists Conference (2011) 003562– 003567. - [26] M. Bogovac, I. Bogdanović, S. Fazinić, M. Jakšić, L. Kukec, W. Wilhelm, Data acquisition and scan control system for nuclear microprobe and other multiparameter experiments, Nucl. Instrum. Meth. B 89 (1) (1994) 219 222. - M. Bogovac, M. Jakšić, D. Wegrzynek, A. Markowicz, Digital pulse processor for ion beam microprobe imaging, Nucl. Instrum. Meth. B 267 (12) (2009) 2073 2076. - [28] M. Jakšić, I. Bogdanović-Radović, M. Bogovac, V. Desnica, S. Fazinić, M. Karlušić, Z. Medunić, H. Muto, Ž. Pastuović, Z. Siketić, N. Skukan, T. Tadić, New capabilities of the Zagreb ion microbeam system, Nucl. Instr. Meth. B 260 (1) (2007) 114 118. [29] J. Ott, M. Gädda, Aand Golovleva, T. Naaranoja, L. Martikainen, E. Brücken, V. Litichevskyi, A. Karadzhinova-Ferrer, M. Kalliokoski, P. Luukka, J. Härkönen, H. Savin, Detector processing on p-type MCz silicon using atomic layer deposition (ALD) grown aluminium oxide, 33rd RD50 Workshop, https://indico.cern.ch/event/754063/contributions/3222806/ (2018).