

# Analyzing Conflict Freedom For Multi-threaded Programs With Time Annotations

Jingshu Chen, Marie Duflot, Stephan Merz

#### ▶ To cite this version:

Jingshu Chen, Marie Duflot, Stephan Merz. Analyzing Conflict Freedom For Multi-threaded Programs With Time Annotations. Electronic Communications of the EASST, European Association of Software Science and Technology e.V, 2014, Automated Verification of Critical Systems 2014, 70, pp.14. hal-01087871

HAL Id: hal-01087871

https://hal.inria.fr/hal-01087871

Submitted on 27 Nov 2014

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



# Electronic Communications of the EASST Volume 70 (2014)



# Proceedings of the 14th International Workshop on Automated Verification of Critical Systems (AVoCS 2014)

Analyzing Conflict Freedom For Multi-threaded Programs With Time Annotations

Jingshu Chen, Marie Duflot, Stephan Merz

14 pages

Guest Editors: Marieke Huisman, Jaco van de Pol

Managing Editors: Tiziana Margaria, Julia Padberg, Gabriele Taentzer

ECEASST Home Page: http://www.easst.org/eceasst/

ISSN 1863-2122



## Analyzing Conflict Freedom For Multi-threaded Programs With Time Annotations\*

Jingshu Chen<sup>1</sup>, Marie Duflot<sup>1,2</sup>, Stephan Merz<sup>1</sup>

<sup>1</sup>Inria, Villers-lès-Nancy, F-54600, France <sup>2</sup>Université de Lorraine, LORIA, UMR 7503, Vandœuvre-lès-Nancy, F-54500, France

**Abstract:** Avoiding access conflicts is a major challenge in the design of multithreaded programs. In the context of real-time systems, the absence of conflicts can be guaranteed by ensuring that no two potentially conflicting accesses are ever scheduled concurrently.

In this paper, we analyze programs that carry time annotations specifying the time for executing each statement. We propose a technique for verifying that a multi-threaded program with time annotations is free of access conflicts. In particular, we generate constraints that reflect the possible schedules for executing the program and the required properties. We then invoke an SMT solver in order to verify that no execution gives rise to concurrent conflicting accesses. Otherwise, we obtain a trace that exhibits the access conflict.

**Keywords:** multi-threaded program, access conflict, real-time system, time annotation, SMT solving

#### 1 Introduction

Avoiding conflicting accesses to shared resources is a fundamental problem in concurrent programming, and it is particularly crucial in the development of controllers of real-time systems. Whereas the use of locks is the most common solution to this problem, it has well-known drawbacks, such as the run-time overhead associated with acquiring locks and being prone to errors and deadlocks. In real-time systems, the use of locks may be incompatible with the stringent requirements on the predictability of running times. Instead, programmers may rely on temporal conditions that ensure that statements with potentially conflicting accesses to resources are never scheduled concurrently.

In this paper, we assume that program code carries annotations that indicate the execution time allowed for each statement of the program [TW04]. Such annotations may for example be derived from a static analysis providing bounds on the execution time of the code on a specific execution platform (such as JOP [SPPH10] for safety-critical Java [JSR13], although the focus in this paper is on general principles rather than any specific language). Moreover, we assume that the platform provides mechanisms for ensuring that the actual execution of the program complies with these annotations. Our goal is to ensure that no conflicting accesses occur; such a specification can be expressed by precedence properties between statements of different threads.

<sup>\*</sup> This work has been supported by a grant from the Airbus Corporate Foundation and complementary funding by Région Lorraine, and this grant has funded a post-doctoral contrat for Jingshu Chen.



We present a technique for verifying whether all finite executions of an annotated multithreaded program up to a fixed bound satisfy the required precedence properties. Similar to bounded model checking, the key idea is to reduce this verification problem to a constraint solving problem, by encoding the set of possible schedules of the given program that respect the timing annotations, and also the required properties, as formulas in quantifier-free linear integer arithmetic. We then invoke off-the-shelf SMT solvers that efficiently decide the satisfiability of such formulas. In case the properties are violated, the solver generates a (counter-)model that corresponds to an execution violating the property, and this model can be analyzed by the program designer. Since the analysis is completely automatic, and the performance of the SMT solvers scales well, program designers can repeatedly analyze different variants of the program and understand the effect of changing timing parameters.

In this paper, we restrict attention to very simple programs where every thread consists of straight-line code, possibly contained in a single loop (which is unrolled for bounded verification). Such simple program structures are not uncommon in the real-time domain, for example when sensor inputs have to be sampled and processed at regular intervals. An extension to more complex control structures is straightforward by over-approximating the possible executions. For a more precise analysis, our technique could be combined with standard SMT-based program analysis [FP13, Lei13].

**Outline.** Section 2 presents a motivating example, and Section 3 describes the model of execution for the programs that we analyze. Section 4 represents the core of our paper, where we define how constraints are generated to represent the possible schedules of an annotated program, and its precedence properties. The results of some experiments, providing evidence for the scalability of the approach, are reported in Section 5. Section 6 discusses related work, and Section 7 concludes the paper.

## 2 A Motivating Example

As a toy example, consider the following code snippet where i and j are two global variables.

This program can be viewed as an implementation of the classic *producer-consumer* problem, which is representative for synchronization between threads. The two threads  $t_1$  and  $t_2$  update the values of the variables i and j. It is intended that the values of i and j are equal at the end of the execution of the program, that is, the assignment  $l_{2,2}$  in thread  $t_2$  should be executed after the statements  $l_{1,1}$  and  $l_{1,2}$  of thread  $t_1$ .

The standard means for ensuring thread synchronization is the use of locks. However, the use of locks can be costly and error-prone. For programs written for real-time execution platforms

Proc. AVoCS 2014 2 / 14



where all threads share a common global time reference, such as Safety-Critical Java [JSR13], an alternative is to synchronize threads by scheduling constraints. In the above code, these constraints are indicated by the annotations at each statement, resp. by the argument of the sleep statement  $l_{2,1}$ . For example, the assignment statement  $l_{1,1}$  is assumed to be scheduled for execution during exactly one time unit. We require these annotations to be present as an input for our analysis, and we assume that they are enforced by the execution platform. We assume that multi-threaded programs are scheduled on a single processor, subject to an arbitrary, but eager scheduling policy where some thread executes whenever at least one thread is executable. Finally, we do not explicitly consider statements such as input and output that could execute in parallel to the CPU. The question whether the assumed scheduling constraints are feasible is out of the scope of this paper, but upper bounds for the execution of statements on specific processor architectures such as JOP [SPPH10] can be obtained by static analysis.

The annotated program in the above example indeed ensures its post-condition: initially, thread  $t_2$  is sleeping, and thread  $t_1$  is scheduled to execute  $l_{1,1}$  for one time unit. After that,  $t_2$  is still sleeping, so  $t_1$  must again be scheduled for executing  $l_{1,2}$ , and only then  $l_{2,2}$  can execute. However, if the timing annotation for statement  $l_{1,1}$  were changed to 2, then the two threads would compete for execution after two time units, hence  $l_{2,2}$  could be scheduled for execution in between statements  $l_{1,1}$  and  $l_{1,2}$ , leading to a violation of the post-condition.

In the following, we describe an approach for mechanically analyzing schedules of multithreaded programs with timing annotations, with respect to properties that require temporal orders between program statements, typically ensuring the absence of race conditions for accessing shared variables. We generate constraints that describe the potential schedules, as well as required synchronization properties, and use off-the-shelf SMT solvers for verifying that all schedules respecting the constraints satisfy the properties. Otherwise, the solver generates a model that represents an execution of the program violating the properties.

#### 3 Execution Model

The input to our analyzer is a multi-threaded program with timing annotations indicating the time alloted to the execution of (blocks of) statements. We distinguish between ordinary and sleep statements: the latter specify that scheduling of the adjacent ordinary statements must be separated by at least the indicated sleeping time. For simplicity, we assume that each thread consists of a sequence of (ordinary and sleep) statements, possibly enclosed in a loop. Without loss of generality, we assume that no thread contains two consecutive sleep statements: the sequence sleep(m); sleep(n) is equivalent to the single sleep statement sleep(m+n).

We will generate constraints that describe all possible schedules of the program execution, up to a user-defined bound. A thread has four possible states: *executing* (a non-sleep statement), *waiting*, *sleeping*, and *terminated*. Threads are scheduled according to the following constraints:

• At any given instant, at most one thread is in state *executing*. That thread executes its current statement (or block of statements) without interruption by other threads, for the number of time units indicated by the corresponding timing annotation. After that lapse of time, the scheduler may choose to schedule a different thread for execution.



- Whenever there is at least one thread that is neither sleeping nor terminated, then some thread is executing.
- A statement sleep(n) following an ordinary statement causes the thread to enter the sleeping state as soon as the preceding statement has finished executing, and to remain in sleeping state for n time units. After that lapse of time, the thread moves to state waiting, unless it is immediately scheduled for execution or it has terminated. The scheduling of an initial statement sleep(n) is analogous, at the beginning of program execution. In particular, any number of threads may be sleeping simultaneously.
- Statements of every thread are scheduled in program order.

We leave relaxations of these constraints as interesting topics for future work. In particular, the execution semantics of modern programming languages on advanced architectures, including multi-core or multi-processor systems, does not adhere to all of the above assumptions.

#### 4 Constraint Generation

We now describe constraints that encode the set of possible schedules for a given program, up to a fixed bound. We first list the variables that we use for representing schedules, then give a formula that represents the execution of an individual statement, and finally define the overall scheduling constraints as well as the formula representing the precedence properties to be verified.

#### 4.1 Representing Program Schedules

Suppose that we are given a program with threads  $Td = \{1, \ldots, T\}$ , and that we want to represent schedules of length up to N steps. We eliminate loops by unrolling every loop so that every thread t consists of statements  $s_{t,1}, \ldots, s_{t,n_t}$  executed sequentially. The number of ordinary (i.e., non-sleeping) statements in that sequence should be N, unless thread t has less than N such statements to execute even when loops are unrolled. We denote by  $D_{t,i}$  be the duration of statement  $s_{t,i}$ , given as an integer constant that corresponds either to the timing annotation if  $s_{t,i}$  is non-sleeping, or to the argument of the sleep statement  $s_{t,i}$ . Let  $NS_t \subseteq \{1, \ldots, n_t\}$  denote the set of the corresponding indices for non-sleeping statements of thread t.

Our encoding is based on the following variables:

- $pc_t^{(k)}$ , for  $t \in Td$  and  $k \in \{1, ..., N+1\}$ , represents the "program counter" of thread t. Its value in  $NS_t \cup \{n_t+1\}$  denotes the next non-sleeping statement that thread t will execute at round k of the schedule; the value of  $n_t+1$  corresponds to a terminated thread.
- $Y^{(k)}$  and  $X^{(k)}$ , for  $k \in \{1, \dots, N+1\}$ , indicate the global time at the beginning and the end, respectively, of round k of the schedule. Except in situations where all threads are sleeping or have terminated, we will have  $Y^{(k+1)} = X^{(k)}$ .

Proc. AVoCS 2014 4 / 14

The variables  $Y^{(N+1)}$  and  $X^{(N+1)}$  could be omitted, but their presence yields more uniform definitions.



•  $E_{t,i}$ , for  $t \in Td$  and  $i \in \{1, ..., n_t\}$ , denotes the time at which the execution of statement  $s_{t,i}$  ends (the starting time of execution is then obtained as  $E_{t,i} - D_{t,i}$ ). Observe that we have only one copy of these variables since each statement is executed at most once. Since the schedule ends after N rounds, only the values of  $E_{t,i}$  corresponding to statements that have actually been scheduled, are meaningful.

The following formula *init* fixes some values for variables corresponding to the initial round of the schedule.<sup>2</sup>

$$\begin{split} init \; & \stackrel{\Delta}{=} \; \land \; \bigwedge_{t \in Td} pc_t^{(1)} = \left\{ \begin{array}{l} 1 \quad \text{if } 1 \in NS_t \\ 2 \quad \text{otherwise} \end{array} \right. \\ & \land \; \; Y^{(1)} = \left\{ \begin{array}{l} 0 \qquad \qquad \text{if } 1 \in NS_t \text{ for some } t \in Td \\ \min\{D_{t,1}: t \in Td\} \quad \text{otherwise} \end{array} \right. \\ & \land \; \; \bigwedge_{t \in Td: 1 \notin NS_t} E_{t,1} = D_{t,1} \end{aligned}$$

The program counters of each thread are initialized to the first non-sleeping statements. The global time at which the first round starts is 0, except if the initial statements of all threads are sleep statements, in which case the first round starts at the end of the sleep statement(s) with the shortest duration. Finally, all initial sleep statements end after the sleeping time has elapsed.

#### 4.2 Modeling Execution of a Non-Sleeping Statement

We now define a formula  $exec_{t,i}^{(k)}$  that models execution of the non-sleeping statement  $s_{t,i}$  (i.e., for  $i \in NS_t$ ) at round k. If statement  $s_{t,i}$  is not followed in thread t by a sleep statement, the formula is defined as

$$exec_{t,i}^{(k)} \triangleq \wedge pc_{t}^{(k)} = i \\ \wedge X^{(k)} = Y^{(k)} + D_{t,i} \wedge E_{t,i} = X^{(k)} \\ \wedge pc_{t}^{(k+1)} = i + 1 \\ \wedge \bigwedge_{t' \in Td \setminus \{t\}} pc_{t'}^{(k+1)} = pc_{t'}^{(k)}$$

Formula  $exec_{t,i}^{(k)}$  requires that statement  $s_{t,i}$  be the next statement that thread t should execute at round k. Then, round k ends at time  $Y^{(k)} + D_{t,i}$ , which is also the time at which execution of  $s_{t,i}$  ends. The program counter for thread t at the next round moves to the subsequent statement, while the other program counters remain unchanged. The starting time of the subsequent round, i.e. the value of  $Y^{(k+1)}$ , will be determined by the overall scheduling constraint defined in Section 4.3.

The formula  $exec_{t,i}^{(k)}$  is somewhat different if statement  $s_{t,i}$  is followed by a sleep statement  $s_{t,i+1}$ : as described in Section 3, the sleeping time begins immediately after statement  $s_{t,i}$  has

<sup>&</sup>lt;sup>2</sup> We adopt the convention of writing multi-line conjunctions and disjunctions as lists bulleted with the operation sign, using indentation for indicating precedence [Lam94].



been executed, and the next statement to be executed is the statement following  $s_{t,i+1}$ . We therefore define in this case

$$\begin{split} exec_{t,i}^{(k)} & \triangleq \wedge \ pc_t^{(k)} = i \\ & \wedge \ X^{(k)} = Y^{(k)} + D_{t,i} \wedge E_{t,i} = X^{(k)} \wedge E_{t,i+1} = X^{(k)} + D_{t,i+1} \\ & \wedge \ pc_t^{(k+1)} = i + 2 \\ & \wedge \ \bigwedge_{t' \in Td \setminus \{t\}} pc_{t'}^{(k+1)} = pc_{t'}^{(k)} \end{split}$$

#### 4.3 Overall Scheduling Constraint

The overall constraint sched characterizing prefixes of schedules of length N asserts that at every round, some non-sleeping statement is executed, unless all threads have (and remain) terminated. This constraint also defines the starting time  $Y^{(k+1)}$  for the next round. The following definitions show the high-level structure and the case of termination.

Formula sched stipulates that the schedule should contain N rounds. The constraint characterizing round k distinguishes between two cases: either all threads are already terminated or some thread will execute at round k. Termination means that the program counters of all threads point beyond the last statement; they then remain there, and the beginning and ending times of round k+1 are set to  $X^{(k)}$ , the ending time of round k.

When program execution has not terminated, some thread t executes a non-sleeping statement, and we must determine the starting time of round k+1. Using the formulas defined in Section 4.2, this suggests the definition

$$exec\_thread^{(k)} \triangleq \bigwedge_{\substack{t \in Td}} \bigvee_{\substack{i \in NS_t}} (exec^{(k)}_{t,i} \land (i = 1 \lor E_{t,i-1} \le Y^{(k)}))$$
$$\land fix\_starting\_time^{(k)}$$

For the definition of the starting time  $Y^{(k+1)}$  of round k+1, there are two cases to consider:

- If some non-sleeping statement can be executed at time  $X^{(k)}$ , the ending time of round k, then  $Y^{(k+1)} = X^{(k)}$ . There is a statement to be executed at time  $X^{(k)}$  iff some non-terminated thread t is either at the beginning of its program or execution of the statement preceding the current statement of thread t ended at time  $X^{(k)}$  or before.
- If no statement is executable at time  $X^{(k)}$ , i.e. if all non-terminated threads are sleeping, then round k+1 starts when the first thread(s) awake.

Proc. AVoCS 2014 6 / 14



In the formal definition, we make use of a macro notation in order to refer to the ending time of the statement preceding the current one of a given thread. Specifically, we write  $E_{prev_t^{(k)}} \sim e$  where  $\sim \in \{=,<,\leq,\geq,>\}$  is a comparison operator, and e is an arbitrary expression, as a shorthand for the formula

$$\bigvee_{i=1}^{n_t} \left( pc_t^{(k)} = i + 1 \ \land \ E_{t,i} \sim e \right)$$

and similarly for  $e \sim E_{prev_t^{(k)}}$ . With this notation, the intuition given above is concretized by the following formulas.

$$\begin{array}{ll} \mathit{fix\_starting\_time}^{(k)} & \triangleq & \vee \; \mathit{some\_executable}^{(k)} \wedge Y^{(k+1)} = X^{(k)} \\ & \vee \; \neg \mathit{some\_executable}^{(k)} \wedge \mathit{set\_min\_end\_time}^{(k)} \\ \mathit{some\_executable}^{(k)} & \triangleq & \bigvee_{t \in Td} \wedge \; \mathit{pc}_t^{(k+1)} \neq \mathit{n}_t + 1 \\ & \vdash_{t \in Td} \wedge \; \mathit{pc}_t^{(k+1)} = 1 \vee E_{\mathit{prev}_t^{(k+1)}} \leq X^{(k)} \\ \mathit{set\_min\_end\_time}^{(k)} & \triangleq & \bigvee_{t \in Td} \wedge \; \mathit{pc}_t^{(k+1)} \neq \mathit{n}_t + 1 \\ & \vdash_{t \in Td} \wedge \; \bigwedge_{t' \in Td \setminus \{t\}} \; \mathit{pc}_{t'}^{(k+1)} \neq \mathit{n}_{t'} + 1 \Rightarrow E_{\mathit{prev}_t^{(k+1)}} \leq E_{\mathit{prev}_t^{(k+1)}} \\ \mathsf{ereve} \; \mathsf{that} \; \mathsf{the} \; \mathsf{formula} \; \mathit{sched} \; \mathsf{is} \; \mathsf{expressed} \; \mathsf{as} \; \mathsf{a} \; \mathsf{quantifier-free} \; \mathsf{formula} \; \mathsf{of} \; \mathsf{the} \; \mathsf{theory} \; \mathsf{of} \; \mathsf{line} \; \mathsf{line} \; \mathsf{line} \; \mathsf{of} \; \mathsf{line} \; \mathsf{line$$

Observe that the formula *sched* is expressed as a quantifier-free formula of the theory of linear integer arithmetic. Off-the-shelf SMT solvers such as Yices [DM06] or Z3 [MB08] provide very efficient decision procedures for such formulas, from which we can directly benefit.

#### 4.4 Verifying Precedence Requirements

The properties that we are interested in assert precedence between the execution order of statements of different threads, such as that some statement should be executed before another one, or that it should not be executed in between two other statements. Formally, such properties can be expressed as Boolean combinations  $\lambda$  of inequations between the ending times for statements. For the toy example of Section 2, we want to assert that the second statement  $l_{1,2}$  of thread  $t_1$  ends before the second statement  $l_{2,2}$  of thread  $t_2$  starts. Since two statements are never executed at the same time, this requirement can be expressed as  $E_{1,2} < E_{2,2}$ . However, ending times are meaningful only if the corresponding statements have actually been scheduled, and we therefore actually generate the formula

$$(pc_1^{(N+1)} > 2 \land pc_2^{(N+1)} > 2) \Rightarrow E_{1,2} < E_{2,2}.$$

Moreover, in case the statements of interest appear in loops, we actually want to verify that such constraints hold for all pairs of instances of these statements when the loops are unrolled.

In order to verify that the property holds over all possible schedules, we generate the formula  $sched \wedge \neg \lambda$  and run an SMT solver that checks if that formula is satisfiable. If the answer is UNSAT, then the precedence property  $\lambda$  holds over all prefixes of schedules of size (at most) N. Otherwise, the model computed by the SMT solver corresponds to a schedule that includes the relevant statements and that violates  $\lambda$ .



### 5 Experiments

We now illustrate the approach described in Section 4. We have developed a prototype that generates the constraints corresponding to given programs with timing annotations, as well as the desired precedence properties. In our experiments, we use the SMT solver Yices [DM06].

#### 5.1 Generating the Constraints for a Toy Program

We will generate the constraints for the toy example considered in Section 2.

/\* post-condition: j == i \*/

Since this program has three non-sleeping statements, we generate the constraints representing the possible schedules of length N=3. The initial constraint is

$$init \stackrel{\triangle}{=} \wedge pc_1^{(1)} = 1 \wedge pc_2^{(1)} = 2$$
  
  $\wedge Y^{(1)} = 0$   
  $\wedge E_{2,1} = 2$ 

This constraint initializes the program counters for the two threads to their first non-sleeping statements. Since the initial statement of thread 1 is non-sleeping, the first round will start at time 0. The initial (sleep) statement of thread 2 ends after 2 time units.

Next, we define formulas that represent the execution of the three non-sleeping statements at round k, for k = 1, 2, 3, according to the schema given in Section 4.2.

$$\begin{split} exec_{1,1}^{(k)} & \triangleq \wedge \ pc_{1}^{(k)} = 1 \\ & \wedge \ X^{(k)} = Y^{(k)} + 1 \wedge E_{1,1} = X^{(k)} \\ & \wedge \ pc_{1}^{(k+1)} = 2 \wedge \ pc_{2}^{(k+1)} = pc_{2}^{(k)} \end{split}$$
 
$$exec_{1,2}^{(k)} & \triangleq \wedge \ pc_{1}^{(k)} = 2 \\ & \wedge \ X^{(k)} = Y^{(k)} + 2 \wedge E_{1,2} = X^{(k)} \\ & \wedge \ pc_{1}^{(k+1)} = 3 \wedge \ pc_{2}^{(k+1)} = pc_{2}^{(k)} \end{split}$$
 
$$exec_{2,2}^{(k)} & \triangleq \wedge \ pc_{2}^{(k)} = 2 \\ & \wedge \ X^{(k)} = Y^{(k)} + 2 \wedge E_{2,2} = X^{(k)} \\ & \wedge \ pc_{2}^{(k+1)} = 3 \wedge \ pc_{1}^{(k+1)} = pc_{1}^{(k)} \end{split}$$

Finally, the overall scheduling constraint is defined as

$$sched \stackrel{\Delta}{=} round^{(1)} \wedge round^{(2)} \wedge round^{(3)}$$

Proc. AVoCS 2014 8 / 14



where the formula  $round^{(k)}$  representing a single round is defined as

$$\begin{array}{l} \vee \ pc_{1}^{(k)} = 3 \wedge pc_{1}^{(k+1)} = 3 \wedge pc_{2}^{(k)} = 3 \wedge pc_{2}^{(k+1)} = 3 \wedge Y^{(k+1)} = X^{(k)} \wedge X^{(k+1)} = X^{(k)} \\ \vee \ \wedge \ \vee \ exec_{1,1}^{(k)} \\ \vee \ exec_{1,2}^{(k)} \wedge E_{1,1} \leq Y^{(k)} \\ \vee \ exec_{2,2}^{(k)} \wedge E_{2,1} \leq Y^{(k)} \\ \wedge \ \vee \ some\_executable^{(k)} \wedge Y^{(k+1)} = X^{(k)} \\ \vee \ \wedge \ \neg some\_executable^{(k)} \\ \wedge \ \vee \ \wedge \ \neg some\_executable^{(k)} \\ \wedge \ \vee \ \wedge \ pc_{1}^{(k+1)} \neq 3 \wedge (pc_{2}^{(k+1)} \neq 3 \Rightarrow E_{prev_{1}^{(k+1)}} \leq E_{prev_{2}^{(k+1)}}) \\ \wedge \ Y^{(k+1)} = E_{prev_{1}^{(k+1)}} \\ \vee \ \wedge \ pc_{2}^{(k+1)} \neq 3 \wedge (pc_{1}^{(k+1)} \neq 3 \Rightarrow E_{prev_{2}^{(k+1)}} \leq E_{prev_{1}^{(k+1)}}) \\ \wedge \ Y^{(k+1)} = E_{prev_{2}^{(k+1)}} \end{array}$$

and  $some\_executable^{(k)}$  is

$$\begin{array}{l} \vee \ pc_{1}^{(k+1)} \neq 3 \wedge (pc_{1}^{(k+1)} = 1 \vee E_{prev_{1}^{(k+1)}} \leq X^{(k)}) \\ \vee \ pc_{2}^{(k+1)} \neq 3 \wedge (pc_{2}^{(k+1)} = 1 \vee E_{prev_{2}^{(k+1)}} \leq X^{(k)}) \end{array}$$

The property required of this program is that thread 2 executes its non-sleeping statement after all statements of thread 1, which is expressed as

$$\lambda \triangleq (pc_1^{(4)} > 2 \land pc_2^{(4)} > 2) \Rightarrow E_{1,2} < E_{2,2}$$

Yices reports that the formula  $sched \land \neg \lambda$  is unsatisfiable, confirming that the property holds for all executions of the program that respect the timing annotations, as discussed in Section 2. If the annotation of the first statement of thread 1 is changed to 2 time units, Yices reports satisfiability, corresponding to a schedule that first executes  $l_{1,1}$ , then  $l_{2,2}$ , and finally  $l_{1,2}$ . In order to simplify experimentation with different values for the timing annotations and sleeping times, our implementation generates symbolic constants for them whose values can easily be changed in the header of the file.

#### 5.2 Evaluation of Scalability

We now present some more experimental results for evaluating how our approach scales. We performed 13 experiments on variations of the producer-consumer example introduced in Section 2 that we ran on a PC with a 1.7 GHz Intel Core i7 processor with 8GB memory, using Yices (*version 1.0.39*) as the core engine to perform constraint solving.

In particular, the results in Table 1 illustrate the scalability of our approach with respect to the number of threads. For these experiments, we consider a pipeline program, which consists of one producer thread p, and several copies of consumer threads  $c_k$ . As shown in the following code snippet, all threads maintain a local variable. The producer thread p initiates and updates the value of its local variable  $j_0$ . Each consumer thread  $c_k$  copies the value of its predecessor's local variable  $j_{k-1}$  into its own local variable  $j_k$ . Our experiments are performed for  $k \in \{2,3,5,10,20,100\}$ .



| Test | #threads | Encoding Time | Execution Time | Conflicts |
|------|----------|---------------|----------------|-----------|
| 1    | 2        | 0.031s        | 0.003472s      | No        |
| 2    | 3        | 0.031s        | 0.004341s      | No        |
| 3    | 5        | 0.033s        | 0.007635s      | No        |
| 4    | 10       | 0.036s        | 0.037222s      | No        |
| 5    | 20       | 0.071s        | 0.3413s        | No        |
| 6    | 50       | 0.585s        | 6.87579s       | No        |
| 7    | 100      | 3.970s        | 105.543s       | No        |

Table 1: Scalability in terms of threads

```
 \begin{array}{lll} \mbox{/* Thread $p$ */} & \mbox{/* Thread $c_k$ */} \\ l_1: \mbox{//@} 1@\mbox{//} & \mbox{l}_3: \mbox{ sleep}(2*k+1); \\ j_0 = 0; & \mbox{l}_4: \mbox{//@} 2@\mbox{//} \\ l_2: \mbox{//@} 2@\mbox{//} & \mbox{j}_k = j_{k-1}; \\ j_0 + = 2; & \mbox{/* post-condition: } \bigwedge_{k \geq 1} j_k == j_{k-1}*\mbox{/} \\ \end{array}
```

The experiments in Table 2 demonstrate the scalability of our approach when programs have loops that are unrolled to different numbers of iterations. For experiments from 1 to 5, we consider a two-threaded producer and consumer program. Each thread has an infinite loop that is unwound L times; N is chosen as 2L+1, which is big enough to let both threads perform L loop iterations. The post-condition requires that the i-th instance of statement  $l_5$  is executed between the i-th and (i+1)-st instances of statement  $l_2$ . We ran experiments for  $L \in \{2,3,5,10,20\}$ .

The experiment 6 in Table 2 is slightly different. The program skeleton is shown below. It is a modified producer-consumer program that consists of two threads. Each thread has one loop, unwound to 10 iterations. Thread  $t_1$  updates a using a value t, which is chosen randomly. Thread  $t_2$  updates b using the value of a. The correctness requirement is that the values of a and b are equal at the end of each iteration, that is, the assignment  $t_2$  in thread  $t_2$  should be executed after  $t_2$  and  $t_3$  of thread  $t_1$  in every iteration. In this experiment, access conflicts are detected when the program enters into the second iteration of loop.

Proc. AVoCS 2014 10 / 14



| Test | L  | Encoding Time | Execution Time | Conflicts |
|------|----|---------------|----------------|-----------|
| 1    | 2  | 0.032s        | 0.00507s       | No        |
| 2    | 3  | 0.033s        | 0.007074s      | No        |
| 3    | 5  | 0.035s        | 0.036461s      | No        |
| 4    | 10 | 0.036s        | 1.9266s        | No        |
| 5    | 20 | 0.083s        | 314.761s       | No        |
| 6    | 2  | 0.031s        | 0.017515s      | Yes       |

Table 2: Scalability in terms of loops

```
/* t_1: producer */
                                   /* t_2: consumer */
l_1: //@1@//
                                    l<sub>6</sub>: //@1@//
    i = 0;
                                        j = 0;
loop {
                                    l_7: sleep(9);
l_2: //@2@//
                                   loop {
                                    l<sub>8</sub>: //@4@//
    t = random();
l3: //@5@//
                                        b = a;
    a = t + 2;
                                    l_0: sleep(8);
l_4: sleep(10);
                                    l_{10}://@1@//
l_5: //@2@//
                                        j++;
    i++;
/* post-condition: b == a in each round */
```

These experiments illustrate the scalability of our approach both in terms of number of threads and number of loops. To push the method to its limit, we intentionally focused on models without conflicts: in this case the solver has to check all possible schedules in order to conclude that the input formula is unsatisfiable. In general, this is more demanding than finding a counter model exhibiting the conflict, as can be seen from the last experiment in Table 2.

#### 6 Related Work

SMT-based constraint solving [NOT06] has been an active area of research over the last decade, and has led to the existence of many highly efficient tools, such as Yices or Z3 [DM06, MB08]. Due to technological advances and industrial applications, these solutions have attracted much interest and have been applied in different areas, including program analysis and property verification [HSIG10, BPS09, CG12]. Our work proposes an approach to reduce the problem of analyzing multi-threaded programs with time annotations to a constraint solving problem amenable to SMT techniques, which enables us to leverage the strength of existing powerful techniques to solve our problem.

As a fundamental challenge in designing reliable multi-threaded programs, data race detection has attracted significant research efforts. However, existing solutions target the analysis of programs that are based on the use of locks, critical sections and so on [CLL+02, EA03, PFH06,



SVEH11, RD13], whereas we aim at analyzing multithreaded programs that use time annotations to regulate the program execution and ensure the absence of access conflicts.

Some recent work studied data race detection using constraint solving. For example, ODR [AS09] utilizes constraint solving to determine a schedule that satisfies the recorded information. CLAP [HZD13] reproduces concurrency bugs by solving symbolic constraints and monitoring the local execution paths of threads. While that work is similar to ours concerning the use of constraint solving to analyze program execution for finding bugs related to data races or similar concurrency bugs, our problem is different in that it targets the coordination between threads based on time annotations. To the best of our knowledge, our work is the first that analyzes potential conflicts in multi-threaded programs with time annotations using off-the-shelf SMT solvers.

#### 7 Conclusion

The analysis of timing behavior is fundamental for ensuring the correctness of real-time programs. In particular, multi-threaded real-time programs can achieve synchronization by relying on global time and scheduling constraints. In this paper, we have proposed a representation of such constraints in the language of SMT solvers, and have shown how this encoding can be used to ensure that simple programs satisfy precedence properties. Although the size of the generated formulas is quadratic in the size of the programs, our experiments seem to indicate that modern SMT solvers are powerful enough for this analysis to scale reasonably well. In contrast, we initially experimented with encoding program skeletons as timed automata and using model checking for determining the existence of access conflicts, and this approach did not appear to be scalable.

In this paper, we have only considered programs in which every thread consists of simple straight-line code, possibly within an infinite loop. In particular, we do not handle conditional statements. It is straightforward to extend the approach to non-deterministic choices between alternative branches, and this can be used to abstract from conditional choices by ignoring the values of program variables, and hence from branches that conditional statements would follow in actual executions. For values that can be represented in SMT solvers, such as (bounded or unbounded) integer variables, our approach can be combined with standard SMT-based program analysis techniques [FP13, Lei13] in order to obtain a more precise verdict, avoiding spurious counter-examples. It will also be interesting to consider scheduling constraints that specify lower and upper bounds, rather than precise running times. Such an analysis will be useful for platforms that cannot guarantee precise execution times corresponding to the timing annotations, but where useful bounds can still be inferred.

Our current approach requires programs that contain timing annotations for ordinary (non-sleeping) statements, as well as sleep statements with fixed sleeping time. An interesting variation would be to provide timing annotations for the ordinary statements, but to leave open the sleeping times. The objective would be to infer sleep statements that ensure certain scheduling constraints, expressed by a formula  $\lambda$ . This problem can be naturally reduced to integer parameter synthesis for timed automata, a well studied technique, e.g. [JLR13]. We intend to explore if this problem can also be solved efficiently using SMT techniques.

Proc. AVoCS 2014 12 / 14



# **Bibliography**

- [AS09] G. Altekar, I. Stoica. ODR: Output-deterministic Replay for Multicore Debugging. In Matthews and Anderson (eds.), *ACM SIGOPS Symp. Operating Systems Principles*. SOSP 2009, pp. 193–206. ACM, Big Sky, Montana, USA, 2009.
- [BPS09] M. Botinčan, M. Parkinson, W. Schulte. Separation Logic Verification of C Programs with an SMT Solver. *Electron. Notes Theor. Comput. Sci.* 254:5–23, Oct. 2009.
- [CG12] A. Cimatti, A. Griggio. Software Model Checking via IC3. In 24th Intl. Conf. Computer Aided Verification (CAV 2012). LNCS 7358, pp. 277–293. Springer, Berkeley, CA, U.S.A., 2012.
- [CLL<sup>+</sup>02] J.-D. Choi, K. Lee, A. Loginov, R. O'Callahan, V. Sarkar, M. Sridharan. Efficient and Precise Datarace Detection for Multithreaded Object-oriented Programs. In *ACM SIGPLAN Conf. Programming Language Design and Implementation*. PLDI 2002, pp. 258–269. ACM, Berlin, Germany, 2002.
- [DM06] B. Dutertre, L. M. de Moura. A Fast Linear-Arithmetic Solver for DPLL(T). In Ball and Jones (eds.), *18th Intl. Conf. Computer-Aided Verification (CAV 2006)*. LNCS 4144, pp. 81–94. Springer, Seattle, WA, U.S.A., 2006.
- [EA03] D. Engler, K. Ashcraft. RacerX: Effective, Static Detection of Race Conditions and Deadlocks. In Scott and Peterson (eds.), *10th ACM Symp. Operating Systems Principles*. SOSP 2003, pp. 237–252. ACM, Bolton Landing, NY, USA, 2003.
- [FP13] J.-C. Filliâtre, A. Paskevich. Why3 Where Programs Meet Provers. In Felleisen and Gardner (eds.), 22nd Europ. Symp. Programming (ESOP 2013). LNCS 7792, pp. 125–128. Springer, Rome, Italy, 2013.
- [HSIG10] W. R. Harris, S. Sankaranarayanan, F. Ivančić, A. Gupta. Program Analysis via Satisfiability Modulo Path Programs. In Hermenegildo and Palsberg (eds.), *37th Ann. ACM SIGPLAN-SIGACT Symp. Principles of Programming Languages*. POPL 2010, pp. 71–82. ACM, Madrid, Spain, 2010.
- [HZD13] J. Huang, C. Zhang, J. Dolby. CLAP: recording local executions to reproduce concurrency failures. In Boehm and Flanagan (eds.), *34th ACM SIGPLAN Conf. Programming Language Design and Implementation*. PLDI 2013, pp. 141–152. ACM, Seattle, WA, U.S.A., 2013.
- [JLR13] A. Jovanovic, D. Lime, O. H. Roux. Integer Parameter Synthesis for Timed Automata. In 19th Intl. Conf. Tools and Algorithms for the Construction and Analysis of Systems (TACAS 2013). LNCS 7795, pp. 401–415. Springer, Rome, Italy, 2013.
- [JSR13] JSR 302 Expert Group. JSR 302: Safety Critical Java Technology. Java Specification Requests, 2013. https://jcp.org/en/jsr/detail?id=302.



- [Lam94] L. Lamport. How to Write a Long Formula. *Formal Aspects of Computing* 6(5):580–584, 1994.
- [Lei13] K. R. M. Leino. Developing verified programs with Dafny. In Notkin et al. (eds.), *35th Intl. Conf. Software Engineering*. ICSE 2013, pp. 1488–1490. ACM, San Francisco, CA, U.S.A., 2013.
- [MB08] L. M. de Moura, N. Bjørner. Z3: An Efficient SMT Solver. In Ramakrishnan and Rehof (eds.), 14th Intl. Conf. Tools and Algorithms for the Construction and Analysis of Systems (TACAS 2008). LNCS 4963, pp. 337–340. Springer, Budapest, Hungary, 2008.
- [NOT06] R. Nieuwenhuis, A. Oliveras, C. Tinelli. Solving SAT and SAT Modulo Theories: From an abstract Davis–Putnam–Logemann–Loveland procedure to DPLL(T). *J. ACM* 53(6):937–977, 2006.
- [PFH06] P. Pratikakis, J. S. Foster, M. Hicks. LOCKSMITH: Context-sensitive Correlation Analysis for Race Detection. In *ACM SIGPLAN Conf. Programming Language Design and Implementation*. PLDI 2006, pp. 320–331. ACM, Ottawa, Ontario, Canada, 2006.
- [RD13] C. Radoi, D. Dig. Practical Static Race Detection for Java Parallel Loops. In *Intl. Symp. Software Testing and Analysis*. ISSTA 2013, pp. 178–190. ACM, Lugano, Switzerland, 2013.
- [SPPH10] M. Schoeberl, W. Puffitsch, R. U. Pedersen, B. Huber. Worst-case execution time analysis for a Java processor. *Software Practice and Experience* 40(6):507–542, 2010.
- [SVEH11] T. Sheng, N. Vachharajani, S. Eranian, R. Hundt. RACEZ: A Lightweight and Non-Invasive Race Detection Tool for Production Applications. In Taylor et al. (eds.), 33rd Intl. Conf. Software Engineering. ICSE 2011, pp. 401–410. ACM, Honolulu, HI, USA, 2011.
- [TW04] L. Thiele, R. Wilhelm. Design for Timing Predictability. *Journal Real-Time Systems*. 28(2-3):157–177, Nov. 2004.

Proc. AVoCS 2014 14 / 14