## Purdue University Purdue e-Pubs

Birck and NCN Publications

Birck Nanotechnology Center

October 2006

## Minority-carrier characteristics of InGaAs metaloxide-semiconductor structures using atomic-layerdeposited A12O3 gate dielectric

Y. Xuan Birck Nanotechnology Center and School of Electrical and Computer Engineering, Purdue University

P. D. Ye Birck Nanotechnology Center and School of Electrical and Computer Engineering, Purdue University, yep@purdue.edu

H. C. Lin Birck Nanotechnology Center and School of Electrical and Computer Engineering, Purdue University

G. D. Wilk ASM America

Follow this and additional works at: http://docs.lib.purdue.edu/nanopub

Xuan, Y.; Ye, P. D.; Lin, H. C.; and Wilk, G. D., "Minority-carrier characteristics of InGaAs metal-oxide-semiconductor structures using atomic-layer-deposited A12O3 gate dielectric" (2006). *Birck and NCN Publications*. Paper 29. http://docs.lib.purdue.edu/nanopub/29

This document has been made available through Purdue e-Pubs, a service of the Purdue University Libraries. Please contact epubs@purdue.edu for additional information.

## Minority-carrier characteristics of InGaAs metal-oxide-semiconductor structures using atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub> gate dielectric

Y. Xuan, P. D. Ye,<sup>a)</sup> and H. C. Lin

School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana 47907 and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907

G. D. Wilk

ASM America, 3440 East University Drive, Phoenix, Arizona 85034

(Received 9 May 2006; accepted 8 August 2006; published online 25 September 2006)

Atomic layer deposition (ALD) provides a unique opportunity to integrate high-quality gate dielectrics on III-V compound semiconductors. ALD Al<sub>2</sub>O<sub>3</sub> is a high-quality gate dielectric on III-V compound semiconductor with low interface trap density, low gate leakage, and high thermal stability. The authors study the minority-carrier response of Al<sub>2</sub>O<sub>3</sub>/InGaAs metal-oxide-semiconductor (MOS) structures, which sheds light on the device physics for realizing high-performance inversion-type metal-oxide-semiconductor field-effect-transistor. The minority carriers in InGaAs do not respond to a small ac signal down to 100 Hz at 300 K, while they respond to up to 100 kHz at 500 K. Temperature dependent capacitance-voltage (C-V) measurement on the InGaAs MOS structure reveals the activation energy  $(E_a)$  of the minority-carrier recombination to be about 0.62 eV. © 2006 American Institute of Physics. [DOI: 10.1063/1.2357566]

Innovative channel materials, device structures, and gate dielectrics are needed to further drive Si complementary metal-oxide-semiconductor (CMOS) integration, functional density, speed, and power dissipation, and extend CMOS front-end fabrication to and beyond the 22 nm node. One emerging strategy is to use III-V compound semiconductors as conduction channels, to replace traditional Si or strained Si, while integrating these high mobility materials with highk dielectrics and heterogeneously integrating them on Si or silicon on insulator. Unpinning the III-V surface Fermi level with low interface trap density  $(D_{it})$  is the key to the realization of high-performance III-V metal-oxide-semiconductor field-effect-transistors (MOSFETs) with commercial values. For more than four decades, the research community has been searching for high-quality, thermodynamically stable insulators on GaAs that can match the device criteria as SiO<sub>2</sub> on Si, e.g., a mid-band-gap  $D_{\rm it}$  of  $\sim 10^{10}$ /cm<sup>2</sup> eV.<sup>1-8</sup> Atomiclayer-deposited (ALD) high-k dielectrics on III-V are of particular interest,<sup>9</sup> since the Si industry is already familiar with ALD Hf-based dielectrics for front-end processes. The transition from ALD high-k on Si to high-k on III-V compound semiconductors must be easier.

In our previous work, we have succeeded in integrating ALD high-k dielectric Al<sub>2</sub>O<sub>3</sub> on GaAs, InGaAs, and GaN, and demonstrated high-performance depletion-mode III-V MOSFETs.<sup>9-12</sup> But the fabricated enhancement-mode (Emode) GaAs MOSFETs, which are of particular interest for very large scale integrated circuits or high-speed digital applications,<sup>13,14</sup> suffer from low drain current.<sup>15</sup> The minority-carrier response study could shed light on the understanding of device physics and improve the device performance. In this letter, we report detailed minority-carrier response studies on Al<sub>2</sub>O<sub>3</sub>/InGaAs MOS structures. The temperature dependent C-V measurements and revealed activation energy  $(E_a)$  of minority carrier in strained pseudomorphic InGaAs on GaAs are presented. ALD Al<sub>2</sub>O<sub>3</sub> is used here as a gate dielectric. Al<sub>2</sub>O<sub>3</sub> is a widely used insulating material for gate dielectric, tunneling barrier, and protection coating due to its excellent dielectric properties, strong adhesion to dissimilar materials, and its thermal and chemical stability. Al<sub>2</sub>O<sub>3</sub> has a high band gap (~9 eV), a high breakdown electric field (5-30 MV/cm), a high permittivity (8.6-10), a high thermal stability (up to at least 1000 °C), and remains amorphous under typical processing conditions for implanted dopant activation on GaAs (750–850 °C). Being thermodynamically stable is very important for the gate dielectric for inversion type of E-mode III-V MOSFETs since high temperature activation of dopants is a must.

The inset of Fig. 1 shows an Al<sub>2</sub>O<sub>3</sub>/InGaAs MOS capacitor, which was fabricated with E-mode MOSFETs at the same time.<sup>15</sup> A 150 nm *p*-doped  $4 \times 10^{17}$ /cm<sup>3</sup> buffer layer, a 285 nm p-doped  $1 \times 10^{17}$ /cm<sup>3</sup> intermediate layer, and a 13.5 nm p-doped  $1 \times 10^{17}$ /cm<sup>3</sup> In<sub>0.2</sub>Ga<sub>0.8</sub>As channel layer were sequentially grown by metal organic chemical vapor deposition (MOCVD) on a 2 in. GaAs  $p^+$  substrate. After appropriate surface pretreatment, 30 nm ALD Al<sub>2</sub>O<sub>3</sub> was deposited at 300 °C using an ASM Pulsar2000<sup>™</sup> ALD module. The ALD Al<sub>2</sub>O<sub>3</sub> served not only as a gate dielectric but also as an encapsulation layer due to its high thermal and chemical stability. The MOS capacitor experienced dopant activation annealing at 800 °C by rapid thermal annealing (RTA) for 10 s in N<sub>2</sub> ambient. The conventional Ti/Au metals were e-beam evaporated as electrodes.

The Al<sub>2</sub>O<sub>3</sub> dielectric films are highly electrically insulating, showing very low leakage current density of  $\sim 10^{-9} - 10^{-8} \text{ A/cm}^2$  at the gate bias of -15 - 10 V for 800 °C annealed amorphous films. Figure 1 shows typical C-V curves for an ALD Al<sub>2</sub>O<sub>3</sub>/InGaAs/GaAs MOS capacitor with an ac frequency of 100 kHz. The C-V measurements are widely used to quantitatively evaluate high-k dielectrics on novel channel materials. Three features of the C-V curves measured at room temperature or 300 K are of particular interest. The first is the amount of hysteresis that results

89. 132103-1

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed; electronic mail: yep@purdue.edu

<sup>© 2006</sup> American Institute of Physics



FIG. 1. *C-V* characteristics of ALD Al<sub>2</sub>O<sub>3</sub>/InGaAs/GaAs MOS structure at an ac frequency of 100 kHz. The up triangles are the data taken from -7 to 6 V; the down triangles are the data obtained from 6 to -7 V. The area of Ti/Au electrode is 4418  $\mu$ m<sup>2</sup> and the MOS capacitor was measured at room temperature. Inset: Cross section of an Al<sub>2</sub>O<sub>3</sub>/InGaAs/GaAs capacitor fabricated for this study.

when the MOS capacitor is biased well into accumulation and inversion. Very small hysteresis is observed in these C-V sweep loops. Depending on the location of different devices and the frequency of small ac signals, the typical hysteresis is between 20 and 50 mV, corresponding to a slow trap density of about  $5.0 \times 10^{10}$ /cm<sup>2</sup> eV to 1.25  $\times 10^{11}$ /cm<sup>2</sup> eV. The second is the frequency dispersion on accumulation capacitances. The frequency dispersion of only 1% per decade is achieved at this frequency range.<sup>15</sup> The frequency dependent flatband shift is an issue for high temperature annealed films, though it is much less on medium temperature (450-600 °C) annealed capacitors and roughly scaled with the film thickness. The real origin for this frequency dependent flatband shift is unknown and still under systematic investigation. The minority carriers in InGaAs do not respond to a small ac signal down to 100 Hz at 300 K (not shown). There is no minority-carrier inversion at positive biases from 100 Hz to 1 MHz.

Temperature dependent C-V measurements with a wide range of small ac signal frequencies are commonly used to study the minority-carrier recombination kinetics.<sup>16</sup> The C-V measurements at 1 kHz-1 MHz and at elevated temperature from 300 to 500 K are systematically studied. Figure 2 shows the results measured at 100 kHz as a function of bias with temperature as a parameter. There is little effect on the C-V characteristics in accumulation and depletion over the temperature range at negative bias, though  $\sim 5\%$  temperature dependent dispersion on accumulation capacitance does exhibit at the same level of magnitude as the frequency dispersion at accumulation capacitances.<sup>15</sup> The major effect of temperature occurs in inversion at positive biases. At room temperature (300 K), minority carriers do not follow the 100 kHz signal; thus a high frequency curve is measured as shown in Fig. 1. However, as temperature is increased from 300 to 500 K, minority carriers begin to follow because generation and recombination rates increase with temperature and the transition is made from a high frequency curve to a low frequency curve as shown in Fig. 2. To define



FIG. 2. Capacitance as a function of bias with temperature as parameter measured at 100 kHz. Acceptor concentration is  $1 \times 10^{17}$ /cm<sup>3</sup> and oxide thickness is 30 nm.

a transition frequency, we regard any C-V curve exhibiting a minimum capacitance, such as the curve in Fig. 2 measured at 450 K, as a low frequency curve even though capacitance in strong inversion does not increase to  $C_{ox}$ . The definition is merely a matter of convenience and is arbitrary with 3%-5%error bars. Those C-V curves without a distinct minimum, such as the curve measured at 400 K, are considered to be of the high frequency type. The degree of recombination is limited or reduced when the bias is swept toward strong inversion or deep depletion, i.e., the 450 K C-V curve in Fig. 2. There is no doubt of formation of a quantum well in InGaAs between Al<sub>2</sub>O<sub>3</sub> and GaAs. As the gate bias is increased or swept toward the GaAs channel, the inversion charge will be decreased due to the lower intrinsic carrier concentration of GaAs compared to that of InGaAs. Therefore, the total amount of inversion charge will be reduced, thus decreasing the capacitance in strong inversion for the 450 K C-V curve. The same behavior can also be observed in the 500 K C-V curve at the gate bias voltage larger than 3 V.



erature and the transition is made from a high frequency urve to a low frequency curve as shown in Fig. 2. To define Downloaded 12 Oct 2006 to 128.46.221.97. Redistribution subject to AIP license or copyright, see http://apl.aip.org/apl/copyright.jsp



FIG. 4. Temperature dependence of the drain current at  $V_{ds}=2$  V of a 1  $\mu$ m gate length inversion channel enhancement-mode InGaAs MOSFET with a 30 nm ALD Al<sub>2</sub>O<sub>3</sub> as a gate dielectric.

By systematically varying both temperatures and measurement frequencies, the temperature dependence of the transition frequency can be determined. In order to have more insights on minority-carrier response kinetics, we calculate the activation energy  $(E_a)$  of minority-carrier generation and recombination for Al2O3/InGaAs/GaAs MOS structures. The  $E_a$  is determined by the slope of the transition frequency versus 1/T plot as shown in Fig. 3. The transition frequency has an activation energy of 0.62 eV with an error bar of 0.03 eV. The measured value is very near the calculated value of 0.64 eV, the half of the band gap energy of In<sub>0.2</sub>Ga<sub>0.8</sub>As. This activation energy is that of intrinsic electrons in In<sub>0.2</sub>Ga<sub>0.8</sub>As. Therefore, the dominant mechanism for controlling minority-carrier response must be generation and recombination through bulk traps in the measured MOS structures over the temperature range of 300–500 K. The  $E_a$ is also determined to be 0.71 eV in Al<sub>2</sub>O<sub>3</sub>/GaAs MOS structure, which is about half of the band gap energy of GaAs. Considering similar results from MOCVD grown InGaAs and GaAs presented here, from molecular beam epitaxy grown GaAs,<sup>16</sup> and from *n*-type, *p*-type, and gold doped *p*-type Si,<sup>17</sup> the conclusion that the  $E_a$  is that of intrinsic concentration  $n_i$  or half the band gap energy is quite general.

A submicron enhancement-mode n-channel InGaAs MOSFET with ALD Al<sub>2</sub>O<sub>3</sub> as a gate dielectric was demonstrated in the previous publication.<sup>15</sup> The MOSFET is fully turned on as the gate voltage varies from 0 to 12 V and the threshold voltage  $V_T$  is  $\sim 0$ . The realized maximum drain current on this device is only  $\sim 0.12$  mA/mm so far, though it clearly demonstrates that the true inversion n channel can be formed at ALD Al<sub>2</sub>O<sub>3</sub>/InGaAs interface. The low drain current could be improved by optimizing implant and annealing conditions to reduce parasitic resistance and surface scattering. Motivated by the above C-V studies on minoritycarrier response, we measured the I-V characteristics of a typical  $1 \times 100 \ \mu m^2$  gate geometry MOSFET at the elevated temperatures and plot the drain current at a fixed drain bias of 2 V versus measured temperatures as a function of gate bias in Fig. 4. The elevated temperature generates more minority carriers (electrons) into the inversion channel in the E-mode MOSFET and boosts the drain current by a factor of  $\sim 5-10$  depending on gate biases. At least three factors have effects on the inversion channel drain current. The intrinsic minority-carrier concentration is significantly increased by approximately six orders of magnitude from 300 to 500 K. The band gap of InGaAs or GaAs is reduced by  $\sim 10\%$  from 300 to 500 K. Electron channel mobility is reduced at elevated temperatures due to increased phonon scattering. The effect of bulk traps from intrinsic MOCVD grown materials or most likely induced from implantation and high temperature annealing is under systematic investigation. How to increase the minority carriers from materials and device structures could be another challenge to realize high-performance inversion channel III-V MOSFETs.

In summary, we have systematically studied minoritycarrier characteristics of an ALD Al<sub>2</sub>O<sub>3</sub>/InGaAs/GaAs MOS structures after 800 °C RTA. The leakage current remains extremely low, while *C-V* curves show extremely small hysteresis in *C-V* loops and less than 1% per decade frequency dispersion at accumulation capacitance. The temperature dependent *C-V* measurements revealed an activation energy of 0.62 eV for the minority-carrier response of the Al<sub>2</sub>O<sub>3</sub>/InGaAs/GaAs MOS interface. Meanwhile the drain current of the fabricated inversion-type E-mode *n*-channel InGaAs MOSFET is able to be boosted by a factor of 5–10 at the elevated temperatures, which is consistent with the wellknown physical picture of minority-carrier response kinetics.

- <sup>1</sup>T. Mimura and M. Fukuta, IEEE Trans. Electron Devices **ED-27**, 1147 (1980), and references therein.
- <sup>2</sup>Physics and Chemistry of III–V Compound Semiconductor Interfaces, edited by C. W. Wilmsen (Plenum, New York, 1985), and references therein.
- <sup>3</sup>B. J. Skromme, C. J. Sandroff, E. Yablonovitch, and T. Gmitter, Appl. Phys. Lett. **51**, 2022 (1987).
- <sup>4</sup>G. G. Fountain, R. A. Rudder, S. V. Hattangady, R. J. Markunas, and J. A. Hutchby, Tech. Dig. Int. Electron Devices Meet. **1989**, 887.
- <sup>5</sup>M. Akazawa, H. Ishii, and H. Hasegawa, Jpn. J. Appl. Phys., Part 1 **30**, 3744 (1991).
- <sup>6</sup>J. Reed, G. B. Gao, A. Bochkarev, and H. Morkoc, J. Appl. Phys. **75**, 1826 (1994).
- <sup>7</sup>A. Callegari, P. D. Ho, D. A. Buchanan, and D. Lacey, Appl. Phys. Lett. **54**, 332 (1989).
- <sup>8</sup>M. Passlack, M. Hong, and J. P. Mannaerts, Appl. Phys. Lett. **68**, 1099 (1996).
- <sup>9</sup>P. D. Ye, G. D. Wilk, J. Kwo, B. Yang, H.-J. L. Gossmann, M. Frei, S. N. G. Chu, J. P. Mannaerts, M. Sergent, M. Hong, K. Ng, and J. Bude, IEEE Electron Device Lett. **24**, 209 (2003).
- <sup>10</sup>P. D. Ye, G. D. Wilk, B. Yang, J. Kwo, H.-J. L. Gossmann, S. N. G. Chu, S. Nakahara, H.-J. L. Gossmann, J. P. Mannaerts, M. Sergent, M. Hong, K. Ng, and J. Bude, Appl. Phys. Lett. **83**, 180 (2003).
- <sup>11</sup>P. D. Ye, G. D. Wilk, B. Yang, J. Kwo, H.-J. L. Gossmann, M. Hong, K. Ng, and J. Bude, Appl. Phys. Lett. **84**, 434 (2004).
- <sup>12</sup>P. D. Ye, B. Yang, K. Ng, J. Bude, G. D. Wilk, S. Halder, and J. C. M. Hwang, Appl. Phys. Lett. **86**, 063501 (2005).
- <sup>13</sup>R. Chau, S. Datta, M. Doczy, B. Doyle, B. Jin, J. Kavalieros, A. Majumdar, M. Metz, and M. Radosavljevic, IEEE Trans. Nanotechnol. 4, 153 (2005).
- <sup>14</sup>S. Datta, T. Ashley, J. Brask, L. Buckel, M. Doczy, M. Emeny, D. Hayes, K. Hilton, R. Jefferies, T. Martin, T. J. Phillips, D. Wallis, P. Wilding, and R. Chau, Tech. Dig. - Int. Electron Devices Meet. **2005**, 783.
- <sup>15</sup>Y. Xuan, H. C. Lin, P. D. Ye, and G. D. Wilk, Appl. Phys. Lett. 88, 263518 (2006).
- <sup>16</sup>D. G. Park, J. C. Reed, and H. Morkoc, Appl. Phys. Lett. **71**, 1210 (1997).
- <sup>17</sup>A. S. Grove, B. E. Deal, E. H. Snow, and C. T. Sah, Solid-State Electron. 8, 145 (1965).