# A new truncation algorithm of low hardware cost multiplier 

Qahtan Khalaf Omran ${ }^{1}$, Khalid Awaad Humood ${ }^{2}$, Tahreer Mahmood ${ }^{* 3}$<br>${ }^{1,2,3}$ Department of Electronic Engineering, College of Engineering, University of Diyala, Iraq


#### Abstract

Multiplier is one of the most inevitable arithmetic circuit in digital signal design. Multipliers dissipate high power and occupy significant amount of the die area. In this paper, a low-error architecture design of the pretruncated parallel multiplier is presented. The coefficients word length has been truncated to reduce the multiplier size. This truncation scaled down the gate count and shortened the critical paths of partial product array. The statistical errors of the designed multiplier are calculated for different pre-truncate values and compared. The multiplier is implemented using Stratix III, FPGA device. The post fitting report is presented in this paper, which shows a saving of $36.9 \%$ in resources usage, and a reduction of $17 \%$ in propagation time delay.


Keywords: Multiplier; Truncation error; DDFS; FPGA; carry save adder (CSA)

## Corresponding Author:

Qahtan Khalaf Omran
Department of Electronic Engineering, College of Engineering
University of Diyala
Diyala, Iraq
Email: qahtan@uodiyala.edu.iq

## 1. Introduction

The researchers in [1][2] introduces a new ROM reduction technique that allows accessing the memory cells twice at one clock cycle using time sharing. As shown in Fig 1, (a) the MUX and its coefficients represents the only main source of segments initial coefficients Ci . The key feature of the presented method is to use theses coefficients to drive the slope coefficients. Two succeeding coefficients at a time has been manipulated in such a way to achieve the targeted slope coefficients. The approach introduces a good solution to eliminate the bulky ROM-based LUT. In other hand, the computational cost, which is paid in terms of utilization extra logic gates, has been raised. It seemed to be unavoidable due to incorporating the costly multiplier. So, in this work we develop a new pre-truncation of coefficients word-length, the aim is to minimize the existing multiplier size without sacrificing the design performance. The concept here is to modify the process of multiplication rather than developing an algorithm of multiplier itself. The main heart of multiplier is the multi operand adder. In designing the target multiplier, the parallel structure is adopted for inherently unique feature. In doing so, trimming down the input word-length can help to reduce the carry save adder (CSA) array significantly. It is worth to note that the proposed technique presented in this paper has been designed to fit successfully to the mentioned work in [1] but, with a little bit modification, the same design procedure can be applied for any different number of segments with similar results. The aim of our proposal design is to understand the statistical errors of the designed multiplier. Also, to simulate this design we using Stratix III, FPGA device simulation program for different scenarios with discussion the results of these statistical errors of the designed multiplier to calculate different pre-truncate values. In this paper, the generated results with high data rate can provide meaningful foundations in both electronic and telecommunication systems such as 4G LTE, 5G Massive MIMO, [3-8]. Additionally, it can also support to determine the properties and factors affecting most types of channels and antennas $[9,10]$. The outline of this research starts from the current introduction in which a general overview to the main objectives is produced. An Introduction to the theory of electronic truncation algorithm of hardware multiplier is offered in section one. In section two and three the methodology or theoretical simulation of proposal design form and how does it really work. In section four, the result of simulated proposal design is

discussed with theory calculations of it. Finally, section five introduction Conclusion of the development work as well as the suggestions of the work.

## 2. Proposed approach and mathematical model

For an $n \times m$ multiplier, the $n \times m$ partial products can be easy generated in parallel by using $n \times m$ AND gates. The hard part in designing fast multiplier is to minimize the logic utilization and time required to add these partial products. As mentioned in section 1, the main concept is to adopt the parallel structure in designing the proposed multiplier, so it can easy, for the carry save adder (CSA) array, to be reduced by truncating of the operand word length. As shown in Fig 1, (b) by using this technique we can benefit from the fact that the slope coefficients $M_{i}$ has been calculated and stored in register 3 during the interval $\Delta x$. therefore it can be truncate its word length such that to reduce the multiplier size. The truncation of the multiplier's input achieves smaller partial product array, but it produces an arithmetic error. By choosing accurately the value of the truncated part we can significantly elevate the impact of this error. Further error correction can be done by rounding the most significant bit of the truncated part. The slope coefficient $M_{i}$ can be calculated from the sine function as in [1], and the approximated segment lines can be written as
$Y_{i}(x)=\frac{(\sin (i \Delta x)-\sin (i-1) \Delta x) \cdot x}{\Delta x}+C i$
Where $C_{\mathrm{i}}$ is the initial amplitude of $\mathrm{i}^{\text {th }}$ segment, $\Delta x=$ the length of segment. To avoid the division process in (1), the formula can be modified to
$\Delta x \times \boldsymbol{Y i}(x)=(\sin (i \Delta x)-\sin (i-1) \Delta x) \cdot x+C i \times \Delta x$
Let us define $S_{D}=(\sin (i \Delta x)-\sin (i-1) \Delta x)$ as a difference of any two consecutive sine points, thus the equation (2) becomes
$\Delta x \times Y i(x)=S_{D} . x+C i \times \Delta x$
$\Delta \mathrm{x}$ is constant, thus the $(C i \times \Delta x)$ product can be simply realized by costless hardwired pre-shifting, while variable multiplier is essential to perform $\left(S_{D} . x\right)$ product which represents the core focus of this study. The dynamic range of quantized $S_{D Q}$ is
$\left\lfloor 2^{\mathrm{d}} S_{D \min }\right\rfloor \leq S_{D Q} \leq\left\lfloor 2^{\mathrm{d}} S_{D \max }\right\rfloor$
Where $\lfloor$.$\rfloor denotes the floor function and d=L-1$ represents segment initial amplitude resolution. The maximum and minimum $S D$ 's word are
$P_{\text {min }}=\left\lceil\log _{2} S_{D Q \min }\right\rceil, P_{\max }=\left\lceil\log _{2} S_{D Q \max }\right\rceil$
Where $\lceil$. $\rceil$ denotes the ceiling function. So the multiplier must be performed, i.e the multiplication of $2^{P \max } \times 2^{B}$, since we need $\left(P_{\max } \times B\right)$ bit multiplier. Let $\Delta x=U \times V, \Delta x=2^{B} \quad$ Equation (3) becomes
$U \times V \times Y_{i}(x)=S_{D Q} . x+C_{i} \times U \times V$
Divide the two sides by $V$, we have
$\boldsymbol{U} \times \boldsymbol{Y}_{\boldsymbol{i}}(\boldsymbol{x})=\frac{\boldsymbol{s}_{\boldsymbol{D} \boldsymbol{Q} \cdot \boldsymbol{x}}}{\boldsymbol{V}}+\boldsymbol{C}_{\boldsymbol{i}} \times \boldsymbol{U}$
If $V=2^{J}$, where $1 \leq J<B$, then $U=2^{B-J}$ and (6) becomes
$\mathbf{2}^{B-J} \times Y_{i}(x)=\frac{s_{D Q} \cdot x}{2^{J}}+C_{i} \times 2^{B-J}$
Where the range of quantized $C_{q i} \quad 0 \leq C_{q i} \leq\left\lfloor 2^{L-1} \sin \frac{\pi(S-1)}{2 S}\right\rfloor$.The first term of (7), ( $\frac{S_{D Q} \cdot x}{v}$ ) needs $\left(\frac{P \max \times B}{J}\right)$ bit multiplier. So, it is desirable to minimize $\left(\frac{S_{D Q} \cdot x}{V}\right)$ to obtain minimum multiplier size, where $\left(\frac{S_{D Q} \cdot x}{v}\right)$ somewhere in the range of $\frac{2^{P \min } \times 2^{B}}{2^{J}}$ to $\frac{2^{P \max } \times 2^{B}}{2^{J}}$. The only possible solution for minimizing the multiplier size is by maximizing $J, J$ can be somewhere between 1 and $B-1$, avoid the numbers whose values are less than one from the division process results, then $J$ must satisfy the following condition $\left\lfloor\frac{2^{P m i n}}{2^{J}}\right\rfloor>2^{0} \quad$, or $\quad 2^{J}<$ $2^{\text {Pmin }}$
i.e. $\mathbf{2}^{J}<S_{D Q \text { min }}$
$S_{D Q \min }=\left\lfloor 2^{L-1} \times\left\{\left[\sin \frac{\pi(S-1)}{2 S}\right]-\left[\sin \frac{\pi(S-2)}{2 S}\right]\right\}\right\rfloor$
So, $J \leq\left\lfloor\log _{2}\left\{2^{L-1} \times\left[\left(\sin \frac{\pi(S-1)}{2 S}\right)-\left(\sin \frac{\pi(S-2)}{2 S}\right)\right]\right\}\right]$
Equation (10) represents the realizable range of $J$.The final multiplier becomes

$$
\begin{equation*}
\left(\frac{2^{P \max }}{2^{J}}\right) \times 2^{B} \text {, i.e. }\left(P_{\max }-J\right) \times B \text { instead of }\left(P_{\max }\right) \times B . \text { Where } p_{\max }=\left\lceil\log _{2} S_{D Q \max }\right\rceil, \text { and } \tag{11}
\end{equation*}
$$

$S_{D Q \max }=\left\lfloor 2^{L-1} \times\left[\sin \frac{\pi}{2 S}\right]\right\rfloor$
By applying the division process before storing the coefficients on the Memory cells, i.e. storing $\frac{C_{i}}{V}$ instead of $C_{i}$, we can introduce another improvement. Where the cells word length can be reducing by amount of $J$ bit. Consequently, there is an additional $\left(\frac{J}{L-J-1}\right)$ ROM reduction ratio. So, it is useful to rewrite (7) as follows.
$2^{B-J} \times Y_{i}(x)=\frac{S_{D Q} \cdot x}{2^{J}}+\frac{C_{i}}{2^{J}} \times 2^{B-J} \times 2^{J}=\left(\frac{S_{D Q}}{2^{J}}\right) x+2^{B}\left(\frac{C_{i}}{2^{J}}\right)$
In Fig 1, (b) it can be seen that a MUX and its coefficients provides the segment initial amplitudes $\frac{C_{i}}{2 J}$, represented with $L-J-1$ bits, and the $\frac{s_{D Q}}{2^{J}}$ coefficients with $P-J$ bits.

An error produced by this truncation can be estimated as follows
$\varepsilon_{i}=\frac{\left|c_{i}-\left|\frac{c_{i}}{2 J}+0.5\right| \times 2^{J}\right|}{2^{L-1}}$
The worst-case errors when the value for $J L S B$ bits of $\mathrm{C}_{\mathrm{i}}$ are equal to $\left(2^{J}-1\right)$ ) (i.e. all $J L S B$ bits of $C_{i}$ are non-zero digits (logic 1) then the error become
$\varepsilon_{\max }=2^{J-1}$
The fractional part denoted by $\left\{\frac{C_{i}}{V}\right\}$ for real $\frac{C_{i}}{V}$, is defined by the formula.
$\left\{\frac{C_{i}}{V}\right\}=\frac{C_{i}}{V}-\left\lfloor\frac{C_{i}}{V}\right\rfloor$ for all $\frac{c_{i}}{V}, 0 \leq\left\{\frac{c_{i}}{V}\right\}<1$
To reduce the amount of error, the most significant bit, $M S B$ of the fraction part $\left\{\frac{C_{i}}{V}\right\}$ should be rounded to the integer part $\left\lfloor\frac{C_{i}}{V}\right\rfloor$.
$\operatorname{round}\left(\frac{C_{i}}{V}\right)=\left\lfloor\frac{C_{i}}{V}+0.5\right\rfloor$
This rounding alleviates the amount of error by enforcing the $J L S B$ of all $\mathrm{C}_{\mathrm{i}}$ to be less than $\left(2^{J}-1\right)$ and this can be done by modifying the sine points before storing in ROM to insure that the truncation of $C_{i}$ coefficients will not produce a binary results with $J L S B$ nonzero digits equal to $\left(2^{J}-1\right)$. This minor modification will not contribute noticeable error from the system's perspective. As the number of coefficients small, ( $S$ Coefficients) the rounding process can be applied by modifying the coefficients $C_{i}$ before storing in the ROM and that means eliminating the additional rounding hardware. Fig. 2 (a), (b). shows the Array structure of $\left(P_{\max } \times B\right)$ and $\left(P_{\max }-J\right) \times B$ parallel multipliers. The $\left(\frac{S_{D Q}}{2^{J}}\right) \cdot x$ product can be expressed as follows
$\left(\frac{S_{D Q}}{2^{J}}\right) \cdot x=\sum_{i=J}^{p_{\max }-1} S_{D} \cdot 2^{i} \cdot \sum_{k=0}^{B-1} x_{k} 2^{k} \cdot=\sum_{i=J}^{p_{\max }^{-1}} \sum_{k=0}^{B-1} S_{D} \cdot x_{k} 2^{i+k}$
It can be seen that the new multiplier has $\left(P_{\max }-J\right) \times B$ partial product term $\left(S_{D} \cdot x_{k}\right)$ i.e. we just need $\left(P_{\max }-J\right)$ $\times B$ Full Adder (FA) instead of $P_{\max } \times B$ F.A, and the time delay become $\left(P_{\max }-J+B\right) \times T_{P D, F A}$ instead of $\left(P_{\max }\right.$ $+B) \times T_{P D, F A}$ Where $T_{P D, F A}$ represent the propagation delay of FA. Hence the proposed multiplier offers an improvement of $\left(J \times T_{P D, F A}\right)$ time delay and has $(J \times B)$ FA fewer component counts.

## 3. Calculation of multiplier size

Based on design requirement derived in previous section, we start the design of multiplier by computing the $S D_{q \max }$ as follows $S_{D Q \max }=\left\lfloor 2^{14} \times\left[\sin \frac{\pi}{64}\right]\right\rfloor=804 \quad$ Using this value to obtain the maximum $S_{D}$ 's word length; $P_{\max }=\left\lceil\log _{2} 804\right\rceil=10$ That is mean we need $10 \times 8$ bits multiplier to perform $S_{D} x$ product, Obviously the multiplier's size is so large, hence in the following step, we will attempt to reduce the multiplier size so as to reduce the gate count with an acceptable error. To find the realizable range of $J$ we have to calculate $S_{D Q \min }$

| Truncation(bit) | Maximum <br> Error | Average <br> Error | Variance |
| :---: | :---: | :---: | :---: |
| $J=5$ | 16 | 8.25 | 24.437499 |
| $J=4$ | 8 | 3.5625 | 4.80859 |
| $J=3$ | 4 | 2.0625 | 1.24609 |
| $J=2$ | 2 | 1.1875 | 0.5898437 |
| $J=1$ | 1 | 0.375 | 0.2343749 |

$\operatorname{sing}$ (9). $S_{D Q \min }=\left\lfloor 2^{14} \times\left\{\left[\sin \frac{\pi(31)}{64}\right]-\left[\sin \frac{\pi(30)}{64}\right]\right\}\right]=60$. Then by using (10) we have $J \leq\left\lfloor\log _{2} 60\right\rfloor=$ $5,1 \leq J \leq 5$ And using formula (13) we can calculate the average absolute error for $\mathrm{J}=1,2,3,4,5$, the calculated results are reported in Table 1.

Table 1. The truncation error $\left(\times 2^{L-1}\right)$

| Consecutive sine <br> points difference $\frac{s_{D}}{V}$ | Initial amplitude coefficient $\frac{\boldsymbol{C}_{\boldsymbol{i}}}{\boldsymbol{V}}$ <br> (Quantized with 11 bits) |
| :--- | :--- |
| $[100,101,100,99,98,97,95$, | $[0,100,201,301,400,498,595,690$, |
| $94,92,89,88,85,82,79,76$, | $784,876,965,1053,1138,1220,1299$, |
| $73,69,66,62,58,54,49,45$, | $1375,1448,1517,1583,1645,1703,1757$, |
| $40,36,32,27,22,17,12,8,2]$ | $1806,1851,1892,1928,1960,1987,2009$, |
|  | $2026,2038,2046]$ |


(b) Successive sine points difference block diagram

Figure 1. Propsed architecture

Table 2. Design coefficients, 32 segments, $\mathrm{J}=3$


Figure 2. Array structure of parallel multiplier (a) $\mathrm{P}_{\max } \times \mathrm{B}$ bit multiplier (b) ( $\mathrm{P}_{\max }-\mathrm{J}$ ) $\times \mathrm{B}$ bit
It can be seen that the average error for $J=3$ has acceptable values and thus considered as reasonable compromising between reduction of multiplier size and tolerable error. Using this value of $J$, hence calculating the $\frac{C_{i}}{V}$ coefficients, the coefficients are included in Table II. Finally, a truncated $7 \times 8$ multiplier has been placed in the targeted DDFS architecture instead of the $10 \times 8$ multiplier. The proposed multiplier offers an improvement of $\left(3 \times T_{P D, F A}\right)$ time delay and the component less by $(3 \times 8)$ FA.

## 4. Design implementation and verification

The proposed design is written in VHDL code using the Quartus II 11.0 sp1 software. Stratix III, EP3SE50F484C2 FPGA device is used for implementing both the truncated and conventional full width multiplier. Table III show the post fitting report of the implementations. The project is then verified for desired output using the Modalism-Altera 6.6d simulation software. Figure 3 shows RTL simulated result for sample data SD/V $(49,45,40,36)$ multiply by all the possible combination of phase sample inputs. Figures shows the truncated and rounding process, hard-wired shifting of the truncated value in decimal and binary Radix, it's worth to note that the truncated multiplier result present after one clock cycle which is highlighted in Figures due to output register.

Table 3. post fitting report of the multiplier

|  | Truncated Multiplier (7×8) | Full-width Multiplier (10×8) |
| :---: | :---: | :---: |
| Combinational ALUTs | 123 | 195 |
| Dedicated logic registers | 30 | 36 |
| F clock | 211.37 MHz | 175.8 MHz |



Figure 3. Simulation result of truncated $7 \times 8$ multiplier

## 5. Conclusion

A pre-truncation of initial amplitude value has been employed to reduce the gate count and time delay for the multiplier with an acceptable error. It was shown that an improvement of ( $3 \times T_{P D, F A}$ ) time delay and 24 less Full Adder count (the component fewer by 24 FA ) was achieved. The developed version of multiplier has been placed in the DDFS system and tested. The proposed multiplier has shown $36.9 \%$ less resources logic utilization, $17 \%$ more speed than the conventional multiplier.

## References

[1] Q. K. Omran, M. T. Islam, and N. Misran, "A new approach to the design of low-complexity direct digital frequency synthesizer," Przegląd Elektrotechniczny (Electrical Review), vol. 89, no. 5, pp. 157160, 2013.
[2] Q.K Omran., M.T. Islam,"An efficient ROM compression technique for linear-interpolated direct digital frequency synthesizer," IEEE Conf. Semicond. Electron., vol. 48, pp. 2409-2418, 2014.
[3] T. Mahmood, O. A. Mahmood, and K. A. Humood. "An efficient technique to PAPR reduction for LTE uplink using Lonzo's resampling technique in both SC-LFDMA and SC-DFDMA systems," Applied Nanoscience, 2021.
[4] H. K. AL-Qaysi, T. Mahmood, and K. A. Humood, "Evaluation of different quantization resolution levels on the BER performance of massive MIMO systems under different operating scenarios." Indonesian Journal of Electrical Engineering and Computer Science, vol. 23, no. 3, pp. 1493-1500, 2021.
[5] A. H. M. Alaidi, A. S. Abdalrada, and F. T. Abed, "Analysis the Efficient Energy Prediction for 5G Wireless Communication Technologies," International Journal of Emerging Technologies in Learning (iJET), vol. 14, no. 08, pp. 23-37, 2019.
[6] H. T. S. Al-Rikabi, Enhancement of the MIMO-OFDM Technologies. California State University, Fullerton, 2013.
[7] A. Al-Dawoodi, H. Maraha, S. Alshwani, A. GHAZI, A. M. FAKHRUDEEN, S. Aljunid, S. Z. S. IDRUS, A. A. MAJEED, and K. A. AMEEN, "Investigation of $8 \times 5 \mathrm{~Gb} / \mathrm{s}$ mode division multiplexingfso system under different weather condition," Journal of Engineering Science Technology, vol. 14, no. 2, pp. 674-681, 2019.
[8] A. Ghazi, S. Aljunid, S. Z. S. Idrus, R. Endut, C. Rashidi, N. Ali, A. Al-dawoodi, A. M. Fakhrudeen, A. Fareed, and T. Sharma, "Hybrid WDM and Optical-CDMA over Multi-Mode Fiber Transmission System based on Optical Vortex," Journal of Physics: Conference Series, vol. 1755, no. 1, p. 012001, 2021.
[9] T. Mahmood, H. AL-Qaysi, and A. Hameed, "The Effect of Antenna Height on the Performance of the Okumura/Hata Model Under Different Environments Propagation," International Conference on Intelligent Technologies (CONIT), pp. 1-4. IEEE, 2021.
[10] T. Mahmood, W. Q. Mohamed, and O. A. Imran, "Factors Influencing the Shadow Path Loss Model with Different Antenna Gains Over Large-Scale Fading Channel," International Conference on Artificial Intelligence and Mechatronics Systems (AIMS), pp. 1-5, 2021.

