Penerbit UTHM © Universiti Tun Hussein Onn Malaysia Publisher's Office



The International Journal of Integrated Engineering

Journal homepage: http://penerbit.uthm.edu.my/ojs/index.php/ijie ISSN : 2229-838X e-ISSN : 2600-7916

# **Quantum-dot Cellular Automata: Review Paper**

# Ali H. Majeed<sup>1,2\*</sup>, Mohd Shamian Zainal<sup>2</sup>, Esam Alkaldy<sup>1</sup>

<sup>1</sup> Electrical Department, Faculty of Engineering, University of Kufa, 54003, IRAQ.

<sup>2</sup> Facility of Electrical and Electronic Engineering, UTHM, Johor, Parit Raja, 86400, MALAYSIA.

\*Corresponding Author

DOI: https://doi.org/10.30880/ijie.2019.11.08.015 Received 5 August 2018; Accepted 22 January 2019; Available online 30 December 2019

Abstract: Quantum-dot Cellular Automata (QCA) is one of the important discoveries that is designed to be a successful alternative for CMOS technology in the near future. An important feature of this technique, which has attracted the attention of many researchers, is that it is characterized by its low energy consumption, high speed, and small size compared with CMOS. Inverter and majority gate are the basic building blocks for QCA circuits, where it can design most logical circuits using these gates with help of QCA binary wire. Due to the lack of availability of review papers, this paper will be a destination for many researchers interested in the QCA field, how it works, and why it's taking lots of attention recently.

Keywords: Quantum-dot Cellular Automata, QCA, Nanotechnology

## **1** Introduction

In order to overcome the physical limitations of Integrated Circuits (IC) created by CMOS technology, which is created using expensive lithography, short channel effects, and doping fluctuation, and to make Moore's law for integrated devices valid, attention has been paid to modern nanotechnologies. One of those techniques that drew attention is Quantum-dot Cellular Automata (QCA). This promising technology supports the construction of digital circuits with unique advantages in terms of low power consumption, high speed, and high density as well. Until recently, QCA technology faced a range of challenges in order to be practical and utilizable for constructing digital circuits in a very large scale. Some of these challenges are the manufacturing process, manufacturing standards, and different design methodologies. QCA has a good chance to become the new digital system in near future [1]. This paper will try to summarize the important milestones towards making QCA technology the new technology of digital systems fabrications. Also, an attempt to highlight the aspects that are neglected and not discussed with QCA technology literature will be given in the final conclusions of this paper. The rest of this paper is arranged as follows:

Section 2 provides a background for the QCA technology. QCA modelling is highlighted in section 3. The physical implementation techniques are discussed in section 4. Power dissipation in QCA circuits is summarised in section 5 while the circuit fault tolerant detailed in section 6 in addition QCA digital design is demonstrated in section 7. Finally, this paper will conclude in Section 8.

### 2 Background

#### 2.1 Basic

QCA was introduced first time in 1993 by Lent et al [2]. The main element in QCA is a square cell containing four dots and two electrons. Columbic interaction cause electrons to occupy the dots in antipodal sides [3]. For binary computation, CMOS uses voltage levels whereas QCA uses the location of electrons inside cell. Cell polarization used to represent logic "0" or logic "1" where QCA cell will take a specific polarization depending on the electron's configurations. Switching states are carried out by allowing the particles (electrons) to tunnel between the dots mechanically. The tunnel junction is illustrated in Figure 1(a). The two types of QCA cells is shown in Figure 1(b). Due to columbic interaction, the information will exchange with the adjacent cells. Input cell will drive the neighbouring cell to be in the same polarization. So, forces the input cell to a specific polarization that's only required. Figure 1(c) shows the propagate information of neighbouring cells across a wire [4].



Fig. 1- QCA cells (a) Functional outline, (b) Presented forms, (c) Wire types

### 2.2 Clocking

Data is controlled by the clock signal and input and represented by the polarization of cells [5]. There are several reasons to make clocking very essential to QCA circuits [6]:

- 1- Control the flow of information: The direction of information flow from the input to the output cell can be controlled by clock signal since there is no current flow in this nano-technique.
- 2- Constraining the circuit to remain in the quantum mechanical ground state, which is an essential condition to duly accomplish QCA working.

- 3- Timing control: For the purpose of controlling the timing of QCA circuits, the clock signal should be used as it is the only tool to do this, in addition to ensuring quick switching and quick relaxation, as the clocked cells relax faster than non-clocked.
- 4- Creating pipelines if multiple clock signals are utilized: To prevent the KINK state, which happens when a huge number of cells are switched together. This may lead to stumbling into the minimum local energy and the circuit will not reach the ground state. The QCA circuit is split up into multiple specific zones clocked with multiple clock signals. This handles the issue of KINK state and gives pipelining for QCA systems.
- 5- To revive the lost signal energy to the environment: for one clock cycle the net energy in the QCA system could be expressed as:

$$E_{net} = E_i + E_{clock} - E_{diss} - E_o \qquad \dots (1)$$

Where  $E_{net}$  is the net energy change,  $E_i$  is the energy of driver (input cell),  $E_o$  is the consumed energy by the output cell,  $E_{clock}$  is the dissipated energy along the signal path. So  $E_{diss}$  is essential to compensate for the energy loss in the path to ensure a net energy change of zero.

Generally, the clock in QCA circuit has four states to ensure adiabatic switching state and to avoid abrupt switching. This happen because the input in abrupt switching changed suddenly and the circuit still in excited state, in this situation the circuit will enforced to dissipated energy to the environment to be in relax state. Therefore, the relaxation state will be uncontrollable. While in adiabatic switching, the relaxation is manipulated by both the switch phase and release phase and it accomplished by reducing the dots barrier, remove the past input, applying the present input, and after that raising the barriers of dots. If these states occur sequentially, the system will stay close to the ground state [5].

There are two commonly used types of clocking signals in the QCA circuits; the first one is Landauer [2] as shown in Figure 2, the second type is Bennett clock [7] as shown in Figure 3, which supports reversible operation and minimize the power dissipated by deleting information, but the system speed is to be impacted negatively.

The clock signals in QCA are generated by an electric field, supplied by either Carbon Nanotubes (CNTs) or CMOS burned below QCA circuit, applied to cells either to raise tunnelling barrier or to lower it. When the tunnelling barriers are low, the cells are unpolarized otherwise it becomes polarized and cannot change its state.



Inter-dot Barrier

Fig. 2 - Landauer clock waveform [2]



### 2.3 Wire crossing

The problem of component interconnection or wire crossing in QCA technology must be solved so as to go ahead to be the good replacement for the current IC in fabrication. There are three strategies were proposed up to know to handle wire crossing in QCA [8] which are:

- 1- Coplanar crossing: This strategy accomplished using two types of QCA cells, these two types of wires are perpendicular to each other. One of these wires has cells in the rotating form, which means that the other wire uses non-rotating or direct cells, so it can work independently of each other and can cross in the same layer as illustrated in Figure 4(a), this type of crossing can be easily affected by manufacturing defects, which is the biggest drawback for this type. Therefore, if any cell deviates (misaligned) from its position, it will result in a cross-coupling between the operation of two wires. To increase the robustness of this type of wire crossing, many research has been done such as in [9, 10] but this leads to a significant increase in overhead.
- 2- Multi-layer wire crossing: This strategy needs to implement multiple active QCA layers on the top of each other which make it difficult for implementation. The crossing will be done in this method in another layer as shown in Figure 4(b), the same cell types can be used as long as the vertical distance between wires is sufficient to prevent signals leaking from one layer to another and there is a way to create cells stacked between layers.



Fig. 4 - Wire crossing (a) coplanar (b) multi-layer

3- Logical wire crossing: Many methods were presented to replace physical wire crossing by a logic gate for example clock manipulation [11] and node duplication [12] or using routing algorithm for FPGA [13]. All these methods give the robustness of the circuit but it will cause a loss in speed and area. Coplanar wire crossing strategy in view of clocking phase interference and impact on each other was exhibited in [4] which is introduced simultaneously with S.-H. Shin et al [14]. Where they benefited from the fact that the cells in the release and relaxation phase have no effect on adjacent cells and they are un-polarized. Their work was summarized as follows:

Cells in Hold phase can cross cells in relax phase and cells in the switch phase can cross cells in release phase without effect on polarization as shown in Figure 5. [4].



Fig. 5 - Logical wire crossing [5]

### 2.4 QCA Primitive Gates

In QCA, the primary logic device is the majority gate which is illustrated in Figure 6. Consequently, this gate with inverter (Figure 7) are able to form most logical gates [15].



Fig. 6 - QCA 3-input majority gate (a) Ordinary form (b) Rotated form (c) Symbol [16]



Fig. 7 - Types of logic inverters in QCA, (a) Corner approach (b) Robust design (c) Rotation [16]

In general, the simple majority gate contains three cells for input, one cell for output and a single cell in centre as a voter cell. If two or three input values set to "high", the output value will go "high", otherwise output will be "low". The typical 3-input majority gate equation is given by formula (2).

$$M(A, B, C) = AB + BC + AC \qquad \dots (2)$$

By setting the polarization of one input to the logic of "1" or "0", we can obtain the OR gate or the AND gate respectively. From these AND and OR gates, complex logic circuits can be implemented. The importance of 3-input majority gate in QCA circuits leads the researchers to think for designing multi-input majority gate such as [17, 18].

On the other hand, more than one type of the logical inverter in QCA are introduced, as in Figure 7. According to the general rule in the inverter gate, after applying a random value to the input cell, an inverted value will be produced in the output cell.

### 3 Modelling

A lot of models were proposed for QCA dynamic modelling and several approximations were made to produce an effective circuit simulation tool in this technique. A quantum mechanics completed model was presented in [19]. While the most important steps were presented in the approximation to find a practical model from the computation point of view and led to a simulation tool in [20-22] where Q-BART and M-AQUINAS were presented as a simulation tool for QCA large circuits. Other attempted to create a SPICE model for Metal-dot QCA [23]. QCADesigner was introduced in [24] which is the most common design tool for simulation QCA circuits. The drawback of this software and others is their inability to deal with multi-type clocking signal. All of them use the Landauer clocking type. Verilog HDL to develop the QCA library introduced in [25] but this library has a drawback where it does not include the dynamic behaviour of the cell because Verilog is unable to handle QCA dynamic equations [6], therefore this library could not be applied for practical QCA modelling. So a library for the components of QCA utilizing VHDL-AMS on the behavioural level exhibited in [26] where the primary QCA blocks were described. In this library, the clock was defined as a state variable with four states and the timing for the transition between states can be controlled with the clock cycle.

Abstraction scale can be raised so as to cope with the complexity of the large system and to develop a flow of systematic design, but this critical area has been only previously studied for QCA. A methodology by detail was described using modelling with VHDL language in [27]. The tile-based approach was presented in [28-32] and the systematic structure of sequential systems in [33-35]. Locally Synchronous Globally Asynchronous (LSGA) design approach was adjusted for QCA to accomplish layout timing autonomous operation in [36-38].

To find a precise model of the QCA cell, many bodies Schrodinger equations are needed, but this will result in a model that is applicable only to pairs of cells where the burden of computation accumulates exponentially with the number of cells, so this model cannot be used to verify the system [39] by assuming the cells as a system with two states, an approximation can be made so as to increase the size of the circuit to 10-15 cells. The Hartree-Fock is the method which capable of producing a practical tool for simulate large QCA circuit. This method can model the intercellular interactions with classical Columbic coupling and intercellular dynamics quantum mechanically [19]. This approximation was used by the QCADesigner for both simulation engines (coherence and Bistable) [24].

### 4 QCA physical implementation Techniques

For building a QCA cell physically, different ways were introduced with bi-stability and controlling the local interaction and applying clock, but the material systems are at the beginning of their evolution. A large number of researches have focused on the columbic interaction between cells for performance improvement, implemented with metal-dot, semiconductors or molecular approaches [6, 40]. A prologue to early work on the difficulties of QCA execution can be obtained in [41]. Enhancing the cell level to achieve the robust ground state is in [42, 43], and following genuine 3-dimensional techniques to expel metastable states suggested in [44]. Proposition of the concept of restricted minima quantum-dot arrays (RMQDA) based on non-clocked (passive) wires and active clocked amplifier segments introduced in [45], a proposed technique based on resonant tunnelling currents such as split current QCA (SCQCA) is found in [46]. The main approaches to the physical QCA implementation are summarized below, as the first three are based on the electrostatic interaction while the fourth is based on the magnetic interaction [39].

**Metal-Island QCA:** The manufacturing based on the effect of the Coulomb blockade in tunnel junction linked with metallic islands has been explained in the laboratory environment, but because the size of the feature is quite large (the distance dot-to-dot is around one-micron), quantum mechanics required for operation exist only in cryogenic sub-Kelvin temperatures. Experiments were conducted typically at 15 mK [47], utilizing liquid helium cooling, whereas 300 mK has been the highest temperature achieved. This approach allowed small circuits to demonstrate the concept (low-temperature

prototypes of the future molecular systems). It has been shown that the bi-stable cellular automata can be switched and realized by electrons tunnel control, but it is not practical to construct large circuits in this way.

**Molecular QCA:** It is considered one of the most popular solutions proposed in terms of QCA physical implementation, and it depends on individual molecules acting as cells. The smallest and most performing QCA cell can be performed with a molecular system. Because many molecules are in nanoscale, the device's density for the chip can increase significantly, leading to highly complex digital systems. In addition, theoretical frequencies are estimated up to THz, still assuming operating temperature at a non-cryogenic [39, 48]

**Semiconductor QCA:** The implementation of semiconductors for electrostatic cells ensures a comprehensive manufacturing process for QCA circuits, as the industry now has many years of experience in continuous improvement of processes. The biggest challenge here is to achieve a very small feature size so that the circuits operate at temperatures over the sub-Kelvin. The future lithography process may be small enough to enable a somewhat higher temperature, up to about 77 Kelvin, which can be acceptable in a supercomputer. The imaginable application is the traditional part of the quantum computer, with the modern cooling system [39].

**Magnetic QCA:** Another kind of QCA which stores data utilizing bistable magnetic cells and moves data between cells by utilizing the magnetic coupling. The advantages of this type are relatively large feature sizes and the availability of additional quantum effects at high temperatures, which in turn simplifies the process of manufacturing. There have been some suggestions for the implementation of magnetic QCA, but it is common for all of them to have restricted operating speed, for nano-magnets ranging from 10 to 100 MHz [39].

### **5** Power Dissipation

power dissipation is a very important issue in all electronic devices, and because QCA is a new technology for design electronic circuits so it's very important to study the above feature in order to get minimum power dissipation. Dissipated power in QCA designs was calculated by [49, 50] and several attempts to design QCA based gates and circuits with minimum power consumption such as [3, 51-57]. Thermodynamic analysis for reversible computing designed by QCA technology in [58], a mechanical model of energy in QCA [59], dissipated power in the clocking wires was analysed by [60]. In 2011, a new tool (QCAPro) was presented by S. Srivastava et al [61], this most common tool used to estimate the switching power loss in QCA and polarization error. Data flow algorithm in QCA circuits was proposed in [62], this algorithm used to evaluate complex QCA designs and relies on the potential energy of QCA cell dots. Comprehensive analysis of power dissipation in QCA was introduced in [63].

The analysis of power consumption in QCA is very important since this technology has no current flow, so inspecting other causes for power dissipation can decrease the overall power consumption of the circuits.

### 6 Fault Tolerant, Defect and Testing

The basic QCA defects types (missing, displacement, and misaligned) were described and a testing diagram was proposed in [64-72], the effects of cells size scaling were investigated in [73, 74], characteristics analysis of defect tolerance in tile-based design in [30, 31] and sequential system in [33-35]. The consequences of timing errors and clock shifts were simulated at [75-78], tolerance of general displacement in [79-81]. The probability of fault switching specified by utilizing probabilistic networks in [82], thermal robustness schemes of wire crossing in [9, 10], the fault masking was taken at the logic level in a crossbar-based programmable logic array (PLA) in [83] and the possibility of applying the N-detect test in error testing to QCA designs in [84]. The faults in one-dimensional logically reversible QCA arrays were studied in [85-87] using the vital nature of gates to greatly simplify testing. Test pattern generation was developed for synthesis QCA logic in [88-90]. To detect run-time errors in the system, support for totally self-checking (TSC) tuning tool in threshold logic circuits was introduced in [91]. Block gates were presented for fault tolerance in [92-94] and triple modular redundancy with shifted operands as a fault tolerant technique was proposed to improve circuit in [95].

On the other hand, some paper discussed the reliability of QCA circuit [93, 96, 97], most of them used method called Probabilistic Transfer Matrix (PTM).

All the aspects discussed above are still speculations of the defects and faults and highlighted expected problems. The implementation of QCA technology in commercial chips will open this research scope widely.

### 7 Digital Design

In addition to developing basic implementation technology, there has been worthy research in the design of circuits and systems using QCA. The goal of the early research is to shorten the time needed to master the technique, using characteristics from physical design to high-level system design; sub-gate level pipelines, coplanar wire crossing,

memory-in-motion paradigms, and processing-in-wire which enable low cost logic are new design challenges [39]. Programmable Logic nano-scale circuits and designs should endure higher rates of imperfections than the present circuits, and the required redundancy can be adaptably supplied by a programmable processing platform. A reconfigurable logic for QCA has been presented in [11, 83, 98-101].

#### 7.1 Simple processor

Besides the basic logic, more sophisticated designs have been proposed for QCA, aimed to carry out the tasks of signal processing. Where basic arithmetic circuits for example adders and multipliers, using majority gate in 3-input and complex form, was introduced in [102-105]. Then this arithmetic circuit became faster, smaller and simple [106-108] after introducing majority gate with 5-input (Maj-5) [109]. For telecommunications issues, a serial bit-stream analyser (SBSA) was introduced in [27, 110]. For image processing, a Single Instruction Multiple Data (SIMD) arrays propagated instruction processor (PIP) in [111]. The hybrid architecture of Fast Fourier Transform (FFT) with data permutation produced utilizing QCA by [112] and basic stochastic computing blocks for signal processing in [113]. A microprocessor with a general purpose such as Simple12 was proposed in [21, 22, 77, 114-116] with universal clocking floorplan, and a design depending on accumulator architecture in [117-126]. QCA based FPGA or its building block (CLB) have been presented in [127-137].

#### 7.2 Sequential Circuit

Many researchers focus on sequential circuit based QCA. An empirical demonstration of a clocked QCA shift register (SR) with two-stage and utilize it to simulate the operation of SR with multi-stage [138]. Analysis with detail for sequential circuits design in QCA has been done in [33], a method of falling edge triggered and provide a detailed analysis of circuits designed in QCA was proposed in [139]. QCA synchronous counters in a single layer using T flip-flop [140] and using JK flip-flop [141]. QCA dividers presented in [142]. 4-bit and 8-bit Universal shift register (USR) using new QCA D flip-flop and multiplexer were proposed in [143], new n-bit synchronous counter using new level-sensitive flip-flop introduced in [144, 145]. 4-bit synchronous counter with low cost and overcome some previous limitation introduced in [146].

Adapting the conventional logic design techniques to design sequential circuits in QCA technology needs to be avoided by researchers. The inherent capabilities of QCA technology need to be considered in future designs.

#### 7.3 Memory Unit

There is no doubt that the memory is very important in digital systems and since the QCA system is one of the modern systems in the design of digital circuits, the researchers focus on the memories and how to implement it in the QCA. Despite the fact that QCA is innately a self-latching technology, where even basic wires work as shift registers, a few universally useful structures have been proposed to empower conventional RAM type addressable memory. The most presented designs circulate bits stored continuously inside wire loop in QCA, the value refreshing dynamically, and producing a serial memory [32, 147, 148], a completely parallel memory unit with one bit for every loop [24, 117], or hybrid parallel-serial [149, 150]. More complex memory, H-structured, and a similar implementation model were proposed in [151, 152]. In addition loop-based approach for QCA memory implementation, new approach was introduced in QCA called line-based memory [153, 154] but it required special timing and clocking zones.

A scheme to investigate the basic memory structures timing utilizing Verilog modelling has been introduced in [155]. QCA memory unit without crossover having set/reset ability was introduced in [53, 156-159] while [160] introduces same memory cell but without ability for resetting and setting. Another type of memory called Content Addressable Memory (CAM) was introduced in QCA by [161-164]. CAM is a kind of memory where the input is a data word rather than memory address as in RAM. CAM looks for the data word to verify if it is saved anywhere in it. CAM gives the position where an input word can be found. CAM is frequently utilized in network switches.

Memory circuits in both types not optimized enough [165] so attention should be paid to use the inherent capabilities of QCA circuit for building optimal memories as done before in many previous circuits such as XOR circuit [166] and multiplexer [55].

### 8 Conclusions

This paper presents a review for the researches that focused on the QCA technology and gives extensive detail about this new nano-technique. In addition, previously published research has been classified as a basic base for researchers wishing to expand into a specific field within this technique. QCA technology needs a lot of work to be a successful alternative to the CMOS technology. Many challenges in this field need more considerations; one important aspect is the interface of QCA circuits with other devices and circuits, the multi-layer physical implementation also needs lighter on. QCA technology has inherent capabilities for digital circuit design without following any Boolean function. This approach is done before in literature for designing many important circuits such as XOR and MUX. Although memory circuits are very important in digital design, it is not optimized enough, so inherent capabilities can be used to build memory circuits or its building blocks.

**Acknowledgment:** The authors would like to thank Dr. Danial MD Nor, FKEE department, UTHM for his notes and help to check paper similarity.

### References

- [1] F. Ahmad, "An optimal design of QCA based 2 n :1/1:2 n multiplexer/demultiplexer and its efficient digital logic realization," *Microprocessors and Microsystems*, vol. 56, pp. 64-75, 2018.
- [2] R. W. Keyes and R. Landauer, "Minimal Energy Dissipation in Logic," *IBM Journal of Research and Development*, vol. 14, pp. 152-157, 1970.
- [3] A. Sadoghifar and S. R. Heikalabad, "A Content-Addressable Memory structure using quantum cells in nanotechnology with energy dissipation analysis," *Physica B: Condensed Matter*, vol. 537, pp. 202-206, 2018.
- [4] S. Angizi, E. Alkaldy, N. Bagherzadeh, and K. Navi, "Novel Robust Single Layer Wire Crossing Approach for Exclusive OR Sum of Products Logic Design with Quantum-Dot Cellular Automata," *Journal of Low Power Electronics*, vol. 10, pp. 259-271, 2014.
- [5] M. Mohammadi, S. Gorgin, and M. Mohammadi, "Design of non-restoring divider in quantum-dot cellular automata technology," *IET Circuits, Devices & Systems*, vol. 11, pp. 135-141, 2017.
- [6] A. Esam, *Digital Circuits Design with Multi-Input Majority for Nanotechnology*: LAP Lambert Academic Publishing, 2014.
- [7] C. H. Bennett, "Logical Reversibility of Computation," *IBM Journal of Research and Development*, vol. 17, pp. 525-532, 1973.
- [8] E. Alkaldy, "Circuit Design with Multi-input Majority Function for QCA and Nanotechnologies," PhD Thesis, Shahid Beheshti University, 2014.
- [9] S. Bhanja, M. Ottavi, F. Lombardi, and S. Pontarelli, "QCA Circuits for Robust Coplanar Crossing," *Journal of Electronic Testing*, vol. 23, pp. 193-210, 2007/06/01 2007.
- [10] S. Bhanja, M. Ottavi, F. Lombardi, and S. Pontarelli, "Novel designs for thermally robust coplanar crossing in QCA," in *Proceedings of the Design Automation & Test in Europe Conference*, 2006, p. 6 pp.
- [11] C. R. Graunke, D. I. Wheeler, D. Tougaw, and J. D. Will, "Implementation of a crossbar network using quantumdot cellular automata," *IEEE Transactions on Nanotechnology*, vol. 4, pp. 435-440, 2005.
- [12] A. Chaudhary, D. Z. Chen, H. Xiaobo Sharon, K. Whitton, M. Niemier, and R. Ravichandran, "Eliminating wire crossings for molecular quantum-dot cellular automata implementation," in *ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design*, 2005, pp. 565-571.
- [13] M. Niemier, A. Rodrigues, and P. Kogge, "A potentially implementable fpga for quantum dot cellular automata," *Ist workshop on NOn Silicon Computation*, pp. 38-45, 2002.
- [14] S.-H. Shin, J.-C. Jeon, and K.-Y. Yoo, "Design of Wire-Crossing Technique Based on Difference of Cell State in Quantum-Dot Cellular Automata," *International Journal of Control and Automation*, vol. 7, pp. 153-164, 2014.
- [15] V. K. Mishra and H. Thapliyal, "Heuristic Based Majority/Minority Logic Synthesis for Emerging Technologies," presented at the 2017 30th International Conference on VLSI Design and 2017 16th International Conference on Embedded Systems (VLSID), 2017.
- [16] E. Alkaldy, A. H. Majeed, M. S. bin Zainal, and D. Bin Md Nor, "Optimum multiplexer design in quantum-dot cellular automata," *Indonesian Journal of Electrical Engineering and Computer Science*, vol. 17, pp. 148-155, 2020.
- [17] Ali H. Majeed, E. AlKaldy, MSB Zainal, and Danial BMD Nor, "A new 5-input Majority Gate Without Adjacent Inputs Crosstalk Effect in QCA Technology," *Indonesian Journal of Electrical Engineering and Computer Science*, vol. 14, pp. 1159-1164, 2019.
- [18] R. Akeela and M. Wagh, "A Five-input Majority Gate in Quantum-dot Cellular Automata," *Technical Proceedings of the 2011 NSTI Nanotechnology Conference and Expo, NSTI-Nanotech 2011*, vol. 2, 01/01 2011.
- [19] G. Toth, "Correlation And Coherence in Quantum -dot Cellular Automata. Ph.D Dissertation," in USA, 2000.

- [20] P. D. Tougaw and C. S. Lent, "Dynamic behavior of quantum cellular automata," *J of applied physics*, vol. 80, pp. 4722-4736, 1996.
- [21] M. T. Niemier and P. M. Kogge, "Designing Digital Systems in Quantum Cellular Automata," Notre Dame, 2004.
- [22] M. T. Niemier, M. J. Kontz, and P. M. Kogge, "A design of and design tools for a novel quantum dot based microprocessor," in *Proceedings 37th Design Automation Conference*, 2000, pp. 227-232.
- [23] R. Tang, F. Zhang, and Y.-B. Kim, "Design metal-dot based QCA circuits using SPICE model," *Microelectronics Journal*, vol. 37, pp. 821-827, 2006.
- [24] K. Walus, T. J. Dysart, G. A. Jullien, and R. A. Budiman, "QCADesigner: a rapid design and Simulation tool for quantum-dot cellular automata," *IEEE Transactions on Nanotechnology*, vol. 3, pp. 26-31, 2004.
- [25] M. Ottavi, L. Schiano, F. Lombardi, and D. Tougaw, "HDLQ: A HDL environment for QCA design," J. Emerg. Technol. Comput. Syst., vol. 2, pp. 243-261, 2006.
- [26] E. Alkaldy, M. Eshghi, L. Kadhom, and K. Navi, "Quantum Dot Cellular Automata models using VHDL-AMS," *Journal of Babylon University\_Iraq*, vol. 22, pp. 54-59, 2014.
- [27] S. C. Henderson, E. W. Johnson, J. R. Janulis, and P. D. Tougaw, "Incorporating standard CMOS design Process methodologies into the QCA logic design process," *IEEE Transactions on Nanotechnology*, vol. 3, pp. 2-9, 2004.
- [28] J. Huang, M. Momenzadeh, L. Schiano, M. Ottavi, and F. Lombardi, "Tile-based QCA design using majoritylike logic primitives," *J. Emerg. Technol. Comput. Syst.*, vol. 1, pp. 163-185, 2005.
- [29] J. Huang, M. Momenzadeh, L. Schiano, and F. Lombardi, "Simulation-based design of modular QCA Circuits," in *5th IEEE Conference on Nanotechnology*, 2005., 2005, pp. 533-536 vol. 2.
- [30] H. Jing, M. Momenzadeh, and F. Lombardi, "Defect Tolerance of QCA Tiles," in *Proceedings of the Design Automation & Test in Europe Conference*, 2006, pp. 1-6.
- [31] J. Huang, M. Momenzadeh, and F. Lombardi, "On the Tolerance to Manufacturing Defects in Molecular QCA Tiles for Processing-by-wire," *Journal of Electronic Testing*, vol. 23, pp. 163-174, 2007/06/01 2007.
- [32] V. Vankamamidi, M. Ottavi, and F. Lombardi, "Tile-based design of a serial memory in QCA," presented at the Proceedings of the 15th ACM Great Lakes symposium on VLSI, Chicago, Illinois, USA, 2005.
- [33] J. Huang, M. Momenzadeh, and F. Lombardi, "Design of sequential circuits by quantum-dot cellular automata," *Microelectronics Journal*, vol. 38, pp. 525-537, 2007.
- [34] M. Momenzadeh, J. Huang, and F. Lombardi, "Defect characterization and tolerance of QCA sequential devices and circuits," in 20th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (DFT'05), 2005, pp. 199-207.
- [35] J. Huang, M. Momenzadeh, and F. Lombardi, "Analysis of missing and additional cell defects in sequential quantum-dot cellular automata," *Integration, the VLSI Journal*, vol. 40, pp. 503-515, 2007.
- [36] M. Choi, Z. Patitz, B. Jin, F. Tao, N. Park, and M. Choi, "Designing layout-timing independent quantum-dot cellular automata (QCA) circuits by global asynchrony," *Journal of Systems Architecture*, vol. 53, pp. 551-567, 2007.
- [37] M. Choi, M. Choi, Z. Patitz, and N. Park, "Efficient and Robust Delay-Insensitive QCA (Quantum-Dot Cellular Automata) Design," in 2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2006, pp. 80-88.
- [38] C. Minsu and P. Nohpill, "Locally synchronous, globally asynchronous design for quantum-dot cellular automata (LSGA QCA)," in *5th IEEE Conference on Nanotechnology*, 2005., 2005, pp. 121-124 vol. 1.
- [39] I. Hänninen, "Computer Arithmetic on Quantum-Dot Cellular Automata Nanoechnology," Ph.D thesis. Tampere University of Technology, 2009.
- [40] G. H. Bernstein, "Quantum-dot cellular automata by electric and magnetic field coupling," in *Proceedings of the IEEE 2003 Custom Integrated Circuits Conference*, 2003., 2003, pp. 223-229.
- [41] T. Cole and J. C. Lusth, "Quantum-dot cellular automata," *Prog. Quantum Electron*, vol. 25, pp. 165–189, 2001.
- [42] J. C. Lusth, C. B. Hanna, and J. C. D. 1.-V. elez, "Eliminating non-logical states from linear quantum-dot-cellular automata," *Microelectron. J*, vol. 32, pp. 81–84, 2001.
- [43] D. P. Kelly and J. C. Lusth, "Logic devices for partitioned quantum-dot cells," in *Proceedings of the 2001 1st IEEE Conference on Nanotechnology. IEEE-NANO 2001 (Cat. No.01EX516)*, 2001, pp. 374-379.
- [44] L. Jie and J. C. Lusth, "3-dimensional configuration to promote timely settling of quantum-dot cellular automata," in 2003 Third IEEE Conference on Nanotechnology, 2003. IEEE-NANO 2003., 2003, pp. 770-773 vol. 2.
- [45] E. R. Schuchman and J. C. Lusth, "Computing with restricted minima systems," in *Proceedings of the 2nd IEEE Conference on Nanotechnology*, 2003, pp. 359-362.
- [46] K. Walus, R. A. Budiman, and G. A. Jullien, "Split current quantum-dot cellular automata-modeling and simulation," *IEEE Transactions on Nanotechnology*, vol. 3, pp. 249-255, 2004.
- [47] K. K. Yadavalli, A. O. Orlov, J. P. Timler, C. S. Lent, and G. L. Snider, "Fanout gate in quantum-dot cellular automata," *Nanotechnology*, vol. 18, p. 375401, 2007.

- [48] M. Graziano, A. Pulimeno, R. Wang, X. Wei, M. R. Roch, and G. Piccinini, "Process Variability and Electrostatic Analysis of Molecular QCA," *J. Emerg. Technol. Comput. Syst.*, vol. 12, pp. 1-23, 2015.
- [49] J. Timler and C. S. Lent, "Power gain and dissipation in quantum-dot cellular automata," *Journal of Applied Physics*, vol. 91, pp. 823-831, 2002.
- [50] E. N. Ganesh, "Power Analysis of Quantum Cellular Automata Circuits," *Procedia Materials Science*, vol. 10, pp. 381-394, 2015.
- [51] M. Abdullah-Al-Shafi, A. N. Bahar, M. A. Habib, M. M. R. Bhuiyan, F. Ahmad, P. Z. Ahmad, *et al.*, "Designing single layer counter in quantum-dot cellular automata with energy dissipation analysis," *Ain Shams Engineering Journal*, 2017.
- [52] A. N. Bahar, S. Waheed, N. Hossain, and M. Asaduzzaman, "A novel 3-input XOR function implementation in quantum dot-cellular automata with energy dissipation analysis," *Alexandria Engineering Journal*, 2017.
- [53] M. B. Khosroshahy, M. H. Moaiyeri, K. Navi, and N. Bagherzadeh, "An energy and cost efficient majoritybased RAM cell in quantum-dot cellular automata," *Results in Physics*, vol. 7, pp. 3543-3551, 2017.
- [54] M. Naji Asfestani and S. Rasouli Heikalabad, "A unique structure for the multiplexer in quantum-dot cellular automata to create a revolution in design of nanostructures," *Physica B: Condensed Matter*, vol. 512, pp. 91-99, 2017.
- [55] M. Naji Asfestani and S. Rasouli Heikalabad, "A novel multiplexer-based structure for random access memory cell in quantum-dot cellular automata," *Physica B: Condensed Matter*, vol. 521, pp. 162-167, 2017.
- [56] S. R. Kassa, R. K. Nagaria, and R. Karthik, "Energy efficient neoteric design of a 3-input Majority Gate with its implementation and physical proof in Quantum dot Cellular Automata," *Nano Communication Networks*, vol. 15, pp. 28-40, 2018.
- [57] R. Sherizadeh and N. J. Navimipour, "Designing a 2-to-4 decoder on nanoscale based on quantum-dot cellular automata for energy dissipation improving," *Optik*, vol. 158, pp. 477-489, 2018.
- [58] H. Jing, M. Xiaojun, and F. Lombardi, "Energy Analysis of QCA Circuits for Reversible Computing," in 2006 Sixth IEEE Conference on Nanotechnology, 2006, pp. 39-42.
- [59] X. Ma, J. Huang, and F. Lombardi, "A model for computing and energy dissipation of molecular QCA devices and circuits," *ACM Journal on Emerging Technologies in Computing Systems*, vol. 3, pp. 1-30, 2008.
- [60] E. P. Blair, E. Yost, and C. S. Lent, "Power dissipation in clocking wires for clocked molecular quantum-dot cellular automata," *Journal of Computational Electronics*, vol. 9, pp. 49-55, 2009.
- [61] S. Srivastava, A. Asthana, S. Bhanja, and S. Sarkar, "QCAPro An error-power estimation tool for QCA circuit design," in *2011 IEEE International Symposium of Circuits and Systems (ISCAS)*, 2011, pp. 2377-2380.
- [62] T. Purkayastha, T. Chattopadhyay, D. De, and A. Mahata, "Realization of Data Flow in QCA Tile Structure Circuit by Potential Energy Calculation," *Procedia Materials Science*, vol. 10, pp. 353-360, 2015.
- [63] S. Sheikhfaal, S. Angizi, S. Sarmadi, M. Hossein Moaiyeri, and S. Sayedsalehi, "Designing efficient QCA logical circuits with power dissipation analysis," *Microelectronics Journal*, vol. 46, pp. 462-471, 2015.
- [64] M. B. Tahoori, H. Jing, M. Momenzadeh, and F. Lombardi, "Testing of quantum cellular automata," *IEEE Transactions on Nanotechnology*, vol. 3, pp. 432-442, 2004.
- [65] M. Momenzadeh, M. B. Tahoori, J. Huang, and F. Lombard, "Quantum cellular automata: new defects and faults for new devices," in *18th International Parallel and Distributed Processing Symposium*, 2004. *Proceedings.*, 2004, p. 207.
- [66] M. B. Tahoori, M. Momenzadeh, H. Jin, and F. Lombardi, "Defects and faults in quantum cellular automata at nano scale," in 22nd IEEE VLSI Test Symposium, 2004. Proceedings., 2004, pp. 291-296.
- [67] M. Momenzadeh, M. Ottavi, and F. Lombardi, "Modeling QCA defects at molecular-level in combinational circuits," in 20th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (DFT'05), 2005, pp. 208-216.
- [68] R. Farazkish, "A new quantum-dot cellular automata fault-tolerant full-adder," *J. Comput. Electron.*, vol. 14, pp. 506-514, 2015.
- [69] R. Farazkish and F. Khodaparast, "Design and characterization of a new fault-tolerant full-adder for quantumdot cellular automata," *Microprocessors and Microsystems*, vol. 39, pp. 426-433, 2015.
- [70] A. Roohi, R. F. DeMara, and N. Khoshavi, "Design and evaluation of an ultra-area-efficient fault-tolerant QCA full adder," *Microelectronics Journal*, vol. 46, pp. 531-542, 2015.
- [71] D. Kumar and D. Mitra, "Design of a practical fault-tolerant adder in QCA," *Microelectronics Journal*, vol. 53, pp. 90-104, 2016.
- [72] S. Seyedi and N. J. Navimipour, "Design and evaluation of a new structure for fault-tolerance full-adder based on quantum-dot cellular automata," *Nano Communication Networks*, vol. 16, pp. 1-9, 2018/06/01/ 2018.
- [73] M. Khatun, T. Barclay, I. Sturzu, and P. D. Tougaw, "Fault tolerance properties in quantum-dot cellular automata devices," *Journal of Physics D: Applied Physics*, vol. 39, p. 1489, 2006.
- [74] M. Momenzadeh, H. Jing, M. B. Tahoori, and F. Lombardi, "On the evaluation of scaling of QCA devices in the presence of defects at manufacturing," *IEEE Transactions on Nanotechnology*, vol. 4, pp. 740-743, 2005.

- [75] M. Ottavi, H. Hashempour, V. Vankamamidi, F. Karim, K. Walus, and A. Ivanov, "On the Error Effects of Random Clock Shifts in Quantum-dot Cellular Automata Circuits," in 22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems (DFT 2007), 2007, pp. 487-498.
- [76] F. Karim, M. Ottavi, H. Hashempour, V. Vankamamidi, K. Walus, A. Ivanov, et al., "Modeling and Evaluating Errors Due to Random Clock Shifts in Quantum-Dot Cellular Automata Circuits," *Journal of Electronic Testing*, vol. 25, pp. 55-66, 2009/02/01 2009.
- [77] K. Kyosun, W. Kaijie, and R. Karri, "Towards designing robust QCA architectures in the presence of sneak noise paths," in *Design, Automation and Test in Europe*, 2005, pp. 1214-1219 Vol. 2.
- [78] K. Kim, K. Wu, and R. Karri, "The Robust QCA Adder Designs Using Composable QCA Building Blocks," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 26, pp. 176-183, 2007.
- [79] F. Karim and K. Walus, "Characterization of the Displacement Tolerance of QCA Interconnects," in 2008 IEEE International Workshop on Design and Test of Nano Devices, Circuits and Systems, 2008, pp. 49-52.
- [80] G. Schulhof, K. Walus, and G. A. Jullien, "Simulation of random cell displacements in QCA," *J. Emerg. Technol. Comput. Syst.*, vol. 3, p. 2, 2007.
- [81] D. Milosavljevic and S. D. Cotofana, "A Method to Analyze the Fault Tolerance of Molecular Quantum-Dot Cellular Automata Systems," in *2006 International Semiconductor Conference*, 2006, pp. 399-402.
- [82] S. Bhanja and S. Sarkar, "Switching Error Modes of QCA Circuits," in 2006 Sixth IEEE Conference on Nanotechnology, 2006, pp. 383-386.
- [83] W. Rao, A. Orailoglu, and R. Karri, "Logic Level Fault Tolerance Approaches Targeting Nanoelectronics PLAs," in 2007 Design, Automation & Test in Europe Conference & Exhibition, 2007, pp. 1-5.
- [84] B. K. Sikdar, "Study of N-Detectability in QCA Designs," in 2006 15th Asian Test Symposium, 2006, pp. 183-188.
- [85] X. Ma, J. Huang, C. Metra, and F. Lombardi, "Testing Reversible 1D Arrays for Molecular QCA," in 2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, 2006, pp. 71-79.
- [86] X. Ma, J. Huang, C. Metra, and F. Lombardi, "Reversible and Testable Circuits for Molecular QCA Design," in *Emerging Nanotechnologies: Test, Defect Tolerance, and Reliability*, M. Tehranipoor, Ed., ed Boston, MA: Springer US, 2008, pp. 157-202.
- [87] X. Ma, J. Huang, C. Metra, and F. Lombardi, "Reversible Gates and Testability of One Dimensional Arrays of Molecular QCA," *Journal of Electronic Testing*, vol. 24, pp. 297-311, 2008/06/01 2008.
- [88] F. Karim, K. Walus, and A. Ivanov, "Testing of combinational majority and minority logic networks," in 2008 *IEEE 14th International Mixed-Signals, Sensors, and Systems Test Workshop*, 2008, pp. 1-6.
- [89] P. Gupta, N. K. Jha, and L. Lingappan, "Test Generation for Combinational Quantum Cellular Automata (QCA) Circuits," in *Proceedings of the Design Automation & Test in Europe Conference*, 2006, pp. 1-6.
- [90] P. Gupta, N. K. Jha, and L. Lingappan, "A Test Generation Framework for Quantum Cellular Automata Circuits," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 15, pp. 24-36, 2007.
- [91] R. Zhang and N. K. Jha, "Threshold/majority logic synthesis and concurrent error detection targeting nanoelectronic implementations," presented at the Proceedings of the 16th ACM Great Lakes symposium on VLSI, Philadelphia, PA, USA, 2006.
- [92] A. Fijany and B. N. Toomarian, "New Design for Quantum Dots Cellular Automata to obtain Fault Tolerant Logic Gates," *Journal of Nanoparticle Research*, vol. 3, pp. 27-37, 2001/02/01 2001.
- [93] B. Sen, Y. Sahu, R. Mukherjee, R. K. Nath, and B. K. Sikdar, "On the reliability of majority logic structure in quantum-dot cellular automata," *Microelectronics Journal*, vol. 47, pp. 7-18, 2016.
- [94] H. Hosseinzadeh and S. R. Heikalabad, "A novel fault tolerant majority gate in quantum-dot cellular automata to create a revolution in design of fault tolerant nanostructures, with physical verification," *Microelectronic Engineering*, vol. 192, pp. 52-60, 2018.
- [95] T. Wei, K. Wu, R. Karri, and A. Orailoglu, "Fault tolerant quantum cellular array (QCA) design using triple modular redundancy with shifted operands," in *Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference*, 2005., 2005, pp. 1192-1195 Vol. 2.
- [96] E. Alkaldy and K. Navi, "Reliability Study of Single Stage Multi-Input Majority Function for QCA," *International Journal of Computer Applications*, vol. 83, 2, 2013.
- [97] H. Jahanirad, K. Mohammadi, and P. Attarsharghi, "Sequential circuits reliability analysis using conditional probabilities," in *2011 19th Iranian Conference on Electrical Engineering*, 2011, pp. 1-4.
- [98] M. Crocker, X. S. Hu, M. Niemier, M. Yan, and G. Bernstein, "PLAs in Quantum-Dot Cellular Automata," *IEEE Transactions on Nanotechnology*, vol. 7, pp. 376-386, 2008.
- [99] H. Xiaobo Sharon, M. Crocker, M. Niemier, Y. Minjun, and G. Bernstein, "PLAs in quantum-dot cellular automata," in *IEEE Computer Society Annual Symposium on Emerging VLSI Technologies and Architectures (ISVLSI'06)*, 2006, p. 6 pp.
- [100] D. Tougaw, E. W. Johnson, and D. Egley, "Programmable Logic Implemented Using Quantum-Dot Cellular Automata," *IEEE Transactions on Nanotechnology*, vol. 11, pp. 739-745, 2012.

- [101] D. De, T. Purkayastha, and T. Chattopadhyay, "Design of QCA based Programmable Logic Array using decoder," *Microelectronics Journal*, vol. 55, pp. 92-107, 2016.
- [102] K. Walus, G. A. Jullien, and V. S. Dimitrov, "Computer arithmetic structures for quantum cellular automata," in *The Thrity-Seventh Asilomar Conference on Signals, Systems & Computers, 2003, 2003, pp. 1435-1439 Vol.2.*
- [103] W. J. Townsend and J. A. Abraham, "Complex gate implementations for quantum dot cellular automata," in *4th IEEE Conference on Nanotechnology*, 2004., 2004, pp. 625-627.
- [104] H. Cho and E. E. Swartzlander, "Adder and Multiplier Design in Quantum-Dot Cellular Automata," *IEEE Transactions on Computers*, vol. 58, pp. 721-727, 2009.
- [105] J. Xu and A. Wahab, "U-slot Circular Patch Antenna for WLAN Application," *TELKOMNIKA Indonesian Journal of Electrical Engineering*, pp. 323-328, 2015.
- [106] K. Navi, R. Farazkish, S. Sayedsalehi, and M. Rahimi Azghadi, "A new quantum-dot cellular automata fulladder," *Microelectronics Journal*, vol. 41, pp. 820-826, 2010.
- [107] M. R. Azghadi, O. Kavehei, and K. Navi, "A Novel Design for Quantum-dot Cellular Automata Cells and Full Adders," *Jornal of Applied Sciences*, vol. 7, pp. 3460-3468, / 2007.
- [108] S. Sayedsalehi, M. H. Moaiyeri, and K. Navi, "Novel Efficient Adder Circuits for Quantum-Dot Cellular Automata," *Journal of Computational and Theoretical Nanoscience*, vol. 8, pp. 1769-1775, 2011.
- [109] S. S. K. Navi, R. Farazkish, and M. R. Azghadi, "Five input majority gate, a new device for quantum-dot cellular automata," *Journal of Computational and Theoretical Nanoscience*, vol. 7, pp. 1546-1553, 2010.
- [110] J. R. Janulis, P. D. Tougaw, S. C. Henderson, and E. W. Johnson, "Serial bit-stream analysis using quantum-dot cellular automata," *IEEE Transactions on Nanotechnology*, vol. 3, pp. 158-164, 2004.
- [111] T. J. Fountain, "The design of highly-parallel image processing systems using nanoelectronic devices," in Computer Architecture for Machine Perception, 1997. CAMP 97. Proceedings. 1997 Fourth IEEE International Workshop on, 1997, pp. 210-219.
- [112] A. Fijany, B. Toomarian, and M. Spotnitz, "Novel highly parallel and systolic architectures using quantum-dot based hardware," *in Proc. Parallel Computing, Delft, the Netherlands, Aug. 17–20, 1999.*, 1999.
- [113] N. Yamamoto, H. Fujisaka, K. Haeiwa, and T. Kamio, "Nanoelectronic Circuits for Stochastic Computing," in 2006 Sixth IEEE Conference on Nanotechnology, 2006, pp. 306-309.
- [114] M. T. Niemier and P. M. Kogge, "Logic in wire: using quantum dots to implement a microprocessor," in Electronics, Circuits and Systems, 1999. Proceedings of ICECS '99. The 6th IEEE International Conference on, 1999, pp. 1211-1215 vol.3.
- [115] M. T. Niemier and P. M. Kogge, "Exploring and exploiting wire-level pipelining in emerging technologies," in *Proceedings 28th Annual International Symposium on Computer Architecture*, 2001, pp. 166-177.
- [116] N. M. T. and K. P. M., "Problems in designing with QCAs: Layout = Timing," *International Journal of Circuit Theory and Applications*, vol. 29, pp. 49-62, 2001.
- [117] K. Walus, G. Schulhof, and G. A. Jullien, "High Level Exploration of Quantum-Dot Cellular Automata (QCA)," in *Conference Record of the Thirty-Eighth Asilomar Conference on Signals, Systems and Computers, 2004.*, 2004, pp. 30-33 Vol.1.
- [118] K. Walus and G. A. Jullien, "Design Tools for an Emerging SoC Technology: Quantum-Dot Cellular Automata," *Proceedings of the IEEE*, vol. 94, pp. 1225-1244, 2006.
- [119] K. Walus, M. Mazur, G. Schulhof, and G. A. Jullien, "Simple 4-bit processor based on quantum-dot cellular automata (QCA)," in 2005 IEEE International Conference on Application-Specific Systems, Architecture Processors (ASAP'05), 2005, pp. 288-293.
- [120] V. Kanimozhi and R. Gowri Shankar, "Design and implementation of Arithmetic Logic Unit (ALU) using modified novel bit adder in QCA," in 2015 International Conference on Innovations in Information, Embedded and Communication Systems (ICHECS), 2015, pp. 1-6.
- [121] V. C. Teja, S. Polisetti, and S. Kasavajjala, "QCA based multiplexing of 16 arithmetic & logical subsystems-A paradigm for nano computing," in 2008 3rd IEEE International Conference on Nano/Micro Engineered and Molecular Systems, 2008, pp. 758-763.
- [122] B. Sen, M. Dutta, D. K. Singh, D. Saran, and B. K. Sikdar, "QCA multiplexer based design of reversible ALU," in 2012 IEEE International Conference on Circuits and Systems (ICCAS), 2012, pp. 168-173.
- [123] B. Sen, M. Dutta, M. Goswami, and B. K. Sikdar, "Modular Design of testable reversible ALU by QCA multiplexer with increase in programmability," *Microelectronics Journal*, vol. 45, pp. 1522-1532, 2014/11/01/ 2014.
- [124] T. N. Sasamal, A. K. Singh, and A. Mohan, "Efficient design of reversible alu in quantum-dot cellular automata," *Optik - International Journal for Light and Electron Optics*, vol. 127, pp. 6172-6182, 2016.
- [125] T. N. Sasamal, A. Mohan, and A. K. Singh, "Efficient Design of Reversible Logic ALU Using Coplanar Quantum-Dot Cellular Automata," *Journal of Circuits, Systems and Computers*, vol. 27, p. 1850021, 2018.
- [126] P. Z. Ahmad, S. M. K. Quadri, F. Ahmad, A. N. Bahar, G. M. Wani, and S. M. Tantary, "A novel reversible logic gate and its systematic approach to implement cost-efficient arithmetic logic circuits using QCA," *Data Brief*, vol. 15, pp. 701-708, Dec 2017.

- [127] M. T. Niemier and A. Rodrigues, "A Potentially Implementable FPGA for Quantum-Dot Cellular Automata," 2002.
- [128] T. Lantz and E. Peskin, "A QCA Implementation of a Configurable Logic Block for an FPGA," in 2006 IEEE International Conference on Reconfigurable Computing and FPGA's (ReConFig 2006), 2006, pp. 1-10.
- [129] M. A. Amiri, M. Mahdavi, and S. Mirzakuchaki, "QCA implementation of a MUX-Based FPGA CLB," in 2008 International Conference on Nanoscience and Nanotechnology, 2008, pp. 141-144.
- [130] H. Thapliyal and N. Ranganathan, "Concurrently testable FPGA design for molecular QCA using conservative reversible logic gate," in 2009 IEEE International Symposium on Circuits and Systems, 2009, pp. 1815-1818.
- [131] C. C. Tung, R. B. Rungta, and E. R. Peskin, "Simulation of a QCA-based CLB and a multi-CLB application," in 2009 International Conference on Field-Programmable Technology, 2009, pp. 62-69.
- [132] M. Niamat, S. Panuganti, and T. Raviraj, "QCA design and implementation of SRAM based FPGA Configurable Logic Block," in 2010 53rd IEEE International Midwest Symposium on Circuits and Systems, 2010, pp. 837-840.
- [133] H. Balijepalli and M. Niamat, "Design of a novel Quantum-dot Cellular Automata Field Programmable Gate Array," in 22nd International Conference on Field Programmable Logic and Applications (FPL), 2012, pp. 611-614.
- [134] M. Kianpour and R. Sabbaghi-Nadooshan, "A conventional design for CLB implementation of a FPGA in quantum-dot cellular automata (QCA)," presented at the Proceedings of the 2012 IEEE/ACM International Symposium on Nanoscale Architectures, Amsterdam, The Netherlands, 2012.
- [135] M. Kianpour and R. Sabbaghi-Nadooshan, "A conventional design and simulation for CLB implementation of an FPGA quantum-dot cellular automata," *Microprocessors and Microsystems*, vol. 38, pp. 1046-1062, 2014.
- [136] M. kianpour and R. Sabbaghi-Nadooshan, "A novel quantum-dot cellular automata CLB of FPGA," *Journal of Computational Electronics*, vol. 13, pp. 709-725, 2014.
- [137] B. Sen, M. Goswami, S. Mazumdar, and B. K. Sikdar, "Towards modular design of reliable quantum-dot cellular automata logic circuit using multiplexers," *Computers & Electrical Engineering*, vol. 45, pp. 42-54, 2015.
- [138] A. O. Orlov, R. Kummamuru, R. Ramasubramaniam, C. S. Lent, G. H. Bernstein, and G. L. Snider, "Clocked quantum-dot cellular automata shift register," *Surface Science*, vol. 532-535, pp. 1193-1198, 2003.
- [139] X. Yang, L. Cai, X. Zhao, and N. Zhang, "Design and simulation of sequential circuits in quantum-dot cellular automata: Falling edge-triggered flip-flop and counter study," *Microelectronics Journal*, vol. 41, pp. 56-63, 2010/01/01/ 2010.
- [140] S. Angizi, M. H. Moaiyeri, S. Farrokhi, K. Navi, and N. Bagherzadeh, "Designing quantum-dot cellular automata counters with energy consumption analysis," *Microprocessors and Microsystems*, vol. 39, pp. 512-520, 2015/10/01/ 2015.
- [141] S. Sheikhfaal, K. Navi, S. Angizi, and A. H. Navin, "Designing High Speed Sequential Circuits by Quantum-Dot Cellular Automata: Memory Cell and Counter Study," *Quantum Matter*, vol. 4, pp. 190-197, // 2015.
- [142] S. Sayedsalehi, M. Rahimi Azghadi, S. Angizi, and K. Navi, "Restoring and non-restoring array divider designs in Quantum-dot Cellular Automata," *Information Sciences*, vol. 311, pp. 86-101, 2015.
- [143] T. Purkayastha, D. De, and T. Chattopadhyay, "Universal shift register implementation using quantum dot cellular automata," *Ain Shams Engineering Journal*, 2016.
- [144] M. M. Abutaleb, "Robust and efficient quantum-dot cellular automata synchronous counters," *Microelectronics Journal*, vol. 61, pp. 6-14, 2017/03/01/ 2017.
- [145] A. H. Majeed, E. Alkaldy, M. S. bin Zainal, and D. Bin Md Nor, "Synchronous Counter Design Using Novel Level Sensitive T-FF in QCA Technology," *Journal of Low Power Electronics and Applications*, vol. 9, 2019.
- [146] M. Sangsefidi, D. Abedi, E. Yoosefi, and M. Karimpour, "High speed and low cost synchronous counter design in quantum-dot cellular automata," *Microelectronics Journal*, vol. 73, pp. 1-11, 2018.
- [147] V. Vankamamidi, M. Ottavi, and F. Lombardi, "A Serial Memory by Quantum-Dot Cellular Automata (QCA)," *IEEE Transactions on Computers*, vol. 57, pp. 606-618, 2008.
- [148] D. Berzon and T. J. Fountain, "A memory design in QCAs using the SQUARES formalism," in *Proceedings Ninth Great Lakes Symposium on VLSI*, 1999, pp. 166-169.
- [149] M. Ottavi, S. Pontarelli, V. Vankamamidi, A. Salsano, and F. Lombardi, "QCA memory with parallel read/serial write: design and analysis," *IEE Proceedings - Circuits, Devices and Systems*, vol. 153, pp. 199-206, 2006.
- [150] M. Ottavi, V. Vankamamidi, F. Lombardi, and S. Pontarelli, "Novel memory designs for QCA implementation," in 5th IEEE Conference on Nanotechnology, 2005., 2005, pp. 545-548 vol. 2.
- [151] S. Frost, A. Rodrigues, A. Janiszewski, R. T. Rausch, and P. M. Kogge, "Memory in Motion: A Study of Storage Structures in QCA," 2002.
- [152] S. Frost, "Memory architecture for quantum-dot cellular automata," Master's thesis, Univ. Notre Dame, IN, USA, 2005.
- [153] B. Taskin and H. Bo, "Dual-Phase Line-Based QCA Memory Design," in 2006 Sixth IEEE Conference on Nanotechnology, 2006, pp. 302-305.

- [154] V. Vankamamidi, M. Ottavi, and F. Lombardi, "A line-based parallel memory for QCA implementation," *IEEE Transactions on Nanotechnology*, vol. 4, pp. 690-698, 2005.
- [155] M. Ottavi, L. Schiano, S. Pontarelli, V. Vankamamidi, and F. Lombardi, "Timing Verification of QCA Memory Architectures," in 2006 Sixth IEEE Conference on Nanotechnology, 2006, pp. 391-394.
- [156] S. Hashemi and K. Navi, "New robust QCA D flip flop and memory structures," *Microelectronics Journal*, vol. 43, pp. 929-940, 2012.
- [157] S. Angizi, S. Sarmadi, S. Sayedsalehi, and K. Navi, "Design and evaluation of new majority gate-based RAM cell in quantum-dot cellular automata," *Microelectronics Journal*, vol. 46, pp. 43-51, 2015.
- [158] A. H. Majeed, E. Alkaldy, M. Zainal, K. Navi, and D. Nor, *Optimal design of RAM cell using novel 2:1 multiplexer in QCA technology* vol. ahead-of-print: Circuit World, 2019.
- [159] A. Majeed, E. AlKaldy, and S. Albermany, "An energy-efficient RAM cell based on novel majority gate in QCA technology," *SN Applied Sciences \$V 1*, pp. 1-8, 2019.
- [160] K. Walus, A. Vetteth, G. A. Jullien, and V. S. Dimitrov, "RAM Design Using Quantum-Dot Cellular Automata," in Proc. Nanotechnology Conference and Trade Show, 2, pp. 160–163, 2003.
- [161] L. H. B. Sardinha, D. S. Silva, M. A. M. Vieira, L. F. M. Vieira, and O. P. Vilela Neto, "TCAM/CAM-QCA: (Ternary) Content Addressable Memory using Quantum-dot Cellular Automata," *Microelectronics Journal*, vol. 46, pp. 563-571, 2015.
- [162] S. R. Heikalabad, A. H. Navin, and M. Hosseinzadeh, "Content addressable memory cell in quantum-dot cellular automata," *Microelectronic Engineering*, vol. 163, pp. 140-150, 2016.
- [163] M. Bagherian Khosroshahy, M. Hossein Moaiyeri, and K. Navi, *Design and evaluation of a 5-input majority gate-based content-addressable memory cell in quantum-dot cellular automata*, 2017.
- [164] A. H. Majeed, B. Salih, M. S. bin Zainal, and D. Bin Md Nor, "Power Efficient Optimal Structure CAM-Cell in QCA Technology," *Indian Journal of Science and Technology*, vol. 12, 2019.
- [165] M. A. Dehkordi, A. S. Shamsabadi, B. S. Ghahfarokhi, and A. Vafaei, "Novel RAM cell designs based on inherent capabilities of quantum-dot cellular automata," *Microelectronics Journal*, vol. 42, pp. 701-708, 2011.
- [166] A. M. Chabi, A. Roohi, R. F. DeMara, S. Angizi, K. Navi, and H. Khademolhosseini, "Cost-efficient QCA reversible combinational circuits based on a new reversible gate," in 2015 18th CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2015, pp. 1-6.