

# Online Research @ Cardiff

This is an Open Access document downloaded from ORCA, Cardiff University's institutional repository: https://orca.cardiff.ac.uk/id/eprint/143156/

This is the author's version of a work that was submitted to / accepted for publication.

Citation for final published version:

Wang, Yaoqiang, Wang, Kaige, Li, Gen ORCID: https://orcid.org/0000-0002-0649-9493, Wu, Fengjiang, Wang, Kewen and Liang, Jun ORCID: https://orcid.org/0000-0001-7511-449X 2022. A generalized switched-capacitor step-up multi-level inverter employing single DC source. Journal of Power and Energy Systems 8 (2), pp. 439-451.

10.17775/CSEEJPES.2020.06280 file

Publishers page: https://doi.org/10.17775/CSEEJPES.2020.06280 <a href="https://doi.org/10.17775/CSEEJPES.2020.06280">https://doi.org/10.17775/CSEEJPES.2020.06280</a>

# Please note:

Changes made as a result of publishing processes such as copy-editing, formatting and page numbers may not be reflected in this version. For the definitive version of this publication, please refer to the published source. You are advised to consult the publisher's version if you wish to cite this paper.

This version is being made available in accordance with publisher policies.

http://orca.cf.ac.uk/policies.html for usage policies. Copyright and moral rights for publications made available in ORCA are retained by the copyright holders.



information services gwasanaethau gwybodaeth

# A Generalized Switched-Capacitor Step-up Multilevel Inverter Employing Single DC Source

Yaoqiang Wang, Senior Member, IEEE, Kaige Wang, Gen Li, Member, IEEE, Fengjiang Wu, Senior Member, IEEE, Kewen Wang, Jun Liang, Senior Member, IEEE

Abstract—In this paper, a new generalized step-up multilevel DC-AC converter is proposed, which is suitable for applications with low-voltage input sources such as photovoltaic power generation and electric vehicles. This inverter can achieve a high voltage gain by controlling the series-parallel conversion of DC power supply and capacitors. Only one DC voltage source and a few power devices are employed. The maximum output voltage and the number of output levels can be further increased through the switched-capacitor unit's extension and the submodule cascaded extension. Moreover, the capacitor voltages are self-balanced without complicated voltage control circuits. The complementary operating mechanism between each pair of switches simplifies the modulation algorithm. The inductive-load ability is fully taken into account in the proposed inverter. Additionally, a remarkable characteristic of the inverter is that the charging and discharging states among different capacitors are synchronous, which reduces the voltage ripple of the front-end capacitors. The circuit structure, the working principle, the modulation strategy, the capacitors and losses analysis are presented in detail. Afterwards, the advantages of the proposed inverter are analyzed by comparing with other recently proposed inverters. Finally, the steady-state and dynamic performance of the proposed inverter is verified and validated by simulation and experiment.

*Index terms*— Multilevel inverter, switched capacitor, single DC source, voltage self-balancing, modulation strategy.

#### I. INTRODUCTION

Nowadays, multilevel inverters (MLIs) have become a widespread power electronic equipment in energy conversion systems, such as renewable energy generation, electric vehicles (EVs) and motor drives [1]-[6]. Compared with the two-level inverter, MLIs can reduce the total harmonic distortion

This work was supported in part by the National Natural Science Foundation of China under Grant 51507155, and in part by the Youth key Teacher Project of Henan Higher Educational Institutions under Grant 2019GGJS011. (Corresponding author: Gen Li.)

(THD) of the output voltage by increasing the number of output voltage levels. Additionally, they are widely considered for their merits in low device stress voltage, low electromagnetic interference and small output filter size [7], [8].

Conventional MLIs can be classified as: neutral point clamped (NPC) inverter [9], [10], flying capacitor (FC) inverter [11], [12] and cascaded H-bridge (CHB) inverter [13], [14]. However, NPC and FC have complicated topologies and face the challenge of bus capacitors voltage balancing [9], [11]. CHB inverters need multiple isolated DC power supplies when the output voltage levels increases [15]. In addition, numerous novel MLIs have been proposed to integrate more power sources and loads. The improvement of these MLIs focuses on increasing the output voltage levels, reducing the components, and simplifying the modulation strategy. Asymmetric multilevel inverters proposed in [14] and [16] use unbalanced DC voltage sources to reduce the number of power devices. However, multiple isolated DC sources are required to supply each conversion cell. Hybrid topologies, composed of different types of MLIs, such as NPC, FC and T-type, have been analyzed in [17]. These topologies can reduce the components, and therefore, reduce the capital cost. However, their modulation strategies are complicated.

In general, most of the DC voltage sources such as photovoltaic (PV) panels and batteries of EVs are in low-voltage [18]. However, traditional voltage-source inverters operate in the buck converter mode without the capability of voltage boosting [19]. Therefore, to achieve a desired AC output voltage in case of low-voltage DC supplies, one of the commonly used structures is to add a DC-DC boost converter to the frontend of the inverter. However, this two-stage structure leads to the increase of total losses and the decrease of efficiency [20].

Recently, to overcome the above-mentioned limitations that the inverter does not have independent boosting capabilities, MLIs integrating switched-capacitor (SC) have become an effective solution [21]-[24]. Switched-capacitor multilevel inverters (SCMLIs) are capable of producing a multilevel output voltage, which is several times of the DC input voltage thanks to the parallel charging and series discharging among the capacitors and DC power supplies. What's more, the capacitor voltage self-balancing can be achieved without complex voltage control circuits as the capacitors are always charged to a fixed voltage at specific phases of a period. Thus, the modulation strategy is simple. The MLI proposed in [22] combines the SC structure with the boost converter to achieve a considerable boosting capability. However, the inverter can only generate a five-level voltage which has a large harmonic

Y. Wang is with the School of Electrical Engineering, Zhengzhou University, Zhengzhou 450001, China, and also with the Henan Engineering Research Center of Power Electronics and Energy Systems, Zhengzhou 450001, China (e-mail: WangyqEE@163.com).

K. Wang is with Zhengzhou University, Zhengzhou 450001, China, and also with Zhoukou Power Supply Company, State Grid Henan Electric Power Co., Ltd., Zhoukou 466000, China (e-mail: Wangkg0919@163.com).

G. Li is with Cardiff University, Cardiff CF24 3AA, U.K. (e-mail: lig9@cardiff.ac.uk).

F. Wu is with the Department of Electrical Engineering, Harbin Institute of Technology, Harbin 150001, China (e-mail: shimeng@hit.edu.cn).

K. Wang is with the School of Electrical Engineering, Zhengzhou University, Zhengzhou 450001, China (e-mail: kwwang@zzu.edu.cn).

J. Liang is with Zhengzhou University, Zhengzhou 450001, China, and Cardiff University, Cardiff CF24 3AA, U.K. (e-mail: LiangJ1@cardiff.ac.uk).

content. In [23] and [24], the voltages of the two capacitors are charged to half of the DC source voltage to obtain a nine-level voltage. However, the maximum output voltage is only twice the input voltage, and the SC structures are fixed and difficult to extend.

To further increase the output voltage levels and the boost gain, many extended SCMLIs have been proposed. A sevenlevel inverter based on the front-end SC structure and backend H-bridge is proposed in [25]. This inverter can increase the output level and boost gain through its cascade extension. However, each submodule still requires an independent DC voltage source. The SCMLIs based on extendable SC are proposed in [26]-[29]. Only one DC source and several capacitors are used in these topologies. The output voltage levels and boost gain can be flexibly configured by extending the number of the SC units. Moreover, the capacitor voltage self-balancing is achieved. However, the topologies proposed in [26]-[28] still have inherent shortcomings that numerous power switches are needed. The topology proposed in [29] can reduce switches with the sacrifice of limiting the capability of integrating inductive loads.

Considering the above-mentioned challenges, this paper presents a generalized step-up SCMLI suitable for applications with low-voltage input DC sources such as PVs and EVs. This topology increases the output voltage levels and boost gain by expanding the SC unit. It can be used as an independent inverter due to its ability to integrate inductive loads. Moreover, the voltage of capacitors is self-balanced without complicated voltage balancing control. In addition, the working states between each pair of switches are complementary, and therefore, simplify the modulation strategy.

In Section II, the topology of the proposed inverter is presented first. Then, the operating principle and modulation strategy of a nine-level inverter with three SC units are analyzed in detail. The capacitor voltage self-balancing, the capacitance determining, and power losses analysis are conducted in Section III. Section IV gives a comparative study of the proposed inverter and analyzes its cascaded extension. The effectiveness and feasibility of the proposed inverter are verified by simulation and experiment in Section V.

#### II. PROPOSED GENERALIZED SCMLI

# A. Circuit Description

The proposed generalized SCMLI is shown in Fig. 1. The topology consists of a single DC voltage source  $V_{dc}$ , an extendable switched capacitor circuit and two half-bridge circuits. All switches are IGBT or MOSFET with anti-parallel diodes. The switches  $S_{i1}$ ,  $S_{i2}$  and diode  $D_i$  are used to control the series-parallel conversion of capacitors  $C_i$  (i = 2, 3, ..., n). The capacitor  $C_1$  is controlled by  $S_{12}$  and  $D_1$ . The switch  $S_0$ will only be turned on when the inverter outputs 0 and  $\pm V_{dc}$  to control the charging of capacitors. The switch pairs  $S_1$  and  $S_2$ , S<sub>3</sub> and S<sub>4</sub> form two half-bridge circuits for completing the positive and negative polarity conversion of the output voltage. The output voltage levels of the proposed inverter are determined by the number of the SC units. By controlling the series-parallel conversion of the power supply and capacitors,



Fig. 1. Generalized topology of the proposed SCMLI.

the inverter with n SC units can output a total of 2n+3 voltage levels, i.e.,  $0, \pm V_{dc}, \pm 2V_{dc}, \dots, \pm (n+1)V_{dc}$ . Moreover, the amplitude of the output voltage is (n+1) times of the DC input voltage. In this case, the number of required switches  $(N_{SW})$ , the diode  $(N_D)$ , and the total standing voltage (TSV, which is the sum of the voltage stress on all switches) can be expressed as follows:

$$N_{\rm SW} = 2n + 4, \qquad (1)$$

$$N_{\rm D} = n$$
, (2)  
TSV =  $7n + 3$ . (3)

$$\Gamma SV = 7n + 3. \tag{3}$$

# B. Operating Principle

In this study, the proposed nine-level inverter (n=3) is taken as an example to analyze its operating principle. Figs. 2(a)~(i) shows the nine operating modes when the inverter outputs different levels. In order to simplify the analysis, the influences of parasitic parameters for devices and the circuit are ignored. The capacitance is assumed to be large enough that the voltage fluctuations are negligible. The analysis is based on the condition that the inverter has entered into a steady state.

Mode 1 ( $V_{ab}=+4V_{dc}$ ): As shown in Fig. 2(a), the switches  $S_2$ ,  $S_3$ ,  $S_{12}$ ,  $S_{22}$  and  $S_{32}$  are turned ON, whereas the other switches are turned OFF. The diodes  $D_1$ ,  $D_2$  and  $D_3$  are reverse biased. The capacitors  $C_1$ ,  $C_2$  and  $C_3$  are discharged in series with the power source.

**Mode 2** ( $V_{ab}=+3V_{dc}$ ): As shown in Fig. 2(b), the switches  $S_2$ ,  $S_3$ ,  $S_{12}$ ,  $S_{22}$  and  $S_{31}$  are turned ON, the other switches are turned off. The diodes  $D_1$  and  $D_2$  are reverse biased, and the  $D_3$  is forward biased. The capacitor  $C_3$  is connected in parallel with  $C_2$ , and then  $C_2$  and  $C_3$  are discharged simultaneously in series with the power source  $V_{\rm dc}$  and capacitor  $C_1$ .

**Mode 3** ( $V_{ab}=+2V_{dc}$ ): As shown in Fig. 2(c), the switches  $S_2$ ,  $S_3$ ,  $S_{12}$ ,  $S_{21}$  and  $S_{31}$  are turned ON, the other switches are turned OFF. The diode  $D_1$  is reverse biased,  $D_2$  and  $D_3$  are forward biased. The capacitors  $C_1$ ,  $C_2$ , and  $C_3$  are connected in parallel, and then they are discharged simultaneously in series with the power source  $V_{\rm dc}$ .

**Mode 4** ( $V_{ab}=+V_{dc}$ ): As shown in Fig. 2(d), the switches  $S_0$ ,  $S_2$ ,  $S_3$ ,  $S_{21}$  and  $S_{31}$  are turned ON, the other switches are turned OFF. The diodes  $D_1$ ,  $D_2$  and  $D_3$  are forward biased. In this case, the capacitors C1, C2, and C3 are connected in paral-



Fig. 2. Nine operating modes of the proposed nine-level inverter (n=3). (a) Mode 1,  $V_{ab}=4V_{dc}$ . (b) Mode 2,  $V_{ab}=3V_{dc}$ . (c) Mode 3,  $V_{ab}=2V_{dc}$ . (d) Mode 4,  $V_{ab}=V_{dc}$ . (e) Mode 5,  $V_{ab}=0$ . (f) Mode 6,  $V_{ab}=-V_{dc}$ . (g) Mode 7,  $V_{ab}=-2V_{dc}$ . (h) Mode 8,  $V_{ab}=-3V_{dc}$ . (i) Mode 9,  $V_{ab}=-4V_{dc}$ .

TABLE I
OPERATING STATES OF SWITCHES, DIODES AND CAPACITORS

| Modes | Output              | ON-state switches and                                               | Capacitor<br>states |       |              |
|-------|---------------------|---------------------------------------------------------------------|---------------------|-------|--------------|
|       | voltage             | diodes                                                              | $C_1$               | $C_2$ | C3           |
| 1     | $4V_{ m dc}$        | $S_2$ , $S_3$ , $S_{12}$ , $S_{22}$ , $S_{32}$                      | D                   | D     | D            |
| 2     | $3V_{ m dc}$        | $S_2$ , $S_3$ , $S_{12}$ , $S_{22}$ , $S_{31}$ , $D_3$              | D                   | D     | D            |
| 3     | $2V_{ m dc}$        | $S_2, S_3, S_{12}, S_{21}, S_{31}, D_2, D_3$                        | D                   | D     | D            |
| 4     | $V_{ m dc}$         | $S_2$ , $S_3$ , $S_0$ , $S_{21}$ , $S_{31}$ , $D_1$ , $D_2$ , $D_3$ | C                   | C     | $\mathbf{C}$ |
| 5     | 0                   | $S_1, S_3, S_0, S_{21}, S_{31}, D_1, D_2, D_3$                      |                     |       |              |
| 6     | - $V_{ m dc}$       | $S_1, S_4, S_0, S_{21}, S_{31}, D_1, D_2, D_3$                      | C                   | C     | $\mathbf{C}$ |
| 7     | $-2V_{\mathrm{dc}}$ | $S_1, S_4, S_{12}, S_{21}, S_{31}, D_2, D_3$                        | D                   | D     | D            |
| 8     | $-3V_{ m dc}$       | $S_1, S_4, S_{12}, S_{22}, S_{31}, D_3$                             | D                   | D     | D            |
| 9     | $-4V_{ m dc}$       | $S_1, S_4, S_{12}, S_{22}, S_{32}$                                  | D                   | D     | D            |

The entry "C", "--", and "D" indicate that the capacitors are in charging, rest and discharging states, respectively.

lel with the power source. They are charged from the input voltage, and  $(V_{C1}=V_{C2}=V_{C3}=V_{dc})$ .

**Mode 5** ( $V_{ab}$ =0): As shown in Fig. 2(e), the switches  $S_1$ ,  $S_3$ ,  $S_0$ ,  $S_{21}$  and  $S_{31}$  are turned ON, the other switches are turned OFF. The diodes  $D_1$ ,  $D_2$  and  $D_3$  are all turned on.

Similarly, when the inverter works in mode 6 ( $V_{ab}$ =- $V_{dc}$ ), mode 7 ( $V_{ab}$ =-2 $V_{dc}$ ), mode 8 ( $V_{ab}$ =-3 $V_{dc}$ ) and mode 9 ( $V_{ab}$ =- $4V_{\rm dc}$ ) at the negative half-period, the operating states of the switches, diodes and capacitors in the SC circuit are the same as the mode 4 ( $V_{ab}=V_{dc}$ ), mode 3 ( $V_{ab}=2V_{dc}$ ), mode 2  $(V_{ab}=3V_{dc})$ , and mode 1  $(V_{ab}=4V_{dc})$  at the positive half-period. However, to reverse the output voltage, the switching states of the switches in the two half-bridge circuits are changed from turning on  $S_2$  and  $S_3$  ( $S_1$  and  $S_4$  are turned off) to turning on  $S_1$ and  $S_4$  ( $S_2$  and  $S_3$  are turned off). The operating modes of the inverter in the negative half period are shown in Figs.  $2(f)\sim(i)$ . Table I shows the operating states of switches, diodes and capacitors when the proposed inverter operates in different modes. It can be seen from the table that the switches  $S_1$  and  $S_2$ ,  $S_3$  and  $S_4$ ,  $S_0$  and  $S_{12}$ ,  $S_{21}$  and  $S_{22}$ ,  $S_{31}$  and  $S_{32}$  all work in pair switching modes, and the charging and discharging states of capacitors  $C_1$ ,  $C_2$  and  $C_3$  are synchronous.

It should be noted that the red solid lines in Fig. 2 only represent the current paths of the inverter in the corresponding operating modes, and they do not represent whether the switches are turned on or off. The reason why the operating states of other switches are set as shown in Table II is to minimize the switching times of switches during the mode switching (mode 4/mode 5 and mode 5/mode 6) of the inverter and therefore, to reduce the switching losses.



Fig. 3. PD-PWM control method for the proposed nine-level inverter (n=3).



Fig. 4. Logic scheme for the proposed nine-level inverter (n=3).

#### C. Modulation Strategy

There are many modulation techniques, such as the space vector modulation (SVM) [7], [30], the selective harmonic

elimination (SHE) [23], [31], and the phase disposition pulse width modulation (PD-PWM) [27], [28], which can be used to control multilevel inverters. In this study, considering its simple operation and a low THD, the phase disposition pulse width modulation (PD-PWM) is employed to analyze the modulation strategy of the proposed inverter.

Fig. 3 shows the PD-PWM control method of the proposed inverter. The eight triangular carrier waveforms  $e_1 \sim e_8$  with the same amplitude  $A_c$  and the same frequency  $f_c$  are sequentially stacked and compared with a sinusoidal reference waveform  $e_s=A_s\cdot\sin(2\pi f_{\rm ref})$  whose amplitude and frequency are  $A_s$  and  $f_{\rm ref}$ . Then, the obtained 8-channel original pulse waveforms  $u_1\sim u_8$  are combined with relevant logic to obtain gate pulse signals  $v_{\rm GS1}\sim v_{\rm GS32}$  to drive the switches. The specific logic scheme of the proposed inverter is shown in Fig. 4.

It is noted that some switch pairs working complementarily between two adjacent switches are used in the proposed inverter, i.e., the switch pairs  $S_1$  and  $S_2$ ,  $S_3$  and  $S_4$ ,  $S_0$  and  $S_{12}$ ,  $S_{21}$  and  $S_{22}$ ,  $S_{31}$  and  $S_{32}$ . Therefore, in practical applications, a dead time must be set for the switch pairs to avoid damaging the power supply and capacitors when the operating modes of the inverter are switched.

In the PD-PWM method, the modulation index is determined by the amplitude of the carrier and reference waveforms. The modulation index M for the proposed inverter (n=3) can be expressed as

$$M = \frac{A_{\rm s}}{4A_{\rm c}} \,. \tag{4}$$

The range of M is  $0 < M \le 1$ . The inverter outputs three levels when  $0 < M \le 0.25$ , five levels when  $0.25 < M \le 0.5$ , seven levels when  $0.5 < M \le 0.75$  and nine levels when  $0.75 < M \le 1$ .

#### III. CAPACITORS AND LOSSES ANALYSIS

#### A. Capacitors Voltage Self-Balancing

Maintaining the voltage balance of the capacitors is important to ensure the reliable operation of the inverter. There are several approaches to maintain the balance of capacitor voltages: adopting separate DC sources; using auxiliary voltage balancing circuits; and selecting redundant switching states. For the proposed inverter, the capacitor voltages can achieve self-balancing inherently in each half period through the mechanism of parallel charging and series discharging between the switched-capacitors and power source.

As shown in Fig. 2 and Table I, the capacitors  $C_1$ ,  $C_2$  and  $C_3$  are connected in parallel with the DC voltage source during the levels of 0 and  $\pm V_{\rm dc}$ . Considering that the parasitic resistance in each charging loop is very small, and therefore, the capacitors can be assumed to be instantaneously charged to the source voltage  $V_{\rm dc}$ . It should be noted that the instantaneous charging of capacitors may cause some electromagnetic interference problems because of spike currents. Switches may even be burned if the spike current is too large. However, the spike current can be suppressed by adopting quasi-resonant inductors.

Conversely, when the inverter outputs other voltage levels, all the three pre-charged capacitors will discharge in series with the DC voltage source. In this process, the voltage of the capacitors will continue to drop from their rated value ( $V_{dc}$ ) until the next charging cycle. In other words, whenever the inverter outputs the level of  $\pm V_{dc}$ , the capacitor will be charged to the input voltage and therefore, there is no continuous voltage deviation. Hence, in the proposed inverter, capacitor voltage can achieve self-balancing in each half period without involving complex voltage control circuits as the capacitors are always charged to a fixed voltage at specific phases of a period.

### B. Capacitance Determination

The continuous charging and discharging for capacitors may lead to voltage ripple. The quality of the output voltage waveform will be affected if the voltage ripple is too large. Therefore, it is important to determine a suitable capacitance to optimize the circuit volume and cost without affecting its performance.

Taking the proposed inverter (n=3) as an example. Fig. 2 and Table I show that the charging and discharging states of all capacitors in the inverter are synchronized. Therefore, when the inverter outputs  $2V_{dc}$ ,  $3V_{dc}$  and  $4V_{dc}$  in the positive half-period, the capacitors  $C_1$ ,  $C_2$  and  $C_3$  will have the same longest continuous discharging interval  $[\theta_1, \pi - \theta_1]$ . Moreover, the same continuous discharging interval also occurs in the negative half-period. In Fig. 3, the key modulation interval phase angles  $\theta_1$ ,  $\theta_2$  and  $\theta_3$  can be expressed as

$$\theta_1 = \arcsin\left(\frac{1}{4M}\right),$$
 (5)

$$\theta_2 = \arcsin\left(\frac{1}{2M}\right),$$
 (6)

$$\theta_3 = \arcsin\left(\frac{3}{4M}\right). \tag{7}$$

Therefore, the maximum continuous discharging amount  $\Box Q_{Ci}$  of the capacitor  $C_i$  (i = 1, 2, 3) can be calculated as

$$\Delta Q_{Ci} = \frac{1}{2\pi f_{\bullet}} \int_{\theta_{\rm i}}^{\pi - \theta_{\rm i}} i_{Ci} d\omega t, \qquad (8)$$

where  $f_0$  is the frequency of output voltage and  $i_{Ci}$  is the discharging current of capacitor  $C_i$ . It can be seen from Fig. 3 that the output voltage  $V_{ab}$  varies between  $V_{dc}$  and  $2V_{dc}$  in the intervals  $[\theta_1, \theta_2]$  and  $[\pi - \theta_2, \pi - \theta_1]$ ,  $V_{ab}$  varies between  $2V_{dc}$  and  $3V_{\rm dc}$  in the intervals  $[\theta_2, \theta_3]$  and  $[\pi - \theta_3, \pi - \theta_2]$ .  $V_{\rm ab}$  varies between  $3V_{\rm dc}$  and  $4V_{\rm dc}$  in the interval  $[\theta_3 \pi - \theta_3]$ . The duty ratio of the output level in each modulation interval can be calculated

$$D_{\rm DI} = 4M \sin \omega t \qquad \omega t \in [0, \theta_{\rm I}], \qquad (9)$$

$$D_{\rm D2} = 4M \sin \omega t - 1 \qquad \omega t \in [\theta_1, \theta_2], \qquad (10)$$

$$D_{D2} = 4M \sin \omega t - 1 \qquad \omega t \in [\theta_1, \theta_2], \qquad (10)$$

$$D_{D3} = 4M \sin \omega t - 2 \qquad \omega t \in [\theta_2, \theta_3], \qquad (11)$$

$$D_{D4} = 4M \sin \omega t - 3 \qquad \omega t \in [\theta_3, \pi - \theta_3]. \qquad (12)$$

$$D_{\text{D4}} = 4M \sin \omega t - 3 \qquad \omega t \in [\theta_3, \pi - \theta_3]. \tag{12}$$

Due to the quadrant symmetry of the output voltage of the inverter, the duty ratio  $D_{D2}$  in the interval  $[\theta_1, \theta_2]$  is the same as the interval  $[\pi - \theta_2, \pi - \theta_1]$ . The load current and voltage will be step-pulse waveforms if the inverter load is pure resistive with a value of  $R_0$ . According to the operating mode 3 of the inverter in Fig. 2(d), the discharging currents of capacitors  $C_1$ ,  $C_2$  and  $C_3$  are  $2V_{\rm dc}/(3R_{\rm o})$  when the output level is  $2V_{\rm dc}$ . When the output level is  $3V_{dc}$ , the discharging current of capacitor  $C_1$ is  $3V_{dc}/R_0$  and the discharging currents of  $C_2$  and  $C_3$  are  $3V_{\rm dc}/(2R_{\rm o})$ . When the output level is  $4V_{\rm dc}$ , the discharging currents of capacitors  $C_1$ ,  $C_2$  and  $C_3$  are  $4V_{\rm dc}/R_0$ . Therefore, the maximum continuous discharging amount  $\Box Q_{Ci}$  of the capacitor  $C_i$  can be further calculated as

$$\Delta Q_{C1} = \frac{2}{2\pi f_{o}} \left[ \int_{\theta_{i}}^{\theta_{2}} D_{D2} \frac{2V_{dc}}{3R_{o}} d\omega t + \int_{\theta_{2}}^{\theta_{3}} (1 - D_{D3}) \frac{2V_{dc}}{3R_{o}} d\omega t \right. \\
+ \int_{\theta_{2}}^{\theta_{3}} D_{D3} \frac{3V_{dc}}{R_{o}} d\omega t \left. \right] + \frac{1}{2\pi f_{o}} \left[ \int_{\theta_{3}}^{\pi - \theta_{3}} (1 - D_{D4}) \frac{3V_{dc}}{R_{o}} d\omega t \right. , (13) \\
+ \int_{\theta_{3}}^{\pi - \theta_{3}} D_{D4} \frac{4V_{dc}}{R_{o}} d\omega t \right] \\
\Delta Q_{C2} = \Delta Q_{C3} = \frac{2}{2\pi f_{o}} \left[ \int_{\theta_{i}}^{\theta_{2}} D_{D2} \frac{2V_{dc}}{3R_{o}} d\omega t + \int_{\theta_{2}}^{\theta_{3}} (1 - D_{D3}) \frac{2V_{dc}}{3R_{o}} d\omega t \right. \\
+ \int_{\theta_{2}}^{\theta_{3}} D_{D3} \frac{3V_{dc}}{2R_{o}} d\omega t \right] + \frac{1}{2\pi f_{o}} \left[ \int_{\theta_{3}}^{\pi - \theta_{3}} (1 - D_{D4}) \frac{3V_{dc}}{2R_{o}} d\omega t \right. \\
+ \int_{\theta_{3}}^{\pi - \theta_{3}} D_{D4} \frac{4V_{dc}}{R_{o}} d\omega t \right]$$

$$\left. (14) \right.$$

If the allowable voltage ripple of each capacitor cannot exceed 10% of its rated voltage, the capacitance of the capacitor in the inverter should satisfy

$$C_i \ge \frac{\Delta Q_{Ci}}{0.1 V_{Ab}}. (15)$$

Based on the above analysis, the three capacitors are discharged simultaneously because the charging and discharging states of different capacitors in the proposed inverter are synchronous. For instance, with an output level of  $2V_{dc}$  of the proposed inverter, capacitors  $C_2$  and  $C_3$  share 2/3 of the discharging amount for capacitor  $C_1$ . Therefore, compared with the solution in [29] which uses a single capacitor  $C_1$  to provide all the discharging amount to achieve the same output  $2V_{dc}$ . The proposed inverter alleviates the large discharging amount of front-end capacitors and therefore, reduces their voltage ripples. In fact, the discharging amount of different capacitors in the proposed inverter are almost the same. Therefore, capacitors with the same capacitance should be selected for practical applications.

From the above analysis, it can be seen that the continuous discharging period of capacitors is at the scale of a modulation cycle in the proposed inverter. Therefore, to limit the voltage ripple of capacitors and maintain the self-balancing voltage, a larger capacitance is needed compared with the inverter proposed in [32]-[33], which can achieve the voltage balance in a switching period. However, it should be emphasized that the number of output voltage levels and high boost gain are the advantages of the proposed inverter in this paper. Moreover, according to (15), the capacitors with a large capacitance help reduce the voltage ripples, but it may affect the power density, dimension and cost of the inverter. Therefore, in practical applications, the selection of the capacitors should be a trade-off between technical performance and power density, dimension and cost, which requires an optimal design. However, it should be highlighted that the parameter optimization design, although highly desirable to verify its performance, falls out of the scope of this work.

#### C. Power Losses Analysis

1) Switching Losses: The switching losses of the inverter can be calculated according to the charging and discharging processes of the parasitic capacitor in the switching devices. Based on the theory in [34], it is assumed that the capacitance of the parasitic capacitor is linear. When the switches are turned off, the voltage of the parasitic capacitor  $C_S$  is gradually charged from 0 to  $V_T$ , where  $V_T$  is the approximated maximum block voltage (MBV) of power switches. The MBV of each power switch in the proposed inverter is shown in Table II. When the switches are turned on, the parasitic capacitor is short-circuited with the on-resistance of the switching device, and all the electric energy stored inside  $C_S$  is consumed by the internal resistor in the form of heat. The energy losses of the power switches during each switching cycle can be expressed as

$$E_{\rm SW} = C_{\rm S} V_{\rm T}^2 \ . \tag{16}$$

TABLE II
THE MBV OF EACH SWITCH IN THE PROPOSED INVERTER

| Switches | $S_{12}, S_{21}, S_{22}, S_{31}, S_{32}$ | $S_0$        | $S_1, S_2, S_3, S_4$ |
|----------|------------------------------------------|--------------|----------------------|
| MBV      | $V_{ m dc}$                              | $3V_{ m dc}$ | $4V_{ m dc}$         |

Therefore, the switching losses of the power switches can be calculated as

$$P_{\rm SW} = C_{\rm S} V_{\rm T}^2 f_{\rm S} \,. \tag{17}$$

where  $f_S$  is the equivalent switching frequency. According to Fig. 3, in the intervals  $[0, \theta_1]$  and  $[\pi - \theta_1, \pi]$ , the switch  $S_1$  is repeatedly turned ON or OFF. In other intervals, the switch  $S_1$  remains ON or OFF. Therefore, the average number of switching transitions  $\overline{N_{S1}}$  in one period of the reference waveform is calculated as

$$\overline{N_{S1}} = \frac{2\theta_1}{2\pi} \cdot \frac{f_c}{f_{ref}} = \frac{\arcsin\left(\frac{1}{4M}\right)}{\pi} \cdot \frac{f_c}{f_{ref}}.$$
 (18)

From (18), the average number of switching transients is determined by the frequency modulation index  $f_c/f_{ref}$ . Due to the symmetry of the drive waveform of switches, the average number of switching transients of the switches  $S_2$ ,  $S_3$  and  $S_4$  are the same as  $S_1$ . Therefore, the equivalent switching frequency  $f_{Sk}$  of the switches  $S_k$  (k = 1, 2, 3, 4) is

$$f_{Sk} = \overline{N_{S1}} \cdot f_{\text{ref}} = \frac{\arcsin\left(\frac{1}{4M}\right)}{\pi} \cdot f_{c}. \tag{19}$$



Fig. 5. Equivalent discharging current path for each operating state. (a)  $V_{ab}=\pm V_{dc}$ . (b)  $V_{ab}=\pm 2V_{dc}$ . (c)  $V_{ab}=\pm 3V_{dc}$ . (d)  $V_{ab}=\pm 4V_{dc}$ .

TABLE III Equivalent Parasitic Parameters in Each Operating State

| j | $V_{{ m ab},j}$    | $V_{\mathrm{Deq},j}$ | $r_{\mathrm{eq},j}$                               |
|---|--------------------|----------------------|---------------------------------------------------|
| 1 | $\pm V_{ m dc}$    | $V_{ m F}$           | $2r_{\rm on}+r_{\rm D}$                           |
| 2 | $\pm 2 V_{\rm dc}$ | $2V_{ m F}$          | $3r_{\rm on}+r_{\rm D}/3+r_{\rm ESR}/3$           |
| 3 | $\pm 3V_{ m dc}$   | $V_{ m F}$           | $4r_{\text{on}}+r_{\text{D}}/2+3r_{\text{ESR}}/2$ |
| 4 | $\pm 4 V_{\rm dc}$ | 0                    | $5r_{\rm D}+3r_{\rm ESR}$                         |

According to equation (19), the switching losses of the switches  $P_{Sk}$  are given as

$$P_{Sk} = 16C_{\rm s}V_{\rm dc}^2 f_{\rm c} \cdot \frac{\arcsin\left(\frac{1}{4M}\right)}{\pi}.$$
 (20)

The same argument can be applied to other switches, and their switching losses can be calculated as

$$P_{S0} = 9P_{S12} = \frac{2 \arcsin\left(\frac{1}{2M}\right) - 2 \arcsin\left(\frac{1}{4M}\right)}{9C_{s}V_{dc}^{2}f_{c}} \cdot \frac{2 \arcsin\left(\frac{1}{2M}\right) - 2 \arcsin\left(\frac{1}{4M}\right)}{\pi}. \quad (21)$$

$$P_{S21} = P_{S22} = \frac{2 \arcsin\left(\frac{3}{4M}\right) - 2 \arcsin\left(\frac{1}{2M}\right)}{\pi}. \quad (22)$$

$$P_{S31} = P_{S32} = C_{s}V_{dc}^{2}f_{c} \cdot \frac{\pi - 2 \arcsin\left(\frac{3}{4M}\right)}{\pi}. \quad (23)$$

As a result, based on equations (20)-(23), the total switching losses of the proposed inverter are as follows:

$$P_{SW} = 4P_{Sk} + 10P_{S12} + 2P_{S11} + 2P_{S21}.$$
 (24)

2) Conduction Losses: The conduction losses of the inverter are caused by the parasitic parameters of switching devices and capacitors. Fig. 5 shows the equivalent discharging current path in each operating state of the proposed inverter

(n=3). The parasitic parameters of the equivalent circuit path are listed in Table III, wherein  $V_{\rm ab}$ ,  $V_{\rm Deq}$ ,  $r_{\rm eq}$  and  $R_{\rm o}$  are the output voltage, the equivalent voltage drop of the diode, the equivalent parasitic resistance of the power devices and the load resistance, respectively. In order to simplify the analysis, some assumptions are made: all switches have the same onstate internal resistance  $r_{\rm on}$ , and all diodes including the parallel diodes of switches have the same forward voltage drop  $V_{\rm F}$  and internal resistance  $r_{\rm D}$  and all capacitors have the same equivalent series resistance  $r_{\rm ESR}$ .

From the above analysis, the total conduction losses of the inverter can be calculated as

$$P_{\text{Cond}} = \frac{2}{\pi} \sum_{j=1}^{4} \left\{ \left[ (V_{\text{ab},j} - V_{\text{Deq},j}) / (r_{\text{eq},j} + R_{\text{o}}) \right]^{2} \times r_{\text{eq},j} \times \left[ D_{Dj} \cdot (\theta_{j} - \theta_{j-1}) + (1 - D_{Dj+1})(\theta_{j+1} - \theta_{j}) \right] \right\}. (25)$$

where  $D_{Dj}$  (j=1, 2, 3, 4) is the duty ratio of each modulation interval in equations (9)-(12), and  $D_{D5}=1$ .

*3) Ripple Losses:* The ripple losses of SCMLIs are caused by the fluctuations of capacitor voltages. From (8), the voltage ripples of the capacitors  $\Box V_{Ci}$  can be obtained by

$$\Delta V_{Ci} = \frac{1}{2\pi f_0 C_i} \int_{\theta_2}^{\pi - \theta_2} i_{Ci} d\omega t .$$
 (26)

Therefore, the ripple losses  $P_{Rip}$  of the proposed inverter can be calculated as

$$P_{\text{Rip}} = 2\sum_{i=1}^{3} C_i \Delta V_{C_i}^2 f_o.$$
 (27)

Finally, based on equations (24), (25) and (27), the total losses  $P_{\text{Loss}}$  and efficiency  $\eta$  of the proposed inverter can be calculated as

$$P_{\text{Loss}} = P_{\text{SW}} + P_{\text{Cond}} + P_{\text{Rip}} \,, \tag{28}$$

$$\eta = \frac{P_{\text{out}}}{P_{\text{in}}} = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{Loss}}},$$
 (29)

where  $P_{\text{in}}$  and  $P_{\text{out}}$  are the input and output power of the proposed inverter, respectively.

#### IV. TOPOLOGY COMPARISONS AND CASCADED EXTENSION

#### A. Comparative Study

In this section, in order to illustrate the pros and cons of the proposed inverter, a comprehensive comparison with other well-known SCMLIs in [25]-[29] has been made with the consideration of (2m+1) output voltage levels or m steps. As shown in Table IV, the comparison mainly focuses on the numbers of DC sources, capacitors, switches and diodes. In addition, the boost gain, the H-bridge's stress, and the inductive load ability are compared in detail as well. The comparison results of the number of power devices, including switch tubes and diodes, are further depicted in Fig. 6.

The switched capacitor structure proposed in [25] is inextensible and the number of output levels can only be increased by its cascaded extension. Although this extended structure with multiple input sources can reduce the number of capacitors, its boost gain is a constant 3 that cannot be further en-

TABLE IV
COMPARISON WITH OTHER TOPOLOGIES

| Parameters             | [25]          | [26]          | [27]          | [28]          | [29]               | Proposed     |
|------------------------|---------------|---------------|---------------|---------------|--------------------|--------------|
| Num. of DC sources     | m/3           | 1             | 1             | 1             | 1                  | 1            |
| Num. of capacitors     | 2m/3          | <i>m</i> -1   | <i>m</i> -1   | <i>m</i> -1   | <i>m</i> -1        | <i>m</i> -1  |
| Num. of switches       | 8 <i>m</i> /3 | 3 <i>m</i> +1 | 5 <i>m</i> -1 | 3 <i>m</i> +1 | m+4                | 2m+2         |
| Num. of diodes         | 2 <i>m</i> /3 | 0             | 0             | 0             | 2 <i>m</i> -2      | <i>m</i> -1  |
| Boost Gain             | 3             | m             | m             | m             | m                  | m            |
| H-bridge's stress      | $3V_{\rm dc}$ | $mV_{\rm dc}$ | $V_{ m dc}$   | $mV_{\rm dc}$ | $mV_{\mathrm{dc}}$ | $mV_{ m dc}$ |
| Inductive-load ability | YES           | YES           | YES           | YES           | NO                 | YES          |



Fig. 6. Comparison for number of power devices in terms of number of steps.

hanced through extension. Compared with the topology in [25], the proposed generalized topology and the topologies in [26]-[29] with modular SC structure have more flexibility. The output voltage levels and the boost gain can be linearly increased with the modular extension of SC units.

According to Table IV and Fig. 6, another advantage of the proposed topology is that the number of its power devices, especially switches, is reduced compared to topologies in [26]-[28]. The reduction of switches helps reduce the use of drive circuits, which will be beneficial to reduce the system volume, cost and modulation complexity. The topology in [29] uses the minimum power switches compared with other topologies. However, the capacity of integrating inductive loads is severely limited because the topology employs a large number of diodes, which blocks the channel for feedback current from the ac output side to the dc input side.

Compared with the topology in [27], the proposed topology and the topologies in [26], [28] and [29] have a common disadvantage that the four switches in the H-bridge have to withstand the voltage stress accumulated by the SC boost circuit. However, the topology in [27] uses a large number of switches to reduce the voltage stress on switches.

Based on the above comparison, the proposed inverter has considerable advantages in many performances, such as the flexibility of the extension structure, the number of power devices, the boosting capacity and the capability of integrating inductive loads. In addition, the proposed inverter is suitable for medium and low voltage applications because an H-bridge is used in this topology to convert the output voltage polarity. This inverter can be used for high voltage applications through its cascaded extension.

#### B. Cascaded Extension

The proposed inverter can be used in high voltage applications through its cascaded extension. Fig. 7 demonstrates the extended structure cascaded by k seven-level submodules (n=2).



Fig. 7. Cascaded extension of the proposed inverter.

This extended structure is more suitable for applications with multiple isolated DC power sources, such as photovoltaic power generation. Similar to other cascaded inverters, the proposed cascaded extension also has two forms: symmetric and asymmetric. Considering high voltage applications, this study only analyses the symmetrical form, i.e.,  $V_{\text{de}1}=V_{\text{de}2}=\ldots=V_{\text{de}k}=V_{\text{de}}$ . In this configuration, the capacitors  $C_{1i}$  and  $C_{2i}$  ( $i=1,2,\ldots,k$ ) in each submodule have synchronized charging and

discharging states. Meanwhile, the charging voltage of all capacitors is equal to the DC input voltage  $V_{\rm dc}$ . Therefore, for k submodules, the number of required capacitors ( $N_{\rm C}$ ), switches ( $N_{\rm SW}$ ), diodes ( $N_{\rm D}$ ), and generated voltage levels ( $N_{\rm Level}$ ) can be obtained as:

$$N_{\rm C} = 2k \,, \tag{30}$$

$$N_{\rm SW} = 8k , \qquad (31)$$

$$N_{\rm D} = 2k \; , \tag{32}$$

$$N_{\text{Level}} = 6k + 1. \tag{33}$$

Due to the boosting capacity of the SC unit, the switches  $S_{1i} \sim S_{4i}$  have to withstand the maximum block voltage of  $3V_{\rm dc}$ . However, this maximum voltage is constant and will not increase with the cascaded extension, which occupies an advantage compared to the topologies in [35] and [36] where two switches need to bear cumulative voltage stress.

#### V. SIMULATION AND EXPERIMENTAL RESULTS

#### A. Simulation Results

To verify the effectiveness of the proposed SCMLI and evaluate its performance, a simulation model of a nine-level inverter (n=3) is constructed in MATLAB/Simulink software platform. The specific simulation parameters are shown in Table V. Fig. 8 shows the steady state and the dynamic simulation results when the load changes.

The steady-state simulation results of the proposed inverter are shown in Figs.  $8(a)\sim(c)$ . Fig. 8(a) is the output voltage and load current waveforms of the inverter with pure resistive load (R=50  $\Omega$ ). Both the voltage and current exhibit sinusoidal



Fig. 8. Simulation results of steady state and dynamic. (a) Output voltage and load current with the pure resistive load. (b) Output voltage and load current with the resistive-inductive load ( $\cos\varphi$ =0.85). (c) Capacitor voltage. (d) THD of the output voltage. (e) Output voltage and load current when load changes from no load to R=50  $\Omega$ . (f) Output voltage and load current when load changes from R=50  $\Omega$  to R=25  $\Omega$  & L=50 mH.

#### TABLE V SIMULATION PARAMETERS

| Parameters                          | Values                       |
|-------------------------------------|------------------------------|
| Input Voltage (V <sub>dc</sub> )    | 30 V                         |
| Capacitors $(C_1, C_2, C_3)$        | 2200 μF                      |
| Carrier Frequency (f <sub>c</sub> ) | 2 kHz                        |
| Modulation Index (M)                | 0.9                          |
| Output Frequency (f <sub>0</sub> )  | 50 Hz                        |
| Resistive Load (R)                  | 50 Ω                         |
| Resistive-Inductive Load (R-L)      | $25~\Omega$ & $50~\text{mH}$ |

staircase waveforms with nine levels. The amplitude of the output voltage is 120 V which is four times of the DC input voltage. Fig. 8(b) shows the output voltage and load current waveforms of the inverter with resistive-inductive load (R=25  $\Omega$ , L=50 mH,  $\cos\varphi$ =0.85). The load current waveform is much smoother owing to the filtering effect of the inductive load. The phase difference between the output voltage and load current demonstrates the inverter's ability to integrate inductive loads. In this inverter, bidirectional switching devices have been used to achieve a bidirectional current. The negative current can be absorbed by the buffer DC capacitors within the DC voltage source. For instance, by the DC capacitor of the DC-DC converter of the PV panel. The voltage waveforms of capacitors  $C_1$ ,  $C_2$  and  $C_3$  are shown in Fig. 8(c). It can be seen that the charging voltage of the three capacitors is 30 V. The voltage fluctuations exhibit periodically, which proves the voltage self-balancing ability of the selected capacitors. The fast Fourier transform (FFT) of the output voltage is given in Fig. 8(d) which shows that THD is 16.86% and the harmonics are mainly distributed at the fundamental frequency of the carrier frequency.

Furthermore, the dynamic simulation results for load changes are given in Figs. 8(e) and (f). It can be seen that the output voltage is almost unaffected during the load transient. Moreover, the load current is changed instantaneously when the load changes from no load to a purely resistive load R=50  $\Omega$  and then to a resistive-inductive load of R=25  $\Omega$  & L=50 mH. Then, the inverter becomes stable gradually. It should be mentioned that the tests are conducted under an open loop control which aims to validate the effectiveness of the proposed inverter by emulating the changing of system operating conditions.

#### B. Experimental Results

To further validate the effectiveness and feasibility of the proposed inverter in terms of steady-state and dynamic performance, an experimental prototype of a nine-level inverter (n=3) has been constructed as shown in Fig. 9. The specifications of experimental components are listed in Table VI. In order to correspond to simulation results, the experimental parameters are consistent with the simulation parameters.

Fig. 10 shows the steady-state experimental results of the inverter (n=3). The output voltage and load current waveforms under a purely resistive load condition (R=50  $\Omega$ ) are shown in



Fig. 9. Experimental prototype of the proposed inverter (n=3).

TABLE VI SPECIFICATIONS OF EXPERIMENTAL COMPONENTS

| Components         | Specifications       |
|--------------------|----------------------|
| Main control chips | TMS320F28335+EP4CE15 |
| MOSFET             | SPP20N60C3           |
| Diode              | MBR20200CTG          |
| Optocoupler        | HCPL-4504            |
| Driver             | UCC27516             |

Fig. 10(a). The waveforms show that the amplitude of the output voltage is 118.2 V. This value is slightly lower than the theoretical value of 120 V, which is mainly caused by the voltage drop of power switches and diodes. The load current also exhibits nine levels with an amplitude of 2.34 A. Under this output power condition, the conversion efficiency of the proposed inverter is 93.9%, which is higher than 90.6% of the topology in [26] under the same experimental condition. Fig. 10 (b) shows that the output voltage and the load current waveforms under a resistive-inductive load condition (R-L=25  $\Omega$  & 50 mH). The amplitude of the output voltage is 117.6 V, and the load current exhibits a sinusoid with an amplitude of 4.12 A. The efficiency of the proposed inverter is 93.5%, which is still higher than the 90.1% of the topology in [26]. Fig. 10(c) shows that the voltage waveforms of three capacitors. Their voltage varies from 27.6 V to 29.4 V, and the difference can be neglected. The simulation and experimental results show good agreement, which verifies the effectiveness of the proposed inverter topology and its modulation strategy.

Meanwhile, the current waveforms of capacitors are also shown in Fig. 11(a). It can be seen that the spike current will be generated when capacitors are charged. Among the three capacitors, the peak current of  $C_3$  is the largest and the peak value reaches 7.5 A, which is caused by the minimum internal resistance of the devices in the charging path. The spike current can be suppressed by adding a quasi-resonant inductor in the charging path of capacitors. Considering the quasi-resonant condition and the damping effect of parasitic impedances, an inductor of 0.5 mH is connected in series with the switch  $S_0$ . The current waveforms of the capacitors with the quasi-resonant inductor are shown in Fig. 11(b). It can be seen



Fig. 10. Steady-state experimental results of the inverter. (a)  $V_{\text{out}}$  and  $i_{\text{load}}$  with resistive load. (b)  $V_{\text{out}}$  and  $i_{\text{load}}$  with resistive-inductive load ( $\cos\varphi$ =0.85). (c) Voltage waveforms of the capacitors.



Fig. 11. Experimental results of the capacitors' currents. (a) without quasi-resonant inductor. (b) with quasi-resonant inductor.



Fig. 12. Dynamic experimental results. (a) change of M from 0.9 to 0.7, (b) change of M from 0.7 to 0.4 and (c) change of M from 0.4 to 0.2.



Fig. 13. Dynamic experimental results. (a) change of load from no load to  $R=50~\Omega$ , (b) change of load from  $R=50~\Omega$  to  $R=25~\Omega$  & L=50~mH, (c) change of output frequency  $f_0$  from 50 Hz to 100 Hz, and (d) change of  $f_0$  from 100 Hz to 200 Hz.

that the peak current of capacitors is effectively suppressed, which is beneficial to reduce the EMI issue and prolong the capacitor lifetime.

Additionally, several experiments have been performed to test the inverter's dynamic performance under different dynamic conditions which include the changes of modulation index, load condition and output frequency. Fig. 12 shows the experimental waveforms when the modulation index *M* 

changes. It can be seen that in the process that the M is gradually reduced from a high modulation index (M=0.9) to a low modulation index (M=0.2), output voltage level changes from nine-level to three-level gradually and the load current also decreases accordingly. Moreover, the waveforms quickly recover to the steady state after these changes. These results fulfill the theoretical analysis and design requirements. Figs. 13(a)~(b) shows the output voltage and load current wave-



Fig. 14. Efficiency and power losses analysis. (a) Efficiency curve of the proposed inverter (n=3). (b) Power losses distribution.

forms when the load changes from no load to a purely resistive load  $R=50~\Omega$  and then to a resistive-inductive load  $R=25~\Omega$  & L=50 mH. It can be seen that the dynamics observed from the experiment are almost the same as the simulations. Figs.  $13(c)\sim(d)$  shows the experimental waveforms when the inverter's output frequency  $f_0$  changes from 50 Hz to 100 Hz and then to 200 Hz. The output voltage and load current waveforms quickly recover to a steady state after  $f_0$  changes, which proves that the inverter can operate in a wide range of output frequency. The above experiment results show that the output voltage and the load current of the proposed inverter can react and enter the steady state quickly in different dynamic scenarios.

The efficiency curves under experiment and calculation of the proposed inverter (n=3) against the output power are shown in Fig. 14(a). It can be observed that the maximum experiment efficiency of the proposed inverter has a value of 94.6% within the measured output power range. For comparison, the calculated maximum efficiency using the same experimental parameters ( $V_{de}$ =30 V,  $f_o$ =50 Hz,  $r_{on}$ =0.19  $\Omega$ ,  $V_F$ =0.8 V,  $r_{ESR}$ =60 m $\Omega$  and  $R_{load}$ =50  $\Omega$ ) is 95.1%. The efficiency has a slight decrease as the output power increases, which is caused by the increased capacitor voltage ripple. The losses distribution is measured and depicted in Fig. 14(b). It can be seen that the capacitor losses, consisting of voltage ripple losses and conduction losses, account for a large proportion of the total power losses. Therefore, capacitors with a large capacitance are beneficial to improve efficiency, which must be optimally

designed with the consideration of system volume and capital cost.

#### VI. CONCLUSION

A generalized single-input SCMLI has been presented in this paper with the ability of voltage boosting and integrating inductive-loads. This inverter can achieve more output levels and a high boost gain by extending the SC units. Therefore, it is suitable for applications with low-voltage input sources such as PVs and EVs. The operating principle of the proposed nine-level inverter (n=3) indicates that the capacitors are equipped with the inherent voltage self-balancing capability. Moreover, the characteristics of the switch pairs simplify the inverter modulation algorithm. As the charging and discharging states among different capacitors in the proposed topology are synchronous, the voltage ripples of the front-end capacitors are reduced. The proposed method of determining the capacitance provides a theory for selecting optimal capacitors. Compared with other recently proposed SCMLIs, the proposed inverter reduces the power devices considering the capability of integrating inductive loads. Simulation and experimental results prove that the proposed SCMLI has excellent steady-state and dynamic performance. It should be mentioned that the proposed inverter has a limitation which is that the four switches in the H-bridge must withstand the voltage stress accumulated by the SC boost circuit. Therefore, the proposed inverter is suitable for medium and low voltage applications with the possibility of high voltage applications through its cascaded extension.

#### REFERENCES

- [1] Y. Wang, Y. Yuan, G. Li, T. Chen, K. Wang and J. Liang, "A Generalized Multilevel Inverter Based on T-Type Switched Capacitor Module with Reduced Devices," *Energies*, vol. 13, no. 17, pp. 1-20, Aug. 2020.
- [2] S. Habib et al., "Contemporary trends in power electronics converters for charging solutions of electric vehicles," CSEE Journal of Power and Energy Systems, vol. 6, no. 4, pp. 911-929, Dec. 2020
- [3] Y. Wang, Y. Yuan, G. Li, Y. Ye, K. Wang and J. Liang, "A T-Type Switched-Capacitor Multilevel Inverter With Low Voltage Stress and Self-Balancing," *IEEE Trans. Circuits Syst. I, Reg. Papers*, 2021 (Early Access).
- [4] S. Akram, P. Wang, M. T. Nazir, et al. "Impact of impulse voltage frequency on the partial discharge characteristic of electric vehicles motor insulation," *Engineering Failure Analysis*, vol. 116, 104767, Oct. 2020.
- [5] P. Wang, S. Ma, S. Akram, K. Zhou, Y. Chen and M. T. Nazir, "Design of Archimedes Spiral Antenna to Optimize for Partial Discharge Detection of Inverter Fed Motor Insulation," *IEEE Access*, vol. 8, pp. 193202-193213, Nov. 2020.
- [6] S. Akram, G. Wu, G. Gao and Y. Liu, "Effect of surface discharge on nano filled polyimide film under square voltage," 2015 IEEE Electrical Insulation Conference (EIC), Seattle, WA, 2015, pp. 226-229.
- [7] M. Norambuena, S. Kouro, S. Dieckerhoff, and J. Rodriguez, "Reduced Multilevel Converter: A Novel Multilevel Converter With a Reduced Number of Active Switches," *IEEE Trans. Ind. Electron.*, vol. 65, no. 5, pp. 3636–3645, May. 2018.
- [8] J. Zeng, W. Lin, D. Cen and J. Liu, "Novel K-Type Multilevel Inverter With Reduced Components and Self-Balance," *IEEE Trans. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 4, pp. 4343-4354, Dec. 2020.
- [9] J. Rodriguez, S. Bernet, P. K. Steimer and I. E. Lizama, "A Survey on Neutral-Point-Clamped Inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2219-2230, July 2010.
- [10] N. Susheela, P. S. Kumar and S. K. Sharma, "Generalized Algorithm of Reverse Mapping Based SVPWM Strategy for Diode-Clamped Multi-

- level Inverters," *IEEE Trans. Ind. App.*, vol. 54, no. 3, pp. 2425-2437, May-June 2018.
- [11] M. Khazraei, H. Sepahvand, K. A. Corzine and M. Ferdowsi, "Active Capacitor Voltage Balancing in Single-Phase Flying-Capacitor Multilevel Power Converters," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 769-778, Feb. 2012.
- [12] Y. Lei, C. Barth, S. Qin, et al., "A 2-kW Single-Phase Seven-Level Flying Capacitor Multilevel Inverter with an Active Energy Buffer," IEEE Trans. Power Electron., vol. 32, no. 11, pp. 8570-8581, Nov. 2017.
- [13] M. Malinowski, K. Gopakumar, J. Rodriguez and M. A. Perez, "A Survey on Cascaded Multilevel Inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2197-2206, July 2010.
- [14] A. Mokhberdoran and A. Ajami, "Symmetric and Asymmetric Design and Implementation of New Cascaded Multilevel Inverter Topology," *IEEE Trans. Power Electron.*, vol. 29, no. 12, pp. 6712-6724, Dec. 2014.
- [15] W. Lin, J. Zeng, J. Liu, Z. Yan and R. Hu, "Generalized Symmetrical Step-Up Multilevel Inverter Using Crisscross Capacitor Units," *IEEE Trans. Ind. Electron.*, vol. 67, no. 9, pp. 7439-7450, Sept. 2020.
- [16] S. Lu, S. Mariéthoz and K. A. Corzine, "Asymmetrical Cascade Multi-level Converters with Noninteger or ally Changing DC Voltage Ratios: Concepts and Modulation Techniques," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2411-2418, July 2010.
- [17] C. Rech and J. R. Pinheiro, "Hybrid Multilevel Converters: Unified Analysis and Design Considerations," *IEEE Trans. Ind. Electron.*, vol. 54, no. 2, pp. 1092-1104, April 2007.
- [18] S. B. Kjaer, J. K. Pedersen, and F. Blaabjerg, "A review of single-phase grid-connected inverters for photovoltaic modules," *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1292–1306, Sep./Oct. 2005.
- [19] A. Ahmad, R. K. Singh and A. R. Beig, "Switched-Capacitor Based Modified Extended High Gain Switched Boost Z-Source Inverters," *IEEE Access*, vol. 7, pp. 179918-179928, 2019.
- [20] O. Ellabban and H. Abu-Rub, "Z-source inverter: Topology improvements review," *IEEE Ind. Electron. Mag.*, vol. 10, no. 1, pp. 6–24, Mar. 2016.
- [21] K. P. Panda, P. R. Bana and G. Panda, "A Switched-Capacitor Self-Balanced High-Gain Multilevel Inverter Employing a Single DC Source," *IEEE Trans. Circuits Syst., II, Exp. Briefs*, vol. 67, no. 12, pp. 3192-3196, Dec. 2020.
- [22] B. Axelrod, Y. Berkovich and A. Ioinovici, "A cascade boost-switched-capacitor-converter two level inverter with an optimized multilevel output waveform," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 12, pp. 2763-2770, Dec. 2005.
- [23] J. Liu, J. Wu, J. Zeng and H. Guo, "A Novel Nine-Level Inverter Employing One Voltage Source and Reduced Components as High-Frequency AC Power Source," *IEEE Trans. Power Electron.*, vol. 32, no. 4, pp. 2939-2947, April 2017.
- [24] R. Barzegarkhoo, M. Moradzadeh, E. Zamiri, H. Madadi Kojabadi and F. Blaabjerg, "A New Boost Switched-Capacitor Multilevel Converter With Reduced Circuit Devices," *IEEE Trans. Power Electron.*, vol. 33, no. 8, pp. 6738-6754, Aug. 2018.
- [25] W. Peng, Q. Ni, X. Qiu and Y. Ye, "Seven-Level Inverter with Self-Balanced Switched-Capacitor and Its Cascaded Extension," *IEEE Trans. Power Electron.*, vol. 34, no. 12, pp. 11889-11896, Dec. 2019.
- [26] Y. Hinago and H. Koizumi, "A switched-capacitor inverter using series/ parallel conversion with inductive load," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 878–887, Feb. 2012.
- [27] A. Taghvaie, J. Adabi, and M. Rezanejad, "A self-balanced step-up multilevel inverter based on switched-capacitor structure," *IEEE Trans. Power Electron.*, vol. 33, no. 1, pp. 199–209, Jan. 2018.
- [28] R. Barzegarkhoo, H. M. Kojabadi, E. Zamiry, N. Vosoughi, and L. Chang, "Generalized structure for a single phase switched-capacitor multilevel inverter using a new multiple DC link producer with reduced number of switches," IEEE Trans. Power Electron., vol. 31, no. 8, pp. 5604–5617, Aug. 2016.
- [29] Y. Ye, K. W. E. Cheng, J. Liu, and K. Ding, "A step-up switched-capacitor multilevel inverter with self-voltage balancing", *IEEE Trans. Ind. Electron.*, vol. 61, no. 12, pp. 6672-6680, Dec. 2014.
- [30] H. Yu, B. Chen, W. Yao and Z. Lu, "Hybrid Seven-Level Converter Based on T-Type Converter and H-Bridge Cascaded Under SPWM and SVM," *IEEE Trans. Power Electron.*, vol. 33, no. 1, pp. 689-702, Jan. 2018.

- [31] V. G. Agelidis, A. I. Balouktsis and C. Cossar, "On Attaining the Multiple Solutions of Selective Harmonic Elimination PWM Three-Level Waveforms Through Function Minimization," *IEEE Trans. Ind. Electron.*, vol. 55, no. 3, pp. 996-1004, March 2008.
- [32] L. He and C. Cheng, "A Flying-Capacitor-Clamped Five-Level Inverter Based on Bridge Modular Switched-Capacitor Topology," *IEEE Tran. Industrial Electron.*, vol. 63, no. 12, pp. 7814-7822, Dec. 2016.
- [33] L. He and C. Cheng, "A Bridge Modular Switched-Capacitor-Based Multilevel Inverter With Optimized SPWM Control Method and Enhanced Power-Decoupling Ability," *IEEE Trans. Industrial Electron.*, vol. 65, no. 8, pp. 6140-6149, Aug. 2018.
- [34] M. K. Kazimierczuk, "Switching losses with linear MOSFET output capacitance," in *Pulse-Width Modulated DC-DC Power Converters*, 1st ed. West Sussex, U.K.: Wiley, 2008, ch. 2, pp. 37-38, sec. 2.9.
- [35] M. Ghodsi and S. M. Barakati. New generalized topologies of asymmetric modular multilevel inverter based on six-switch H-bridge. *Int J Circ Theor Appl.*, vol. 48, pp. 789-808, Jan. 2020.
- [36] M. Ghodsi and S. M. Barakati, "A Generalized Cascade Switched-Capacitor Multilevel Converter Structure and its Optimization Analysis," *IEEE Trans. Emerg. Sel. Topics Power Electron*, vol. 8, no. 4, pp. 4306-4317, Dec. 2020.



Yaoqiang Wang (M'16-SM'21) received his B.S. degree from Hangzhou Dianzi University, Hangzhou, China, in 2006; and his M.S. and Ph.D. degrees from the Harbin Institute of Technology, Harbin, China, in 2008 and 2013, respectively.

He is presently working in the School of Electrical Engineering, Zhengzhou University, Zhengzhou, China. He is also

serving as the Director of the Institute of Power Electronics and Energy Systems of Zhengzhou University, the Zhengzhou Municipal Engineering Research Center of Power Control and Systems, and the Henan Provincial Engineering Research Center of Power Electronics and Energy Systems. He has published more than 50 peer-reviewed papers including over 40 journal papers, and is the holder of more than 10 patents. His current research interests include power electronics, renewable energy generation, flexible power distribution, MVDC, electric motor drives, and electrified transport.



Kaige Wang was born in Zhoukou, China, in 1994. He received his B.S. degree from Heilongjiang University of Technology, Jixi, China, in 2017 and the M.S. degree from Zhengzhou University, Zhengzhou, China, in 2020.

He is presently working in the Zhoukou Power Supply Company, State Grid Henan Electric Power Co., Ltd., Zhoukou,

China. His current research interests include electric energy conversion and renewable energy generation.



Gen Li (M'18) received the B.Eng. degree in Electrical Engineering from Northeast Electric Power University, Jilin, China, in 2011, the M.Sc. degree in Power Engineering from Nanyang Technological University, Singapore, in 2013 and the Ph.D. degree in Electrical Engineering from Cardiff University, Cardiff, U.K., in 2018.

From 2013 to 2016, he was a Marie Curie Early Stage Research Fellow funded by the European Commission's MEDOW project. He has been a Visiting Researcher at China Electric Power Research Institute and Global Energy Interconnection Research Institute, Beijing, China, at Elia, Brussels, Belgium and at Toshiba International (Europe), London, U.K. He has been a Research Associate at the School of Engineering, Cardiff University since 2017. His research interests include control and protection of HVDC and MVDC technologies, power electronics, reliability modelling and evaluation of power electronics systems.

Dr. Li is a Chartered Engineer in the U.K. He is an Associate Editor of the CSEE Journal of Power and Energy Systems. He is an Editorial Board Member of CIGRE ELECTRA. He is an IET Professional Registration Advisor. His Ph.D. thesis received the First CIGRE Thesis Award in 2018. He is the Vice-Chair of IEEE PES Young Professionals and the Technical Panel Sectary of CIGRE B5 Protection and Automation.



Fengjiang Wu was born in Heilongjiang Province, China, in 1980. He received the B.S., M.S., and Ph.D. degrees in electrical engineering from the Harbin Institute of Technology, Harbin, China, in 2002, 2004 and 2007, respectively.

He is currently an Associate Professor with the School of Electrical Engineering and Automation, Harbin Institute of

Technology. His research interests include the area of renewable energy generation, solid state transformers, and microgirds.



Kewen Wang received his B.S. degree from the Zhengzhou Institute of Technology, Zhengzhou, China, in 1985; his M.S. degree from Tianjin University, Tianjin, China, in 1988; and his Ph.D. degree from Hong Kong Polytechnic University, Hong Kong, China, in 2000.

He is currently a Professor with the School of Electrical Engineering, Zhengzhou University, Zhengzhou, China. His

research interests include power electronics, renewable power generation, power system stability analysis and control, reactive power optimization.



Jun Liang (M'02-SM'12) received his B.S. degree in Electric Power System & its Automation from the Huazhong University of Science and Technology, Wuhan, China, in 1992; and his M.S. and Ph.D. degrees in Electric Power System & its Automation from the China Electric Power Research Institute (CEPRI), Beijing, in 1995 and 1998, respectively.

From 1998 to 2001, he was a Senior Engineer with CEPRI. From 2001 to 2005, he was a Research Associate with Impe-rial College London, U.K. From 2005 to 2007, he was with the University of Glamorgan as a Senior Lecturer. He is currently a Professor in Power Electronics with the School of Engineering, Cardiff University, Cardiff, U.K. He is the Co-ordinator and Scientist-in-Charge of two European Commission Marie-Curie Action ITN/ETN projects: MEDOW (€3.9M) and InnoDC (€3.9M). His research interests include HVDC, MVDC, FACTS, power system stability control, power electronics, and renewable power generation.

Prof. Liang is a Fellow of the Institution of Engineering and Technology (IET). He is the Chair of IEEE UK and Ireland Power Electronics Chapter. He is an Editorial Board Member of CSEE JPES. He is an Editor of the IEEE Transactions on Sustainable Energy.