# Characterization and modeling of organic thin-film transistors based $\pi$ -conjugated small molecule tetraphenyldibenzoperiflanthene: Effects of channel length

### W.Boukhili<sup>a,b\*</sup>, M. Mahdouani<sup>a</sup>, R. Bourguiga<sup>a</sup>, J. Puigdollers<sup>b</sup>

<sup>a</sup>Laboratoire de Physique des Matériaux : Structure et Propriétés, GroupePhysique des Composants et DispositifsNanométriques, Faculté des sciences de Bizerte, 7021 Jarzouna-Bizerte, Université de carthage, Tunisia.

<sup>b</sup>Departmentd'EnginyeriaElectronica, UniversitatPolitecnica de Catalunya, C/Jordi Girona, Modul C4, Barcelona-08034, Spain.

#### ABSTRACT

P-type organic thin filmtransistors (OTFTs) with different channel lengths have been fabricatedand characterized thermal evaporation by using the smalltetraphenyldibenzoperiflanthene (DBP) as an active material on Si/SiO2 substrate. The influence of the channel length on the electrical performance of DBP based organic thinfilm transistors (DBP-TFTs) prepared with bottom gate-bottom contact in the linear and saturation regimeswere systematically examined in this work. All devices showed a significant increase in the output and transfer drain current as the channel lengths was decreased in the linear and saturation regimes. We have reported the variation of the electrical parameterssuch as transconductance (gm), fieldeffect mobility (µlin and µsat), contacts and total resistances (Rc and R<sub>T</sub>), threshold voltage (V<sub>th</sub>), total trap density (N<sub>trap</sub>), subthreshold slope (SS), the interface trap density (Dit), turn-on voltage (Von) and the ratio current (Ion/ Ioff)by channel length variation which are extracted from the experimental electrical data current-voltage of DBP-TFTs. We found that the field effect mobility is extremely dependent on the channel length dimensions. We also show that for smaller channel length, it results a good mobilityand a good ratio current of the DBP-TFTs with a short channel length (good saturation mobility and current ratio  $\mu_{sat. max} = 3x10^{-2}cm^2 V^{-1} s^{-1}$ , 1.6x10<sup>4</sup>, respectively, for L=2.5µm). The developed model shows a good agreement with the measured data for all values of channel lengths (L).

**Keywords**: channel lengtheffects; $\pi$ -conjugatedsmall-molecule; DBP -TFTs; modeling

\* Corresponding author: <u>wboukehili@yahoo.fr</u>(W.Boukhili)

#### 1. Introduction

During these last years, organic semiconductors have attracted comprehensive interest among researchers all over the world, in particular the use of organic compounds in electronic applications has known an awesome evolutionmostly in the organic thinfilm transistors (OTFTs), which have drawn a great attention by the research area because they are one of the most important devices in electronics and they lie at the heart of modern computing due to their many advantages over conventional inorganic electronics such aslight-weight, low cost processing, large area capability, structural flexibility and low temperature process [1-3]. The fabrication technology of OTFTs has improved considerably in recent years. Presently, the electrical performance of the OTFTs made from the small-molecule organic semiconductors(pentacene, N, N'-ditridecylperylene-3, 4, 9, 10- tetracarboxylicdiimide (PTCDI-C<sub>13</sub>H<sub>27</sub>), fullerene (C<sub>60</sub>), 1, 4, 5, 8-naphthalene tetracarboxylicdianhydride (NTCDA))are similar to hydrogenated amorphous silicon (a-Si:H) TFTs. Accordingly, the organic small molecules based OTFTs are more widely popular and they have already demonstrated their potentials toward organic electronic applications such as gas sensors, smart cards, active-matrix displays, radio-frequency identification tags (RFID), HD-TVs, image sensors, iPodsand flexible microelectronics [4-9]. The effects of extrinsic factors such as illumination, temperature and humidity [10-15] and the nature of the gate dielectric surface properties [16-18] that directly affect the performance and drift of OTFTs has been widely studied. The understanding of material transport properties and the characterization of the injecting properties of the metal-semiconductor interface are a crucial interest in the fabrication of efficient devices including especially the effects that result from the device size miniaturization. Therefore, the miniaturization of device dimensions such as the channel lengths effects on electrical performances of organic thin film transistors have been previously reported [19-23]. It was found that decreasing channel length resulted in significant degradation of transistor electrical performance. Another most important factor which drops mobility under high gate voltages and which degrade the performances of the thin film transistors is the interface quality between the organic semiconductors and the metalwhich constitutes the source-drain electrodes. Generally speaking, the main origin of the contact resistance in the p-type OTFTs is the mismatch between the work function of the sourcedrain electrodes and the energy levels of the organic semiconductors [24-26]. The resistance effects are directly related to the increase of the charge carrier density in the channel of the transistor. Several methods have been developed for the extraction of the contact resistance in OTFTs[27-28].

The main aim of this present work is to study the channel length variation effects n the electrical stability of the tetraphenyldibenzoperiflanthenebased OTFTs with SiO<sub>2</sub>as a gate insulator in the linear and the saturation regimes. Accordingly, we have extracted the various electrical parameters of DBP-TFTs with different channel lengths from experimental data. Finally, we have developed an analytical model in order to reproduce the experimental characteristics current-voltage (output and transfer) of the studied DBP-TFTs for several channel lengths ranging from  $2.5\mu m$  to  $20 \mu m$ .

#### 2. Experimental details

The chemical molecular structure of thetetraphenyldibenzoperiflanthene(DBP) organic semiconductor with a molecular formula of C<sub>64</sub>H<sub>36</sub> and a molecular weight of 804.97 g/mol and with purity 98% is shown in fig. 1(a). The material was commercially available from Sigma Aldrich chemicaland it was used without any further purification process. The schematic diagram of bottom gate bottom contact (BGBC) type of the fabricated DBP-TFTs is shown in fig. 1(b). Ann-doped crystalline silicon wafer was used both as a substrate and a bottom-gate electrode (BG) for this experimental work. The gate dielectric layer for all devices is a thermally grown 230nm thick SiO<sub>2</sub> layer. For the source and drain (S/D) electrodes, Au (30nm)/ITO (3nm) double layer was used and patterned by conventional liftoff technique. The organic active layers of DBP were deposited by thermal evaporation in a high vacuum chamber with a base pressure of  $5 \times 10^{-6}$  mbar on the source and drain (S/D) electrodes for a bottom contacts structure. The deposition rate was around 0.5Å/s and the total deposited thickness was 50nm measured by means of a surface profilometer(VeecoDektak 150).In order to investigate the effects of the geometric dimensions on electrical performances of our devices, the DBP-TFTs were prepared with several channel lengths (L) which were varied in the range 2.5µm, 5µm, 10µm and 20µm and the channel width (W) was fixed at 2000µm.All the electrical measurements of the fabricated devices were measured in vacuum conditions ( $10^{-1}$ mbar) under dark using HP5156 parameter analyzer.

In order to gain aninsight on the morphological stability of DBP, the morphology of the DBP films was studied by using an atomic-force microscopy (AFM). The surface morphology properties of the DBP (50nm) deposited on a SiO<sub>2</sub> layer has been investigated by AFM. Fig.2shows an atomic force microscopy image of the DBP films deposited on the n-Silicon substrate inside the conducting channel (a)and outside the conducting channel (b). As seen

infig. 2, the DBP thin films are formed from small crystal grains with a grain size of 100–300nm which are distributed almost homogeneously on silicon surface. As shown by the atomic force microscopy (AFM) images in fig. 2(a) and (b), in both regions (inside and outside channel) the DBP organic semiconductor form a well-ordered polycrystalline film, which is a prerequisite for obtaining a good carrier charge mobility.

#### 3. Results and discussion

#### 1. Output characteristics of the DBP-TFTs with different channel lengths

Figs. 3(a)–(d) show the output characteristics (I<sub>D</sub> vs. V<sub>D</sub>) curves of the DBP-TFTs with channel lengths ranging from 2.5 $\mu$ m to 20 $\mu$ m(L =2.5 $\mu$ m, 5 $\mu$ m, 10 $\mu$ m and 20 $\mu$ m)at a fixed channel width (W) of 2000 $\mu$ m. Devices were measured under vacuum by varying the drain voltage (V<sub>D</sub>) from 0 to -80Vwith -0.8Vincrements for different gate voltages (V<sub>G</sub>) from 0 to -60V with -10V increments. As seen in figs. 3(a)–(d), the drain current (I<sub>D</sub>) increases linearly at lownegative drain voltages (V<sub>D</sub>) and thereafter I<sub>D</sub>becomes saturated at high drain voltages due to a pinch-off of the organic active channel of the fabricated devices. We note as well that the drain current increases with negative gate voltages (V<sub>G</sub>). All resulting output characteristics for DBP-TFTs with various channel lengths showed typical p-channel operation mode with a clear saturation behavior at high negative drain voltages(V<sub>D</sub>) and complied well with the standard charges in the conductive channel are holes. These reasons indicate that the DBP is a p-type charge transport material (the majority carriers are holes).

Fig. 3(e) depicts the output characteristics (I<sub>D</sub> vs. V<sub>D</sub>) curves of the DBP-TFTsat V<sub>G</sub>= - 60Vwith channel lengths varied from L =2.5 to 20 $\mu$ m.As illustrated in fig. 3(e), the output current increases with decreasing the channel length at a fixed gate voltage (V<sub>G</sub>= -60V). This behavior can be explained by the reduction in channel resistance with decreasing channel length which allows increase the density of charge carriers in the conductive channel of DBP-TFTs.

# 2. Transfer characteristics and extraction of key parameters of the DBP-TFTs in the linear and saturation regimes

In order to gain a deeper understanding of the charge carrier transport in the active organic layer of thin film transistors several parameters such as transconductance(g<sub>m</sub>),fieldeffect

mobility( $\mu_{lin}$  and  $\mu_{sat}$ ), contacts resistance(R<sub>c</sub>),threshold voltage(V<sub>th</sub>),total trap density(N<sub>trap</sub>),subthreshold slope(SS),interface trap density(D<sub>it</sub>),turn-on voltage(V<sub>on</sub>)and the ratio current(I<sub>on</sub>/ I<sub>off</sub>)are introduced and they are extracted below. These parameters are necessary to study the charge carries transport and the characterization of the injection properties of the metal-organic semiconductor interface in these types of devices.

#### 2.1. In linear regime

Infig. 4(a), we plotted the transfer characteristics ( $I_D$  versus  $V_G$ ) of the DBP-TFTs with different channel lengths in the linear regime measured at a fixed drain voltage ( $V_D$ = - 5V) and by varying the gate voltage ( $V_G$ ) from 0 to -60V with -0.6V increments.Fig. 4(a) shows that the drain current in the linear regime ( $V_D$ = -5V) significantly increases as the channel lengths was decreased from 20µm to 2.5µm.

#### 2.1.1. Transconductance and fieldeffect mobilityin linear regime

Transconductance( $g_m$ ) of a device represents the amplification delivered by the device and is defined as the variation of the drain current (I<sub>D</sub>) with the gate voltage (V<sub>G</sub>) at fixed drain voltage (V<sub>D</sub>). The transconductanceg<sub>m</sub>can be calculated from the following equation [29]:

$$g_m = \left[\frac{\delta I_D}{\delta V_G}\right]_{V_D = cte} = \frac{W}{L} \mu_{lin} C_i V_D(1)$$

whereWand Lare the channel's width and length of the transistor, respectively, C<sub>i</sub>is the insulator capacitance (per unit area), V<sub>D</sub> is the drain voltage which equals to -5V and  $\mu_{lin}$  is the field effect mobility in the linear regime.

The variation of transconductance  $g_m$  as a function V<sub>G</sub>of the DBP-TFTs with different channel lengths is shown infig 4(b).We found that  $g_m$  increases linearly with gate voltage and decreases at high negatives V<sub>G</sub>for all devices. This decrease is generally due to the presence of contact resistance(R<sub>c</sub>)whose will discuss below[30].

#### 2.1.2. Mobility in linear regime

In order to study the effect of the channel length variation on the field effect mobility of the charge carrier in DBP-TFTs at low drain voltage ( $V_D$ = -5V). The field effect mobility in the

lowfield linear regionis then extracted from the transconductance for each channel length by the following equation[31]:

$$\mu_{lin} = \frac{L}{C_i V_D W} \left[ \frac{\delta I_D}{\delta V_G} \right]_{V_D = cte} = \frac{L}{C_i V_D W} g_m(2)$$

The extracted field effect mobility in linear regime as function V<sub>G</sub>curves of the DBP-TFTs with different channel lengths is shown infig 4(c).From fig. 4(c), we have extracted the maximum mobility in the linear regime ( $\mu_{lin.max}$ ) for each channel length DBP-TFTs and they are depicted in fig 4(d). As seen in fig. 4(d), the maximum mobility in the linear regime increases with decreasing the channel length.From fig 4(c),we found that $\mu_{lin}$  increases linearly with gate voltage and decreases at high negatives V<sub>G</sub> for all devices. This decrease in field effect mobility was mainly due to drain current reduction by contact resistance (R<sub>c</sub>) between metal (S-D electrodes)/organic semiconductorinterface[29-30].

#### 2.1.3. Contact resistance in DBP-TFTs

Contact resistance between organic semiconductor and metals can dominate the transport properties of electronic devices incorporating such materials. The contact resistance can be caused by the formation of a high resistivity area near the drain and source electrodes. The latter can form a severe barrier for the injection of chargecarrier. In order to study the effect of the contact resistance oncharge carrier injection in the organic active layer, the transfer line method (TLM) was used to calculate the resistance [32]. Thus the total resistance (R<sub>T</sub>) of our DBP-TFTs was extracted from the linear region at V<sub>D</sub>=-5V in the output characteristics for different high negative gate voltages (V<sub>G</sub>=-30V, -40V,-50V and -60V) and for several channel lengths. R<sub>T</sub> can be expressed as the sum of two types of resistance, namely the channel resistance and the contact resistance according with the following equation [33-34]:

$$R_T = R_C + R_{ch} = R_C + \frac{L}{WC_i \mu_{FET,lin} (V_G - V_{th})} (3)$$

where the contacts resistance ( $R_c$ ) is sum of source and drain contact resistance  $R_s$  and  $R_D$ , respectively, and  $R_{ch}$  is the channel resistance.

According to transmission line method (TLM), the intersection of Y-axis with the total resistance ( $R_T$ ) versus L curve when the channel length becomes zero gives the value of  $R_c$ [35-36]as seen in fig. 5(a). The extracted values of  $R_c$  and  $R_{ch}$  are depicted in fig. 5(b). From fig.5 (a) and (b), we can see that the  $R_c$  gate voltage dependency is generally correlated with the

increase of charge carrier concentration which introduces the current in the organic active layer of our DBP-TFTs at higher V<sub>G</sub> values. As can be seen, the contact resistance for each device is heavily gate voltage dependent, which essentially is due to an increase of the charge carrier density near the contacts that act as contact doping. This contact resistance can be seen to be related to prevent the transport of charges from source-drain the electrodes to the accumulation layer, and will strongly depend on the local morphology of the semiconductor, which in the case of bottom contact OTFTs itself can strongly depend on the dimension device geometry such as channel length [24]. By reducing the channel length, the channel resistance is also reduced and the nonlinear effects caused by the contacts become more prominent. Moreover, the channel resistance decreases with increasing gate-source voltage, due to the increasing of the induced charge carrier in the channel of DBP-TFTs. Indeed, when L decreases,  $R_C$  becomes not negligible compared to  $R_{Ch}$  and tends to reduce the transconductance and the mobility of the DBP-TFTs at high negative gate voltages.

#### 2.2. In saturation regime

The transfer characteristic (I<sub>D</sub> vs. V<sub>G</sub>)of the studied DBP-TFTs with different channel lengths saturation regime (V<sub>D</sub>= -70V) is shown in fig.6(a). As see in fig6(a), the saturated drain current increased remarkablyas the channel length decreases. This behavior is predominantly attributed to an increase of fieldeffect mobility values which, as mentioned below, is probably an indication of grain boundary limited charge transport for long channel lengths. It is well known that the mobility is extremely sensitive to the grain size in TFTs basedorganic semiconductors [12].Indeed, for the longchannel length (L=20µm) the grain boundaries in the active channel appear as centers of traps for free charge carriers that can explain the decrease of the drain current as channel length increased to 20µm (fig. 6(a)).

#### 2.2.1. The threshold voltage and trapped charge density

Typically, the threshold voltage ( $V_{th}$ ) is determined as the applied gate voltage needed to achieve measurable channel current flow.Severalextractionprocedures are to extract the  $V_{th}$  of thin film transistor in the linear and saturation regimes [37-38].

Indeed, in the linear regime (lowdrainvoltage)the most commonusedisthesecond-derivative

(SD) method of the drain current in respect to the gate voltage  $\left(\left[\frac{\delta g_m}{\delta V_G}\right]_{V_D=cte} = \left[\frac{\delta^2 I_D}{\delta^2 V_G}\right]_{V_D=cte}\right)$ .

In thismethod, the  $V_{th}$  value is defined as the gate voltage where the derivative of the transconductance ( $g_m$ ) in respect to the gate voltage has a maximum (the data are not shown). The obtained values of the Vth in the linear regime are depicted in fig. 4(e).

At high drain voltage (saturation regimeV<sub>D</sub>= -70V),the threshold voltage (V<sub>th</sub>) values of DBP-TFTs for various channel lengths were determined from the plot of square root of the drain current versus gate voltage ( $|I_{D,sat}|^{1/2}$  vs. V<sub>G</sub>) under V<sub>D</sub>= -70V as shown in fig. 6(b).The relationship between the threshold voltage (V<sub>th</sub>) and the channel length is shown in the inset part in fig. 6(b).It's notedthat there is a slight difference between the obtained values of the threshold voltage in the linear regime and those in saturation regime (as seen in fig. 4(e) and fig. 6(b)). This behavior can be due to the square root of the drain current used to extract the threshold voltage in the saturation regime, and to a lesser extent to the value of V<sub>D</sub> used for its measure[38].

It's found that the V<sub>th</sub>was shifted to positive gate voltages when decreasing the channel length. The same behavior has been observed in the pentacene based TFTs [39].One of result of the decreases of channel length is the shift of the threshold voltage towards positive voltages. In other words, if L becomes relatively short (L=2.5µm and 5µm) and the contact resistance decreases, a most important number of charge carriers crossingthe organic active layer because the transit time decreased (L $\propto$  t<sup>2</sup>). Such behavior can also be explained by the reduction of the potential barrier at metal/semiconductor organic interface in the depletion regime which promotes the injection of holes[39-40].

Generally speaking, the shift of the threshold voltage in organic TFTsis directly related to the trapped chargedensityat the insulator- organic semiconductor interface [41]. The total trap density for the transistorcan be determined by the following relation [42]:

$$N_{trap} = \left| \frac{V_{th}C_i}{q} \right| \tag{4}$$

whereq is the elementary charge. The obtained values of N<sub>trap</sub>are reported in table 1.

#### 2.2.2. Saturation mobility

In order to have a deeper insight on the effects of channel lengths on the performances of DBP-TFTs, the fieldeffect mobility which is one of the main important parameters that defines the TFTs quality and directly determines device performance to a large extent is examined. In the saturation regime ( $V_D$ = -70V), the experimental saturation mobility was determined using the following relation:

$$\mu_{sat} = \frac{2L}{WC_i} \left( \frac{\partial \sqrt{|\mathrm{ID}|}}{\partial V_G} \right)^2 \tag{5}$$

Fig. 7(a) shows the experimental saturation mobility versus V<sub>G</sub> for all devices. It found that the experimental saturation mobility of the DBP-TFTs increases when the channel length decreases from 20 $\mu$ m to 2.5 $\mu$ m. This behavior is less observed for L= 10 $\mu$ m and L =20 $\mu$ m.Indeed, the maximum value of the extracted saturation mobility obtained from the plot  $\mu$ sat versus V<sub>G</sub> at V<sub>D</sub>=-70V for L= 2.5 $\mu$ m ( $\mu$ sat,maxapproximately 3x10<sup>-2</sup>cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, fig. 7(b)) is decreased by approximately 44% ( $\mu$ sat,max approximately 1.3 x10<sup>-2</sup>cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, fig. 7(b)) after increasing the channel length to 20 $\mu$ m ( as seen in fig. 7(b)). For smaller channel length (like L =2.5 and 5 $\mu$ m), it results a high speed of operation of the DBP-TFTs.From the fig. 7(b), it is evaluated that the DBP-TFTs giveshigher saturation mobility with a smaller channel length value which exhibits better performance.Moreover, we found that the  $\mu$ sat increases linearly with V<sub>G</sub> then becomes saturated for high negatives V<sub>G</sub>, this behavior can be attributed to the increase in charge carrier density in the conductive channel at high negatives V<sub>G</sub>. The fabricated DBP-TFTs in this work show a good electrical performance in terms of field effect mobility ( $\mu$ FE=3x10<sup>-2</sup>cm<sup>2</sup> V<sup>-1</sup>s<sup>-1</sup> for L=2.5 $\mu$ m), which is among the highest performance reported for DBP-TFTs[43].

#### 2.2.4. Extraction of the subthreshold slope, interface trap density, the turn-on voltage and the ratio current $I_{on}/I_{off}$

For a better understanding of channel length variation effects on the performance of the fabricated devices, we have extracted all transistor electrical parameters for each channel length.

One of these parameters is the subthreshold slope (SS) that gives the characteristics below the threshold regime and provides a measure of how well the device turns from the off state to the on state and can be closely related to the density of the interface trap at the semiconductor/isolator interface in the thin film transistor, which can be determined by the following relation[44]:

$$SS = \left[\frac{dlog(I_D)}{dV_G}\right]^{-1} \tag{6}$$

As seen in table 1, the parameter SS changes with channel length that can suggests the existence of trap centers located at the interface of the SiO<sub>2</sub>/DBP. It is well known that the

interface quality between an organic semiconductor/isolator plays a crucial role on the performance of the OTFTs. The density of the interface trap in the DBP-TFTs can be determined by the following equation [45-46]:

$$D_{it} = \left[\frac{SSlog(e)}{KT/q} - 1\right]\frac{C_i}{q}$$
(7)

where T is the temperature, k is Boltzmann's constant and q is the electronic charge.

As shown in table 1, the turn-on voltage ( $V_{on}$ ) was positively shifted and the ratio current increased as the channel length decreased. Indeed, the positive shifts in the turn-on voltage can be explained by the drain induced barrier lowering effect (DIBL)[40]. Another important parameter for improving the performance of OTFTs is the current ratio  $I_{on}/I_{off}$ . This ratio describes the ability of a device to switch from the on state to the off state.

The obtained values of SS,I<sub>on</sub>/ I<sub>off</sub>and V<sub>on</sub>are extracted by tracing the variation of the drain current in logarithmic scale versus V<sub>G</sub> at V<sub>D</sub>= -70V(log  $|I_D|$  versus V<sub>G</sub>),as seen in fig. (8).All electrical parameters such as trapped charge density, subthreshold slope (SS), the interface trap density, turn-on voltage V<sub>on</sub>andthe ratio current I<sub>on</sub>/ I<sub>off</sub> are summarized in table 1.

#### 3. Modeling of current-voltage characteristics of DBP-TFTs

Significant progress has been made towards improved understanding of the electrical properties in various types of thin film transistors (TFTs) including a-Si, poly-Si and organic TFTs. Several analytical models have been proposed to describe electrical behaviors and to reproduce the experimental electrical characteristics current-voltageof various organic field effect transistors[47-51]. Moreover, many methods are used for extracting electrical parameters of these kinds of devices [52-56].

According to the conventional crystalline semiconductor MOSFETs theory, the standard TFTs equations of drain currentas function of the drain voltage ( $V_D$ ) and the gate voltage ( $V_G$ ) in the linear and saturation regimes are given by the following equations[57-58]:

$$I_{D} = \begin{cases} \frac{W}{L} C_{i} \mu_{FET} \left( V_{G} - V_{th} - \frac{V_{D}}{2} \right) V_{D} & \text{linear regime } if & |V_{G} - V_{th}| > |V_{D}| \\ \frac{W}{2L} C_{i} \mu_{FET} (V_{G} - V_{th})^{2} & \text{saturated regime } if & |V_{G} - V_{th}| < |V_{D}| \end{cases}$$
(8)

where W is the width of channel, L is the channel length,  $C_i$  is the capacitance of the oxide layer,  $V_{th}$  is the threshold voltage and  $\mu_{FET}$  is the field effect mobility.

#### 3.1. Contact resistance effects and equivalent circuit of DBP-TFT

The non-ohmic contact effects frequently appear in TFTs based on amorphous semiconductors. As mentioned earlier, in the case of the OTFTs with relatively short-channel lengths these effects become more important and even degrade the electrical performance of the OTFTs. As a result, the resistances of both drain and source contacts, represent a particularly relevant parameter for OTFTs, influencing its overall performance in terms of conductance[59-60]. In addition, the adhesion to substrate, particularly for bottom contacts needs to be taken into account. A further improvement consists of taking account for the source and drain contacts resistance in the modeling of these types of devices.

Indeed, the gate voltage  $V_G$  is not equal to the gate to source voltage  $V'_G$  because source terminal is not grounded but its potential is raised by the amount R<sub>sID</sub> by the current I<sub>D</sub> flowing through R<sub>s</sub>,moreover for the drain voltage V<sub>D</sub> is not equal to the drain to source voltage V'<sub>D</sub> because the source terminal is not grounded and the drain terminal is connected to V<sub>D</sub> through R<sub>D</sub> so that the gate and drain voltage expressions are written follows [48, 61]:

$$\begin{cases} V'_{G} = V_{G} - R_{S}I_{D} = V_{G} - \frac{R_{C}}{2}I_{D} \\ V'_{D} = V_{D} - (R_{S} + R_{D})I_{D} = V_{D} - R_{C}I_{D} \end{cases}$$
(9)

where  $Rs + R_D = R_C$  is the contact resistance.

Fig.9 depicts an equivalent circuit of DBP-TFT in which the contact resistance effects that modified the drain current have been taken into account in series with channel resistance  $R_{ch}[48, 62]$ . According to this equivalent circuit and the expressions of contacts resistancethat are given by equation (9), the drain current is treated as a function V'<sub>G</sub> and V'<sub>D</sub> and can be written as follows:

$$I_{D} = \begin{cases} \frac{W}{L} C_{i} \mu_{FET} \left( \mathbf{V}_{G}^{'} - V_{th} - \frac{\mathbf{V}_{D}^{'}}{2} \right) \mathbf{V}_{D}^{'} & \text{linear regime} \quad \left| \mathbf{V}_{G}^{'} - V_{th} \right| > \left| \mathbf{V}_{D}^{'} \right| \\ \frac{W}{2L} C_{i} \mu_{FET} \left( \mathbf{V}_{G}^{'} - V_{th} \right)^{2} & \text{saturated regime} \quad \left| \mathbf{V}_{G}^{'} - V_{th} \right| < \left| \mathbf{V}_{D}^{'} \right| \end{cases}$$
(10)

Unlike crystalline field effect devices, carrier mobility in OFETs is gate bias dependent. In an attempt to take into account the mobility dependence with gate voltage in the parameter extraction, several groups have used an empirical relation of the field-effect mobility as[54, 63]:

$$\mu_{\text{FET}} = \mu_0 \left( \left| \frac{V_{\text{G}} - V_{\text{th}}}{V_{\text{aa}}} \right| \right)^{\gamma}$$
(11)

where  $\mu_0$  is the voltage independent mobility and it is often considered as the band mobility for the material of the TFT under analysis[63], V<sub>th</sub> is the threshold voltage.V<sub>aa</sub> and  $\gamma$  are empirical parameters defining the variation of mobility with gate voltage. Parameter  $\gamma$  is associated with the conduction mechanism of the device and it depends on doping density and dielectric permittivity of the organic semiconductor material. Therefore,  $\gamma$  can be used to describe physical mechanisms that are present in OTFTs.

By substituting R<sub>C</sub> and  $\mu_{FET}$  that are given previously by (9) and (11), respectively in equation (10), we obtain the following expressions for the drain current I<sub>D</sub> in both regimes [61, 64]:

$$I_{D,lin} = \frac{\left( \left( W \left( \frac{\mu_0}{V_{aa}^{\gamma}} \right) C_i (V_G - V_{th})^{\gamma} \right) / L \{ V_D (V_G - V_{th}) - (1/2) V_D^2 \} \right)}{1 + \left( \left( W \left( \frac{\mu_0}{V_{aa}^{\gamma}} \right) C_i (V_G - V_{th})^{\gamma} \right) / L \right) \{ -V_D R_c / 2 + V_D (V_G - V_{th}) \}$$
(12)

$$I_{D,sat} = \frac{4L}{WC_{i} \binom{\mu_{0}}{V_{aa}^{\gamma}}(V_{G} - V_{th})^{\gamma}R_{c}^{2}} \left\{ 1 + \frac{W\binom{\mu_{0}}{V_{aa}^{\gamma}}C_{i}R_{c}}{2L} (V_{G} - V_{th})^{\gamma+1} - \sqrt{1 + \frac{W\binom{\mu_{0}}{V_{aa}^{\gamma}}C_{i}R_{c}}{L}} (V_{G} - V_{th})^{\gamma+1} \right\}$$
(13)

By using the proposed expressions of the analytical model, we have able calculate the transfer and output current-voltage curves for different values of L ranging from 2.5 to 20  $\mu$ m. The set of parameters that give a close agreement between the measured data and those obtained by the model are summarized in Table 2. Figs.10 (a)-(b) show the comparison of the measured transfer characteristics in the linear (V<sub>D</sub>= -5V)and the saturated (V<sub>D</sub>= -70V)regimes, respectively, with the calculated data of our DBP-TFTs for each values of L. Theobtained close agreements between the measured output characteristics and calculated withaccording to the model of DBP-TFTs for different channel lengths are shown in figs. 11 (a)-(d). The used analytical model is proved to be accurate enough to explain the charge transport and it is verified to be accurate in describing direct current characteristicsin these kinds of components.

#### 4. Conclusions

The p-small molecule DBP based organic thin film transistors with bottom-gate bottomcontact structurewere successfully fabricated and were characterized. The exploitation of experimental curves obtained on the DBP based thinfilm transistors (TFTs) for each channel length have confirmed the effects of channel length variation on the electrical performance of OTFTs in the linear andsaturation regimes and enabled us to determine the electrical parameters of the fabricated devices. It is found that the electrical parameters such as transconductance, threshold voltage, trapped charge density, subthreshold slope, interface trap density, turn-on voltage, current ratio and field effect mobility present a significant improvement when channel length is decreased. We have also investigated the influence of the total device resistance which is extracted by using the TLM method on the electrical parameters of the studied DBP-TFTs. On the other hand, based on our experimental observations, DBP-TFT with relatively short channel (in the case of L=2.5µm) exhibited better performance in terms of the drain current, transconductance and mobility. Experimental electrical results such as output and transfer characteristics for all devices with variable channel lengths ranging from 2.5µm to 20µm have been analyzed and modeled and a good agreement with the proposed model is found.

#### References

- [1] C.L. Fan, P.C. Chiu, C.C. Lin, IEEE Electron Dev. Lett. 31 (2010) 1485.
- [2] C.L. Fan, Y.Z. Lin, W.D. Lee, S.J. Wang, C.H. Huang, Org. Electron. 13 (2012) 2924.

[3] C.Y. Wei, F. Adriyanto, Y.J. Lin, Y.C. Li, T.J. Huang, D.W. Chou, Y.H. Wang, IEEE Electron. Dev. Lett. 30 (2009) 1039.

[4] B. Crone, A. Dodabalapur, A. Gelperin, L. Torsi, H.E. Katz, A.J. Lovinger, Z. Bao, Appl. Phys. Lett. 78 (2001) 2229.

[5] M.C. Hamilton, J. Kanicki, IEEE J. Sel. Topics. Quantum Electron. 10 (2004) 840.

[6] H.E. Katz, Chem. Mater. 16 (2004) 4748.

[7] H. Nakanotani, S. Akiyama, D. Ohnishi, M. Moriwake, M. Yahiro, T. Yoshihara, S. Tobita, C. Adachi, Adv. Funct. Mater. 17 (2007) 2328.

[8] M. Berggren, D. Nilsson, N.D. Robinson, Nature Mater. 6 (2007) 3.

[9] M. H. Chung, J. H. Kwon, T. Y. Oh, S. J Lee, D. H. Choi, B. K. Ju, Thin Solid Films 518(2010) 6289.

[10] B. Gunduz, Omar A. Al-Hartomy, Said A Farha Al Said, Ahmed A. Al-Ghamdi, F. Yakuphanoglu, Synth. Met. 179 (2013) 94–115.

[11] J. Puigdollers, M. D. Pirriera, A. Marsal, A. Orpella, S. Cheylan, C. Voz, R. Alcubilla, Thin Solid Films 517 (2009) 6271–6274.

[12] F. Yakuphanoglu, W. A. Farooq, Synth. Met. 161 (2011) 132–135.

[13]J. Park, L. Do, J. Bae, Y. Jeong, C. Pearson, M. Petty, Org. Electron. 14 (2013) 2101– 2107.

[14] W. Boukhili, M. Mahdouani, M. Erouel, J. Puigdollers, R. Bourguiga, Synth. Met. 199 (2015) 303–309.

[15] W. Boukhili, M. Mahdouani, R. Bourguiga, J. Puigdollers, Microelectron. Eng. 150 (2016) 47–56.

[16] S. Zorai, S. Mansouri, R. Bourguiga, Superlattice. Microst. 55 (2013) 211-221.

[17] Y. Kanbur, M. I. Vladu, E. D. Głowacki, G. Voss, M. Baumgartner, G. Schwabegger, L. Leonat, M. Ullah, H. Sarica, S. Erten-Ela, R. Schwödiauer, H. Sitter, Z. Küçükyavuz, S. Bauer, N. S. Sariciftci, Org. Electron. 13 (2012) 919–924.

[18] C. Tozlu, S. Erten-Ela, Th. B. Singh, N. S. Sariciftci, S. Içli, Synth. Met. 172 (2013) 5–10.

[19] J.N. Haddock, X. Zhang, S. Zheng, Qing Zhang, S. R. Marder, B. Kippelen, Org. Electron. 7 (2006) 45–54.

[20] W. Boukhili, M. Mahdouani, R. Bourguiga, J. Puigdollers, Superlattices Microstruct. 83 (2015) 224–236. [21] T. Hirose, T. Nagase, T. Kobayashi, R. Ueda, A. Otomo, H. Naito, Appl. Phys. Lett97 (2010) 083301.

[22] Y. Xu, P. R. Berger, J. Appl. Phys. 95 (2004) 1497.

- [23] C. Di, G. Yu, Y. Liu, Y. Guo, W. Wu, D. Wei, D. Zhu, Phys. Chem. Chem. Phys. 10 (2008) 17.
- [24] M. Luisier, A. Schenk, W.Fichtner, Appl. Phys. Lett. 90 (2007) 102103.
- [25] M. Halik, H. Klauk, U. Zschieschang, G. Schmid, Dehm C, M. Schutz, S. Maisch, F. Effenberger, M. Brunnbauer, F. Stellacci. Nature 431 (2004) 963.
- [26] Y. Wang, S. Jia, Z. J. Chen, L. Ji, J. Chin. Phys. 15 (2006) 2297.
- [27] R. Bourguiga. M. Mahdouani, S. Mansouri, G. Horowitz, Eur. Phys. J. Appl. Phys. 39 (2007) 7–16.
- [28] Y. JinLin, B. ChiehHuang, Microelectron. Eng. 103 (2013) 76-78.
- [29] G.Horowitz, R. Hajlaoui, D. Fichou, A. El Kassmi, J. Appl. Phys. 85 (1999) 3202.
- [30] S. Mansouri, M. Mahdouani, A. Oudir, S. Zorai, S. Ben Dkhil, G. Horowitz, R. Bourguiga, Eur. Phys. J. Appl. Phys. 48 (2009) 30401.
- [31] R. Bourguiga, F. Garnier, G. Horowitz, R. Hajlaoui, P. Delannoy, M. Hajlaoui, H. Bouchriha, Eur. Phys. J. Appl. Phys. 14 (2001) 121.
- [32]X. G. Yu, J. S. Yu, J. L. Zhou, H. Wang, L. H. Cheng, and Y. D. Jiang, Jpn. J. Phys. Lett. 50 (2011) 104101.
- [33] G. Horowitz, P. Lang, M. Mottaghi, H. Aubin, Adv. Funct. Mater. 14 (2004) 1069-1074.

[34] B. Stadlober, U. Haas, H. Gold, A. Haase, G. Jakopic, G. Leising, N. Koch, S. Rentenberger, E. Zojer, Adv. Funct. Mater. 17 (2007) 2687-2692.

[35] D.J. Gundlach, L. Zhou, J.A. Nichols, T.N. Jackson, P.V. Necliudov, M.S. Shur, J. Appl. Phys. 100 (2006) 024509.

[36] J. Zaumseil, K. W. Baldwin, J. A. Rogers, J. Appl. Phys. 93 (2003) 6117.

[37] A. O. Conde, F. J. G. Sánchez, J. Muci, A. T. Barrios, J. J. Liou, Ch. S. Ho, Microelectron.Reliab. 53 (2013) 90–104.

[38] A. O. Conde, F. J. G. Sánchez, J. Muci, A. S. González, J. A. Martino, P. G. D. Agopian, C.Claeys, Solid StateElectron.93 (2014) 49–55.

[39] J. B. Koo, J. H. Lee, C. H. Ku, S. C. Lim, S. H. Kim, J. W. Lim, S. J.Yun, T. Zyung, Synth. Met. 156 (2006) 633–636.

[40] J. B. Kuo, S. C. Lin, Low-Voltage SOI CMOS VLSI Device and Circuits, John Wiley & Sons, New York, 2001, p. 23.

[41] A. Bolognesi, M. Berliocchi, M. Manenti, A.D. Carlo, P. Lugli, K. Lmimouni, C. Dufour, IEEE Trans. Electron. Dev. 51 (2004) 1997.

[42] K.P. Pernstich, S. Haas, D. Oberhoff, C. Goldmann, D.J. Gundlach, B. Batlogg, A.N.Rashid, G. Schitter, J. Appl. Phys. 96 (2004) (11) 6431.

[43] S. Galindo, M. Ahmadpour, L. G. Gerling, A. Marsal, C. Voz, R. Alcubilla, J.Puigdollers, Org. Electron.15 (2014) 2553–2560.

[44] L.A. Majewski, M. Grell, Synth. Met. 151 (2005) 175.

[45] G. Horowitz, Adv. Funct. Mater. 13 (2003) 53.

[46] R.N. Christopher, C.D. Frisbie, D.A. da Silva Filho, J.L. Bredas, C.E. Paul, R.M. Kent, Chem. Mater. 16 (2004) 4436.

[47] M.C.J.M. Vissenberg, M. Matters, Phys. Rev. B 57 (1998) 12964–12967.

[48] S. Mansouri, M. Mahdouani, A. Oudir, S. Zorai, S. Ben Dkhil, G. Horowitz, R. Bourguiga, Eur. Phys. J. Appl. Phys. 48 (2009) 30401.

[49] G. Horowitz, R. Hajlaoui, H. Bouchriha, R. Bouirguiga, M. Hajlaoui, Adv. Mater. 10 (1998) 923–927.

[50] Brijesh Kumar, B.K. Kaushik, Y.S.Negi, S.Saxena, G.D.Varma, Microelectronics Journal 44 (2013) 736–743.

[51] S. Mansouri, R. Bourguiga, A.A. Al-Ghamdi, F. Al-Hazmi, O. A. Al-Hartomy, F. El-Tantawy, F. Yakuphanoglu, Synth. Met.162 (2012) 1681–1688.

- [52] W. E. Spear, P.G. Le Comber, J. Non-Cryst. Solids 727 (1972) 8-10.
- [53] G. Horowitz, M.E. Hajlaoui, R. Hajlaoui, J. Appl. Phys. 87 (2000) 4456.

[54] S. Mansouri, G. Horowitz, R. Bouirguiga, Synth. Met.160 (2010) 1787–1792.

[55] S. Mansouri, S. Zorai, R. Bourguiga, Synth. Met.162 (2012) 231-235.

[56] F. Yakuphanoglu, S. Mansouri, R. Bourguiga, Synth. Met.162 (2012) 918-923.

[57] R.F. Pierret, Semiconductor Device Fundamentals, Addison-Wesley PublishingCompany, 1996.

[58] S.M. Sze, Physics of Semiconductor Devices, second ed., John Wiley & Sons, 1981.

[59] P.V. Necliudov, M.S. Shur, D.J. Gundlach, T.N. Jackson, J. Appl. Phys. 88 (2000) 6594– 6597.

[60] A. Cerdeira, M. Estrada, B. Iniguez, J. Pallarès, L.F. Marsal, Solid StateElectron. 48 (2004) 103–109.

[61] P. Mittal, B. Kumar, Y. S. Negi, B. K. Kaushik, R. K. Singh, Microelectronics Journal 43 (2012) 985–994. [62] D. Hong, G.Yerubandi, H.Q.Chiang, M. C. Spiegelberg, J.F.Wager, Crit. Rev. Solid State Mater. Sci. 33 (2008) 101–132.

[63] M. Estrada, A. Cerdeira, J. Puigdollers, L. Resendiz, J. Pallares, L.F. Marsal, C. Voz, B. Iniguez, Solid State Electron. 49 (2005) 1009–1016.

[64] B. Kumar, B. K. Kaushik, Y. S. Negi, S. Saxena, G. D. Varma, Microelectronics Journal 44 (2013) 736–743.

#### **Figures captions:**

Figure1.A schematic view of the: (a) Molecular structure of

tetraphenyldibenzoperiflanthene(DBP) (**b**) Bottom Gate Bottom Contact DBP-TFTs with its bias condition.

**Figure 2.** Atomic Force Microscopy images of the DBP (50nm) thin-films deposited on SiO<sub>2</sub>layer: (a) inside the conducting channel (b)Outside the conducting channel.

Figures 3(a)–1(d).Output characteristics curves of DBP-TFTs with different channel lengths (L = $2.5\mu$ m,  $5\mu$ m,  $10\mu$ m and  $20\mu$ m).

Figure 3.e. Output characteristics of the DBP-TFTsatV<sub>G</sub>= -60Vwith different channel lengths. Figure 4.a. Transfer characteristics (I<sub>D</sub> versus V<sub>G</sub> plots) measured in the linear regime at  $V_D$  = -5Vfor different channel lengths (L =2.5µm, 5µm, 10µm and 20µm).

**Figure 4.b.** Transconductance  $g_m$  as function V<sub>G</sub>of the DBP-TFTs with different channel lengths (L =2.5µm, 5µm, 10µm and 20µm).

Figure 4.c. The field effect mobility in DBP-TFTs in linear regime ( $V_D$ = -5V) versus  $V_G$  for all devices.

**Figure 5.** Total device resistances (R<sub>T</sub>) versus channel length (L) of the DBP-TFTs at different high negative gate voltages.

**Figures6.** (a)-(b). (a) Transfer characteristics I<sub>D</sub>versus V<sub>G</sub> plots measured in the saturation regime at  $V_D = -70V$  for all DBP-TFTs. (b) Square root of  $|I_D|$  from which the threshold voltage was determined for each channel length. The inset depicts threshold voltage (V<sub>th</sub>) vs. L.

Figure 7.Experimental saturation mobility versus V<sub>G</sub> for each channel length.

**Figure 8.**The variation of the drain current in logarithmic scale versus  $V_G$  in the saturation regime (log  $|I_D|$  vs.V<sub>G</sub>)for all DBP devices where it's illustrated the extraction method of the parameters: the turn-on voltage V<sub>on</sub> and the ratio current I<sub>on</sub>/ I<sub>off</sub>.

**Figure 9.** Electrical equivalent circuit of OTFTs proposed by the used model that include the channel resistance and contact resistances in series with the source and drain terminals, respectively.

**Figures 10. (a)-(b).** Measured (circle line) and modeled (full line) transfer characteristics of DBP-TFTs: (a) in the linear regime ( $V_D$ = -5V)and (b) in the saturation regime ( $V_D$ = -70V).

Figures 11. (a)-(d). The good agreement between experimental (circle line) and that obtained from model (full line) output characteristics: (a)  $L=2.5\mu m$ , (b) $L=5\mu m$ ,(c) $L=10\mu mand(d)L=20\mu m$  of DBP based TFTs.

# **Tables captions:**

**Table 1.** Experimental electrical parameters of DBP-TFTs with different channel lengths.**Table 2.**Parameter values that give good agreement between the measured characteristics andthose obtained by the model.

| Parameters | N <sub>trap</sub>     | SS      | Dit                   | Von   | Ion/Ioff            |
|------------|-----------------------|---------|-----------------------|-------|---------------------|
| L(µm)      | (cm <sup>-2</sup> )   | (V/dec) | $(cm^{-2} eV^{-1})$   | (V)   |                     |
| L=2.5µm    | 2.1×10 <sup>12</sup>  | 10      | $1.87 \times 10^{13}$ | -13.5 | 1.6×10 <sup>4</sup> |
| L=5µm      | 2.15×10 <sup>12</sup> | 6.75    | $1.27 \times 10^{13}$ | -15   | $6.5 \times 10^3$   |
| L=10µm     | 2.25×10 <sup>12</sup> | 4.57    | 8.55×10 <sup>12</sup> | -16.5 | $2.5 \times 10^{3}$ |
| L=20µm     | 2.35×10 <sup>12</sup> | 2.2     | 4.12×10 <sup>12</sup> | -17.5 | $1.5 \times 10^{3}$ |

## Table. 1.

| Parameters | V <sub>aa</sub> (V) | γ    | $\mu_0 (cm^2 V^{-1} s^{-1})$ | Vth(V) | $R_{c}(K\Omega)$    |
|------------|---------------------|------|------------------------------|--------|---------------------|
| L(µm)      |                     |      |                              |        |                     |
| L=2.5µm    | 2.3                 | 0.3  | 6×10 <sup>-5</sup>           | -17.5  | 5×10 <sup>6</sup>   |
| L=5µm      | 6                   | 0.94 | 5.75×10 <sup>-6</sup>        | -20.5  | 2.5×10 <sup>7</sup> |
| 10µm       | 26.5                | 2.3  | 2.4×10 <sup>-8</sup>         | -21    | 3×10 <sup>8</sup>   |
| 20µm       | 12                  | 3.05 | 7.25×10 <sup>-8</sup>        | -25    | 4×10 <sup>8</sup>   |

Table.2.



 DBP layer(50nm)

 Drain (30nm)

 Drain (30nm)

 ITO (3nm) ITO

 Insulator (SiO<sub>2</sub>)(230nm)

 Si-Substrate

 Gate (30nm)

 VG

 Vs

 Vs

 I. (b)

Figures 1. (a)-(b)



Figures 2. (a)-(b)



Figure 3. (e)



Figures 4. (a)-(e)



Figures 5. (a)-(b)



Figures7. (a)-(b)



Figure 8



Figure 9



Figures 10. (a)-(b).



Figures 11. (a)-(d).