EUROPEAN ORGANIZATION FOR NUCLEAR RESEARCH Laboratory for Particle Physics

Departmental Report

**CERN/AT 2007-14 (MTM)** 

# METROLOGICAL CHARACTERISATION OF A FAST DIGITAL INTEGRATOR FOR MAGNETIC MEASUREMENTS AT CERN

P. Arpaia<sup>1</sup>, J. Garcia Perez<sup>2</sup>, A. Masi<sup>3</sup>, G. Spiezia<sup>4</sup>

A Fast Digital Integrator (FDI) was designed to satisfy new more demanding requirements of dynamic accuracy and trigger frequency in magnetic measurements based on rotating coil systems for analyzing superconducting magnets in particle accelerators. In particular, in flux measurement, a bandwidth up to 50-100 kHz and a dynamic accuracy of 10 ppm are targeted. In this paper, results of static and dynamic metrological characterization of the FDI prototype and of the Portable Digital Integrator (PDI), heavely used at CERN and in many sub-nuclear laboratories, are compared. Preliminary results show how the initial prototype of FDI is already capable of both overcoming dynamic performance of PDI and covering operating regions inaccessible before.

1 Department of Engineering, University of Sannio, Benevento, Italy

2 CERN, Accelerator Technology Department, Geneva, Switzerland

3 CERN, Accelerators and Beams Department, Geneva, Switzerland

4 Department of Engineering, University of Naples, Napoli, Italy and CERN, Accelerator Technology Department, Geneva, Switzerland

Presented at the XVIII IMEKO World Congress 17-23 September 2006, Rio de Janeiro, Brazil

CERN, Accelerator Technology Department CH - 1211 Geneva 23 Switzerland

26 March 2007

## XVIII IMEKO WORLD CONGRESS Metrology for a Sustainable Development September, 17 – 22, 2006, Rio de Janeiro, Brazil

# METROLOGICAL CHARATERIZATION OF A FAST DIGITAL INTEGRATOR FOR MAGNETIC MEASUREMENTS AT CERN

Pasquale Arpaia<sup>1</sup>, Juan Garcia Perez<sup>2</sup>, Alessandro Masi<sup>3</sup>, Giovanni Spiezia<sup>4</sup>

<sup>1</sup> Department of Engineering, University of Sannio, Corso Garibaldi 107, 82100 Benevento, Italy, E-mail: arpaia@unisannio.it
<sup>2</sup> CERN, Dept. AT (Accelerator Technology), Group MTM, CH 1211 Genève 23, Switzerland., E-mail: juan.garcia.perez@cern.ch
<sup>3</sup> CERN, Dept. AB (Accelerators and Beams), Group ATB, CH 1211 Genève 23, Switzerland, E-mail: alessandro.masi@cern.ch
<sup>4</sup> Department of Engineering, University of Naples, Federico II, Via Claudio, Napoli, Italy; CERN, Dept. AT (Accelerator Technology), Group MTM, CH 1211, Genève 23, Switzerland, E-mail: giovanni.spiezia@cern.ch.

Abstract: A Fast Digital Integrator (FDI) was designed to satisfy new more demanding requirements of dynamic accuracy and trigger frequency in magnetic measurements based on rotating coil systems for analyzing superconducting magnets in particle accelerators. In particular, in flux measurement, a bandwidth up to 50-100 kHz and a dynamic accuracy of 10 ppm are targeted. In this paper, results of static and dynamic metrological characterization of the FDI prototype and of the Portable Digital Integrator (PDI), heavely used at CERN and in many sub-nuclear laboratories, are compared. Preliminary results show how the initial prototype of FDI is already capable of both overcoming dynamic performance of PDI and covering operating regions inaccessible before.

**Keywords:** Converters, Magnetic Materials/Magnetics, Particle Accelerator Science & Technology/Nuclear and Plasma Sciences, Signal Analysis/Signal Processing.

# 1. INTRODUCTION

The Large Hadron Collider (LHC), currently in construction at CERN, is a particle accelerator designed to explore into the deepness of the matter more than ever done before. The 27 km long LHC is based on more than 8000 superconducting magnets. The trajectories of the particles beams are corrected by means of magnets; thus, an accurate



Fig. 1.-PDI and FDI theoretical performance.

measurement of the field quality is necessary to implement a suitable control of the trajectories as well as to focus the beam.

Many magnetic measurement techniques are used at CERN, such as fixed coils for measuring the field variation, the flip coils for calibrating the coil, the Hall sensor for having a 3D description of the field [1]. The most accurate technique to figure out the magnetic field harmonics of a superconducting magnet is based on rotating coils, giving as output a voltage signal to be integrated by a suitable digital system [1]. The magnetic flux is measured between two angular positions measured by an encoder giving the trigger to the voltage integrator. The Portable Digital Integrator (PDI) is being used for about twenty years at CERN and in other international laboratories. Magnets are characterized by integrating along about 10 s the output voltage of a rotating coil, turning at maximum at 1 rps [2]-[5]. A new generation of rotating coils with a higher rotation speed up to 10 rps is developed at CERN for LHC and more advanced applications [6]. It will allow the dynamic effects of superconducting magnets to be figured out over a larger bandwidth up to 50-100 kHz and with higher target dynamic accuracy for the integrator system of 10 ppm (Fig. 1).

PDI is based on a voltage-to-frequency converter, therefore its performance get worse if the Over-Sampling Ratio (OSR) decreases, i.e. the coil trigger frequency increases (Fig. 1). Thus, measurement speed can not be increased now and PDI gets unsuitable for new requirements, especially for varying magnetic fields.

A new instrument has been conceived at CERN, the Fast Digital Integrator (FDI) [7]. FDI exploits a high-rate and high-resolution digital conversion, whose accuracy is not related to trigger frequency. In addition, it keeps the benefit of a larger OSR, owing to its maximum sampling rate of 800 kS/s (Fig.1).

In the following, in Section 2, the design proposal of the FDI measurement chain is recalled. In Section 3, preliminary experimental results of FDI metrological characterization are presented by comparing the PDI and FDI performances.



Fig. 2. - FDI architecture.

#### 2. THE FDI MEASUREMENT CHAIN

The main design challenges are an accuracy requirement of 10 ppm, for 1 s of integration time with a bandwidth of 50-100 kHz, for an input full scale range of 10 V. FDI faces up these requirements by the digital conversion and the numerical integration of the coil signal (Fig. 2). The input signal is sampled at high sampling rate, up to 800 kS/s by means of a 18-bit SAR ADC. Then, the DSP carries out the numerical integration of the samples in the angular domain owing to the trigger pulses of an encoder mounted on the shaft of the rotating coil.

In order to reach the above-mentioned requirements, the design of the analog front-end is particularly critical. In Fig.3, the analog front-end of the FDI, including the ADC converter, the FPGA, and the DAC, is illustrated. The input configuration from the PGA to the ADC is differential. The PGA is an instrumentation amplifier Double Input Double Output (DIDO) providing 13 different values of gain, each one adjustable by a digital trimmer acting on the feedback resistors of the amplifier. The offset is also corrected automatically: a 16-bit DAC injects a compensating voltage at the amplifier input. In particular, the calibration procedure is carried out by three steps: (i) the input amplifier is short-circuited and, after measuring the ADC output code, the DAC output is changed until the null code is reached; (ii) for

the selected gain, a suitable voltage reference coming out from the Voltage Reference Generator (VRG) of the board is applied to the PGA in order to reach a full scale signal at the ADC input; the gain is adjusted by means of a digital trimmer until this condition is not reached; the value of the digital word of the trimmer is stored in a non-volatile memory to trace the calibration; (iii) the coil is connected to the PGA input and the offset compensation procedure, as described at point (i) is launched to correct the offset generated by the coil resistances; the value of the DAC digital word is stored in a non-volatile memory. This procedure is carried out automatically by means of a dichotomyc algorithm to in order to minimize the time operation.

## **3. EXPERIMENTAL RESULTS**

The FDI prototype and the PDI were characterized by carrying out dynamic and static tests, according to the standard IEEE 1057-1994 [8]. In the following, (i) the *measurement station* (ii) the *static tests* and (iii) the *dynamic tests* are reported.

#### 3.1 Measurement station

The DC performance was assessed by the Differential Non Linearity (DNL), and the AC performance by the Signal-to-Noise Ratio (SNR) through a FFT test. A metrological station was set up in order to carry out metrological tests on both PDI and FDI (Fig. 4). The station is based on DC DATRON 4000A and AC DATRON 4708 calibrators, remotely controlled via GPIB bus. Software were developed in MATLAB<sup>TM</sup> applications and LabVIEW<sup>TM</sup> (Fig. 4). The IEEE 1057-1994 standard provides common terminology and test methods for describing the performance of digitizing waveform recorders. Both the instruments considered in this work are digital integrators; however they can be seen as ADC. In fact, PDI is based on a VFC, then, according to

$$V_k = \frac{N_k * FS}{t_m * f_{clock}} \tag{1}$$



Fig. 3. - FDI analog front-end scheme.



Fig. 4. – The measurement station: A) DC calibrator DATRON 4000; B) AC calibrator DATRON 4708; C) Function generator TTi TG1010; D) PDI rack; E) FDI board; F) PC for data analysis.

where  $N_k$  is the number of counts at the output of the VFC with a frequency  $f_{clock}$ , in a measurement time  $t_m$ , and FS is the full scale range of the instrument in volt, the digital voltage output,  $V_k$ , can be evaluated by knowing the measurement time, that is the reciprocal of the trigger frequency. The function generator TTi TG1010 was used to generate the trigger (Fig. 4). It is noted that the trigger frequency, i.e. the PDI sampling rate, is inversely proportional to the PDI resolution.

The FDI measurement chain is a waveform digitizer; given that the ADC has a SAR structure, the FDI resolution is not dependent on the sampling rate that can be much higher than the trigger frequency. In order to compare PDI and FDI performance, the same throughput rate must be considered; owing to this, the FDI can benefit of a large over-sampling provided by the ratio between the ADC sampling rate and the considered trigger frequency.

#### 3.2 Static tests

The static test determines the DNL by measuring the transition levels of the ADC [8]. The PDI number of bits and the LSB are function of the trigger frequency. For the test a trigger frequency of 512 Hz was chosen, because this value represents a typical working condition. For a trigger frequency of 512 Hz, PDI has an LSB of 10.24 mV and the theoretical number of bit is 9.93 for a total number of transition levels of 975. The number of bit N is calculated as:

$$N = \log_2\left(\frac{FS}{LSB}\right) \tag{2}$$

where LSB is the PDI resolution, evaluated by putting  $N_k$  equal to 1 in (1), and FS is the full scale range of the PDI (10 V).

FDI resolution is 38  $\mu$ V, with a full scale range of 10 V and a theoretical number of 18 bit; consequently, the transition levels are the 262143. This number is very huge, and the complete test would take a very long time, thus the DNL was computed on 13 groups of 7 thresholds for the PDI, and on 7 groups of 29 thresholds for the FDI (Tab. 1). In this way, it was possible to assess the DNL in local parts of the input range. Both PDI and FDI show a very good linearity

Table 1. - Input range groups for DNL measurement: (a) PDI, (b) FDI.

| a)    |                      |              |
|-------|----------------------|--------------|
| Group | V <sub>min</sub> (V) | $V_{max}(V)$ |
| 1     | -3.999627            | -3.937339    |
| 2     | -3.037070            | -2.975974    |
| 3     | -2.032307            | -1.970925    |
| 4     | -1.530239            | -1.469885    |
| 5     | -1.039737            | -0.968706    |
| 6     | -5.385569            | -0.477423    |
| 7     | -0.035860            | 0.025450     |
| 8     | 0.466277             | 0.527722     |
| 9     | 0.968654             | 1.030345     |
| 10    | 1.469776             | 1.537562     |
| 11    | 1.971068             | 2.034552     |
| 12    | 2.963284             | 3.026860     |
| 13    | 3.927447             | 3.987292     |
| b)    |                      |              |
| Group | V <sub>min</sub> (V) | $V_{max}(V)$ |
| 1     | -4.540725            | -4.539844    |
| 2     | -2.024787            | -2.023720    |
| 3     | -1.021434            | -1.020492    |
| 4     | -0.015546            | -0.014508    |
| 5     | 0.991289             | 0.992416     |
| 6     | 1.995206             | 1.996313     |
| 7     | 4.509593             | 4.510699     |
|       |                      |              |



Fig. 5. – PDI DNL in different parts of the input ranges: (a) DNL for different thresholds groups; (b) mean and standard deviation for each group.



with a static DNL that is within -1.5 LSB and 1.5 LSB (Fig. 5-6) However, PDI resolution at a typical trigger frequency of 512 Hz is much lower than the FDI LSB.

#### 3.3 Dynamic Test

The dynamic test aims to determine the SNR of the digitized waveform to evaluate the Effective Number Of Bits (ENOB) of the instrument, taking into account the noise and the distortion of all the measurement chain. The SNR was evaluated by the FFT analysis.

For the PDI, the SNR was evaluated at different trigger frequency values, with a sine wave input of 3  $V_{rms}$ , at 10 Hz and 20 Hz. The amplitude spectrum of a typical digitized waveform is shown in Fig. 7a. The tests were performed at low frequency according to the typical measurement conditions of the PDI.

For the FDI, tests were carried out with a sine wave input, 3  $V_{rms}$ , at a frequency varying from 10 Hz to 250 Hz; then, the SNR was evaluated on the signal decimated by a factor OSR given by the ratio between the sampling rate and the trigger frequency. The amplitude spectrum of a typical digitized waveform is depicted in Fig. 7b. The Spurious-Free Dynamic range (SFDR) for the FDI is around 110 dB against 70 dB of the PDI.

The evaluation of the SNR allows determining the ENOB of the two waveform digitizer: according to the

![](_page_4_Figure_7.jpeg)

standard IEEE 1057-1994, PDI ENOB results around 9 bit while FDI ENOB is about 12 bit.

In Fig. 8, a comparison between FDI and PDI performance is shown: the SNR is reported as function of the OSR (Fig. 9a) and of the trigger frequency (Fig. 9b). FDI allows to reach a higher accuracy even at high trigger frequency where the PDI cannot operate. However, the benefits of the over-sampling for the FDI does not correspond to the expected ones, because the non-linearity in bandwidth decreases the SNR. Since the static test showed a very good linearity of the ADC, the sources of this linearity must be investigated to get better performance. In particular, the ADC has a unipolar differential input, with a full scale range of 10 V, and a small external interface circuit was required to adapt the PGA outputs to the ADC inputs. Such an interface circuit must be improved.

### 5. CONCLUSIONS

A metrological characterization of the PDI and FDI was carried out. The static tests showed that both PDI and FDI digitizer present a satisfying linearity, although PDI resolution is much lower than the FDI one.

The digital conversion of the coil signal at high sampling rate allows the FDI to achieve better dynamic results than

![](_page_5_Figure_0.jpeg)

Fig. 8. – FDI and PDI performance: SNR as function of OSR (a) and of trigger frequency (b)

the PDI. While the PDI performance decreases to unacceptable targets by increasing trigger frequency, the performance of the second FDI prototype is never lower than 70 dB, even for a theoretical trigger frequency equal to the ADC sampling rate (OSR=1). FDI always benefits of a 18-bit digitization and moreover keeps the benefit of oversampling the input signal for OSR greater than 1.

In further work, the sources of FDI dynamic nonlinearity will be investigated in order to be corrected, by acting on the hardware design and by applying firmware correction by means of the DSP. A third prototype is under construction with the DSP on board and the final design of the analog front-end.

### ACKNOWLEDGEMENTS

This work was sponsored by CERN trough the agreement No K 1201/AT/LHC with the Department of Engineering, University of Sannio, whose supports the authors gratefully acknowledge. Authors thank also prof. Felice Cennamo and Louis Walckiers for their useful suggestions, David Giloteaux for his constant technical support, and Vitaliano Inglese for his precious collaboration.

# REFERENCES

- L. Bottura, K. N. Henrichsen, "Field Measurements", CAS proceedings, CERN, September 2004, pp. 118-151.
- [2] P. Galbraith, CERN, "Portable Digital integrator", 1993, Internal Technique note 93-50, AT-MA/PF/fm.
- [3] D. B. Barlow, "Rotating Coil Measurements System for the APT/LEDA CCDTL Quadrupole Magnets", IEEE Trans. on Appli. Superconductivity, Vol. 10, N. 1, pp1447-1449, March 2000.
- [4] J. D. Zhang, Z. Cao, F.L. Ren, Q.G. Zhou, L.H. Zhang, Y.Li, H.P. Yan, A.L. Zhang, and Y.B. Zhao, "Design and Fabrication of a rotating coil magnetic measurement system", Proc.s. of 2<sup>nd</sup> Asian Particle Accelerator Conference, Beijing, China, 2001.
- [5] He Qing, "An automatic measurement apparatus for low value magnetic flux with high resolution", Conference on *Precision Electromagnetic Measurements*, 16-21 June 2002, pp.100 - 101.
- [6] S. Amet, L. Bottura, L. Deniau, and L. Walckiers, "The multipoles factory: an element of the LHC control"; LHC Project Report 554, International Conference on Magnet Technology (MT 17), 24-28 September, 2001.
- [7] P. Arpaia, L. Bottura, P. Cimmino, D. Giloteaux A. Masi, J. Garcia Perez, G. Spiezia, L. Walckiers, "A Fast Digital Integrator for Magnetic Field Measurement at CERN", IEEE IMTC 2006, 24-27 April 2006.
- [8] "IEEE standard for digitizing waveform recorders", *IEEE Standards Board*, 1994.