## Aligned T-Gate Fabrication Using X-ray Lithography

by

## Mitchell Meinhold

B.S. Electrical Engineering, B.S. Engineering Physics Lehigh University (1994)

Submitted to the Department of Electrical Engineering and Computer Science in partial fulfillment of the requirements for the Degree of

Master of Science in Electrical Engineering and Computer Science

at the

Massachusetts Institute of Technology

© Massachusetts Institute of Technology 1996. All rights reserved.

| Signature of Author |                      |                                                                                     |
|---------------------|----------------------|-------------------------------------------------------------------------------------|
|                     | Départm              | nent of Electrical Engineering and Computer Science<br>30 August 1996               |
|                     |                      |                                                                                     |
|                     | her-                 | ,                                                                                   |
| Certified by        |                      | · · · · · · · · · · · · · · · · · · ·                                               |
|                     |                      | Henry I. Smith<br>Keithley Professor of Electrical Engineering<br>Thesis Supervisor |
|                     |                      |                                                                                     |
|                     | •<br>• • • • • • • • |                                                                                     |
| Accepted by         | 1.1                  |                                                                                     |
| OF TECHNOLOGY       | U.S.<br>Chairm       | Arthur C. Smith<br>man, Departmental Committee on Graduate Students                 |
| MAR 061997          |                      |                                                                                     |

## Aligned T-Gate Fabrication Using X-ray Lithography

by

### Mitchell Meinhold

Submitted to the Department of Electrical Engineering and Computer Science on 25 September 1996 in partial fulfillment of the requirements for the Degree of Master of Science in Electrical and Computer Science.

## Abstract

T-gate structures are employed in the construction of high performance MESFETs and HEMTs. A process using X-ray lithography and high precision alignment for the production of aligned,  $0.1 \mu m$  T-gates has been developed. The constituents of layout design, mask fabrication, alignment and lithography are explored. The results of the experiments are presented and discussed.

2

Thesis Supervisor: Henry I. Smith Title: Keithley Professor of Electrical Engineering

## Acknowledgments

Because of the tremendous amount of aid and support that I have received from my professors and colleagues, this section may be as difficult to write as any other. First, I thank my advisor, Prof. Henry Smith not only for his guidance but for providing me with the opportunity to work in the Nano Structures Laboratory. I thank James Gooberlet for his generous time in writing masks, Isabel Yang for her help with optical mask preparation, and Euclid Moon for his help with the x-ray exposure & alignment system. I also thank Mike Lim, Dave Carter, Jim Carter, Tom Murphy and everyone else at NSL who have helped me with equipment and have generously shared their knowledge and know-how. Finally, I thank my family and friends who have been supportive and have motivated me throughout my career.

# List of figures

| Figure | 1-1 T-gate cross-section with typical dimensions                                                                                                                                                                                                                                                                                 | 7            |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Figure | 1-2 Current technology for T-gate production using direct-write e-beam<br>lithography. The first step is an e-beam line exposure. The second step<br>demonstrates the unequal development rates of the resist layers forming the gate<br>profile. Similar tri-level schemes are also used.                                       | 8            |
| Figure | 2-1 Three basic FET types: A) Si based JFET [6]. B) III-V based MESFET [2] C)<br>GaAs HEMT (or MODFET) [2].                                                                                                                                                                                                                      | )<br>1       |
| Figure | 2-2 Theoretical variation of optimum noise figure with gate metallization (vertical) thickness. Shows a 0.5dB drop in noise with a 0.2µm decrease in gate length. Taken from DiLorenzo [2]                                                                                                                                       | 3            |
| Figure | 2-3 Variation of device optimum noise figure with source drain spacing. Taken from DiLorenzo [2]                                                                                                                                                                                                                                 | 4            |
| Figure | 3-1 Layout showing all three mask levels superimposed                                                                                                                                                                                                                                                                            | 8            |
| Figure | 3-2 Diagram and cross-section of x-ray mask 1                                                                                                                                                                                                                                                                                    | 9            |
| Figure | 3-3 CCD image of x-ray mask plating base etch taken from optical microscope. I shows accelerated plating base etch in the vicinity of gold patterns. Separation between groups of "dots" is $100\mu m$ which is the field size. Etched circles actually encompass groups of four gold plated registration marks (see Figure 3-4) | t<br>,<br>.0 |
| Figure | 3-4 Schematic of field with e-beam registration marks located at corners                                                                                                                                                                                                                                                         | 2            |
| Figure | 3-5 Schematic of pattern transfer rig from optical mask to X-ray mask                                                                                                                                                                                                                                                            | 2            |
| Figure | 3-6 SEM micrographs of gold plated, single pass lines which terminate at 500nm boxes. Dose is varied from line to line. Lines with insufficient dose do not clear and do not fully electroplate.                                                                                                                                 | 4            |
| Figure | 3-7 Plots of linewidth vs. dose for: a) $i = 50$ pA and start frequency of 240kHz. b) $i = 100$ pA and start frequency of 480kHz. c) combined a & b                                                                                                                                                                              | 5            |
| Figure | 3-8 Demonstration of moiré effect. Pairs of gratings with different pitches are located on the mask and wafer. 2                                                                                                                                                                                                                 | 8            |
| Figure | 3-9 A) 3-D view of alignment marks showing that grating with pitch $p_2$ on mask is matched to grating $p_1$ on wafer. The adjacent pair has $p_1$ on the mask and $p_2$ on the wafer. B) Demonstration of fringe movement resulting from mask displacement relative to substrate                                                | .s<br>9      |

Figure 3-10 Diagram of aligned marks. Alignment is achieved when fringes are matched.30

| Figure 3-11 Full alignment mark set: Coarse alignment increases the capture range of alignment. Two full sets are placed on each mask so angular alignment can be done                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 3-12 Depiction of alignment scheme used for x-ray mask alignment to wafer.<br>Wafer alignment marks are "hatched" to improve diffracted light intensity. Since<br>back diffraction is used, optics do not interfere with x-ray flux                                                    |
| Figure 3-13 CCD image of moiré pattern produced from 5.6µm pitch gratings                                                                                                                                                                                                                     |
| Figure 3-14 CCD image of moiré pattern produced from 2µm pitch gratings                                                                                                                                                                                                                       |
| Figure 4-1 Schematic of x-ray exposure system showing source, vacuum window, mask<br>and sample (stage not shown)                                                                                                                                                                             |
| Figure 4-2 SEM micrographs of un-protected SAL601 after x-ray exposure                                                                                                                                                                                                                        |
| Figure 5-1 Diagram and optical microscope CCD photos of alignment state after<br>exposure and development. The fringes are the result of the moiré pattern<br>between the gold on the substrate and the pattern developed in the resist                                                       |
| Figure 5-2 Measurements of gate stem alignment with respect to pads. The misalignment in a) is 118nm while in b) it is 12nm. The locations of these structures with respect to alignment marks are depicted as $\alpha$ and $\beta$ in Figure 3-1 corresponding to a) and b) respectively. 47 |
| Figure 5-3 Diagram of mask stage position control. Simultaneous control of both piezos translate the mask in the y-axis while differential control changes $\theta$                                                                                                                           |
| Figure 5-4 SEM micrograph of T-gate with 100nm footprint. The structure of the gate could be improved by increasing the height and straightness of the stem                                                                                                                                   |
| Figure 5-5 Dependence of linewidth on various process conditions for a negative chemically amplified resist. (Taken from [1].)                                                                                                                                                                |
| Figure 5-6 SEM micrographs of free-standing T-gates which vary in width. For gates wider than about 10µm, uneven stress causes the gate ends to "curl up" as seen in g) and h). For larger gates, the effect can loosen the material entirely or cause the metal to meander, as seen in i)    |

.

## Contents

| Abstract                                         | 2        |
|--------------------------------------------------|----------|
| List of Figures                                  | 4        |
| 1 Introduction                                   | 7        |
| 1.1 Overview                                     | 9        |
| 2 Motivation                                     |          |
| 2.1 Introduction                                 |          |
| 2.2 Transistor Types                             |          |
| 2.3 MESFETs                                      |          |
| 2.3.1 Noise                                      |          |
| 2.3.2 Frequency Limits                           |          |
| 2.4 HEMTs                                        |          |
| 2.5 Summary                                      | 16       |
| 3 Layout and Mask Fabrication                    | 17       |
| 3   Lavout                                       | 17       |
| 3.2 Masks                                        | 18       |
| 3.3 E-beam Registration                          | 21       |
| 3.3.1 Optical Mask for E-beam Registration Marks |          |
| 3.3.2 Optical Exposure of X-ray Masks            |          |
| 3.4 X-ray Mask Resolution                        |          |
| 3.5 Alignment Marks                              |          |
| 4 Lithography                                    |          |
| 4.1 X-ray Source                                 | 34       |
| 4.2 Resist and Wafer Preparation                 | 34       |
| 4.2.1 Chemically Amplified Resists               | 34       |
| 4.2.2 Wafer preparation                          |          |
| 4.3 Lithography Steps                            |          |
| 5 Results and Analysis                           | 44       |
| 5 1 Alignment                                    | 44 ····· |
| 5.2 Gate Quality                                 |          |
| 5.2 Gate Quality                                 | 48       |
| 5.2.2 Mechanical Stability                       | 51       |
| 5.3 Summary                                      | 54       |
| 5.3.1 Future Work                                |          |
| References                                       |          |

## **1** Introduction

The growing industry of mobile and satellite communications equipment provides an ever increasing demand for field effect transistors (FETs) which can not only perform better, but can also be manufactured at a high throughput and low cost. While there are many issues to be dealt with in device design, one of the key hurdles is the fabrication of the gate and top level contacts. As will be detailed in the following chapter, device performance can be directly improved by reducing the resistance of the gate, allowing the transistor to be switched faster. The production of a T-shaped gate lowers gate resistance while keeping the channel length short. Low gate resistance and short channels boost the major figures of merit for this type of device. Such a gate with typical dimensions is shown in Figure 1-1.



Figure 1-1 T-gate cross-section with typical dimensions

Conventional methods for T-gate fabrication are based on scanning electron beam lithography (SEBL) whereby patterns are written in a serial fashion [4,5]. In the case for T-gates, two or three resist layers of varying sensitivity are spun onto the substrate as depicted in Figure 1-2. The electron beam is then used to write a single line which provides an energy or charge dose to all resist layers. Since the layers may have different sensitivities though, the development rate may differ among the layers. By engineering the resist layers properly, a narrow line may be developed in the bottom layer while a much wider line is developed out of the upper layer. This forms the "cast" or mold for the

T-gate. Several shortcomings of this process should be noted. First, e-beam lithography does not allow for high throughput or large scale integration - at least not at a reasonable cost . Second, by its nature, the process will not easily yield asymmetrical gates which provide a degree of freedom for the designer. Third, control over device dimensions such as the stem width and aspect ratio may not remain under tight control since a slight variation in e-beam power conditions can alter the final results significantly.



Figure 1-2 Current technology for T-gate production using directwrite e-beam lithography. The first step is an e-beam line exposure. The second step demonstrates the unequal development rates of the resist layers forming the gate profile. Similar tri-level schemes are also used.

Methods using tri-layer resist schemes in combination with deep-UV lithography have also been demonstrated [5]. In this case, however, a limit in linewidth (resolution) exists as well as a lack of control over relative positioning of stem, cap and contact edges.

Using aligned x-ray lithography (XRL) for the fabrication of FET gate structures offers several important advantages over the current technology. First, gate features are patterned in a sequence of two quick exposures as opposed to writing the patterns sequentially using an e-beam system. Second, gate caps can easily be deposited asymmetrically upon the stem providing greater design flexibility. Finally, once an x-ray mask is made, feature dimensions are more rigidly defined than in other processes. For example, there is no need to optimize developers, an important step in tri-level, single exposure schemes [7].

#### 1.1 Overview

In order to demonstrate these capabilities, an x-ray mask set has been created which patterns two levels of metal deposition. The first mask defines the source and drain contacts in addition to alignment marks to which the following masks align. The second stage consists of two masks containing the gate patterns. The second mask contains the gate stem features while the third contains the gate cap features.

The process implements a double layer resist scheme. A trench is created in the first layer which defines the gate stem. A second layer of resist is deposited over the first layer so that a second, larger trench, can be created above the first trench. The resulting "double trench" structure defines the T-gate.

Chapter 2 reviews briefly the engineering demands on gate structures for certain FETs. An understanding of how T-gates improve frequency cutoff and noise characteristics is provided. Chapter 3 covers the work necessary for the lithography including design of the layout and preparation of the masks. Chapter 4 discusses the lithography steps including resist, wafer preparation, exposure, alignment, liftoff, etc. Finally, Chapter 5 presents the latest results and proposes future work necessary to improve the process.

0

## 2 Motivation

#### 2.1 Introduction

The aim of this chapter is to provide an understanding of why a need exists to develop a fast, reliable, and cost effective process for the fabrication of aligned T-gates. By reviewing the basic principles of various transistor types, and from a brief analysis of the basic equations which govern their operation, the importance of these gate structures will be revealed.

### 2.2 Transistor Types

Wireless communication, satellite data transfer, and various military applications such as radar, implement a class of circuits known as monolithic microwave integrated circuits (MMICs). These circuits perform a variety of microwave functions such as amplification, mixing, switching and phase shifting. The FETs used in such circuits fall into two categories, the metal semiconductor FET (MESFET) and the high electron mobility transistor (HEMT).<sup>1</sup> For many MMIC applications, it is necessary that these FETs must be produced with a high degree of precision and accuracy if the resulting chip is to remain within specification. In order to maintain chip yields in the range of several tens of percent, process tolerances must be kept down to several percent [6].

Figure 2-1 shows several FET cross sections. The topmost, the Si based JFET, is shown because many of its characteristics are reflected in the MESFET below it. The metal gate of the MESFET forms a Schottky barrier junction with the underlying semiconductor material which is modulated by the gate voltage. The HEMT shown in Figure 2-1c modulates the carrier concentration of a two-dimensional electron gas (2DEG) formed beneath the gate at the interface of differently doped layers. These high speed, short channel devices are candidates for T-gate technology.

<sup>&</sup>lt;sup>1</sup> Identifying a HEMT by name can be confusing because of various equivalent names (acronyms) it may have: modulation doped FET (MODFET), 2-dimensional electron gas FET (TEGFET) and selectively doped heterojunction transistor (SDHT).



a) Long-gate Si JFET

P<sup>+</sup> channel



b) MESFET cross section



c) <u>HEMT cross section</u>

Figure 2-1 Three basic FET types: A) Si based JFET [6]. B) III-V based MESFET [2] C) GaAs HEMT (or MODFET) [2].

### 2.3 MESFETs

2.3.1 Noise

The noise of a FET depends on many factors including material quality at the substrate layer interface, gate length, gate metal loss and source resistance. The III-V based MESFET shown in Figure 2-1 depicts an etched channel FET. The following example will serve to demonstrate which geometrical factors affect noise so that the demands on the gate/contact lithography can be understood. The noise figure for the MESFET in Figure 2-1 (based on the dimensions in the figure) is described by [2]

$$F_{o} = 1 + kf L^{5/6} \left(\frac{N}{a}\right)^{1/6} \left\{\frac{3.3W^{2}}{hL} + 0.6W^{2}\sqrt{\frac{\rho f}{hL}} + \frac{1.8}{N} \left(\frac{L_{SG1}}{a_{1}} + \frac{L_{SG2}}{a_{2}}\right) + \sqrt{\frac{0.18R_{c}}{Na_{2}}}\right\}$$
(2.1)

where:  $F_o = noise factor$  k = material quality factor (0.033) f = frequency of operation in GHz  $N = carrier density in 10^{16} cm^{-3}$  W = unit gate width in mm h = gate metalization thickness in microns L = gate length in microns  $\rho = gate metal resistively in 10^{-6} \Omega$ -cm  $R_c = specific contact resistance in 10^{-6} \Omega$ -cm and a's and  $L_{SG}$ 's are dimensions shown in Figure 2-1.

First, notice that the noise factor,  $F_o$ , can be reduced by reducing gate length, L. Notice also that the denominators of the first two terms represent the cross-sectional area of the gate which is inversely proportional to the noise figure. These terms are a result of the fact that noise is proportional to input resistance (gate resistance). Figure 2-2, a plot of noise figure versus gate width for gates lengths of 0.3 and 0.5µm, demonstrates the drop in noise from improved gate dimensions. Finally, note the third term which indicates that noise is proportional to the separation between gate and source. From a lithographic point of view, a T-gate design with an aligned stem directly addresses these engineering constraints. This is because the gate stem length (Figure 1-1) may be kept short while the cross-sectional area is increased by the cap layer. This type of design approach addresses the first two constraints in noise reduction. Furthermore, the alignment capability of the stem with respect to the source edge provides control over  $L_{SG}$ , the third factor affecting performance.



Figure 2-2 Theoretical variation of optimum noise figure with gate metallization (vertical) thickness. Shows a 0.5dB drop in noise with a  $0.2\mu m$  decrease in gate length. Taken from DiLorenzo [2].



Figure 2-3 Variation of device optimum noise figure with source drain spacing. Taken from DiLorenzo [2].

### 2.3.2 Frequency Limits

The frequency performance of a transistor can be described by two different parameters:  $f_T$  - the transition frequency at which current gain falls to unity, and  $f_{max}$  - the frequency at which power gain falls to unity (maximum frequency oscillation). The

current cutoff frequency can be described simply as [6]

$$f_{\tau} = \frac{1}{2\pi \tau} \tag{2.2}$$

where

$$\tau = \frac{L_G + X/2}{v_{sat}}.$$
 (2.3)

Here,  $v_{sut}$  is the saturated value of the electron drift velocity and X is the extension of the space-charge layer into the gate-drain space<sup>2</sup>.  $\tau$  actually represents the net charging time of the total depletion region and grows with increasing gate length.  $f_T$  is not generally considered a figure of merit for a device when power gain is important. Instead,  $f_{max}$  is the figure of interest and is proportional to  $f_T$ . A crude equation, (short of network analysis), which expresses  $f_{max}$ , is [6]

$$f_{\max} = \frac{f_T}{2} \left( \frac{r_o}{R_G + \frac{v_{sat} L_G}{\mu_o I_{CH}}} \right)^{\frac{1}{2}}.$$
 (2.4)

where  $R_G$  is gate resistance,  $r_o$  is the output resistance, and  $I_{CH}$  is channel current. Here, there is not only an inverse dependence on  $L_G$  but there is also an inverse dependence on  $R_G$ . This is because power gain decreases with increasing input resistance which is mainly gate resistance. Since T-gate design simultaneously reduces both  $L_G$  and  $R_G$ , we see again that this design approach addresses electronic design issues from a lithographic perspective.

#### **2.4 HEMTs**

The most apparent difference between HEMTs and MESFETs is that in a HEMT, conduction between source and drain is confined to a very narrow region a fixed distance from the gate (Figure 2-1). HEMTs are important because of their very low noise figures.

 $<sup>^2</sup>$  This value depends only on the channel doping density, built in gate contact voltage, and applied voltages to gate, drain and source.

While many examples of applying T-gates to HEMTs may be analyzed, this section will introduce only one.

There has been some evidence that the following equation for minimum noise figure applies as well to HEMTs as it does to FETs [6]:

$$NF_{\min} \approx 1 + 2\omega \frac{C_{gc}}{g_{m0}} \left(\frac{R_s + R_g}{R_i}\right)^{\frac{1}{2}}$$
 (2.5)

where  $C_{gc}$  is the gate-channel capacitance,  $g_{m0}$  is the transconductance,  $R_i$  is channel resistance,  $R_s$  is source resistance and  $R_g$  is gate resistance. This equation says that noise increases with increasing gate resistance. In addition, the value of the gate-channel capacitance increases with gate length,  $L_G$ , requiring once again that gate length be kept short.

### 2.5 Summary

This chapter has provided a brief overview of the operation and engineering problems associated with MESFETs and HEMTs. Implementing T-gates allows the designer to reduce gate length in addition to reducing gate resistance. It has been shown intuitively that these two changes simultaneously increase cutoff frequencies and lower noise; two very important figures of merit which today's applications strongly demand.

## **3** Layout and Mask Fabrication

The layout has been designed to enable measurements of placement, stability and quality of the gate and contact structures. The functionality of the various regions of the layout is discussed below.

## 3.1 Layout

Figure 3-1 shows a view of the layout. In this figure, all three mask layers are shown superimposed. In order to evaluate the results of the T-gate process, the layout contains features which result in gate structures that can be examined in an SEM either in cross-section after cleaving, or top down as they appear on the substrate surface. The quality of the alignment and contact edges are determined in this manner by examining the position of the gate stem with respect to the source contact edge. In addition to this type of analysis, the layout contains source, drain and gate structures with adjoining 50µm pads so gate continuity measurements and gate-source fault measurements are possible. Finally, it is possible to determine the mechanical strength and stability of the gates by examining unsupported gates of varying lengths and widths.

17



Figure 3-1 Layout showing all three mask levels superimposed.

#### 3.2 Masks

The masks are circular,  $1\mu$ m-thick, SiN<sub>x</sub> membranes measuring 31mm in diameter. The Si "mesas" which support the membrane form a thin ring which is bonded to a Pyrex annulus. The masks are prepared with a plating base that is evaporated onto the membrane consisting of 100Å Ti followed by 200Å of Au. This step is followed by spinning 2200-2500Å of PMMA and baking for 60min at 180°C. Patterning of the PMMA can be done either with deep UV (220nm) or by e-beam. Once exposed and developed, the resulting patterns become a cast for Au electroplating. The thickness of the PMMA determines the maximum height of the gold. For the x-ray wavelength used, 10dB attenuation is provided by 200nm thick Au. When the gold absorber is not thick enough, process latitude decreases because of poor contrast.



Figure 3-2 Diagram and cross-section of x-ray mask.

Once plated, the PMMA is stripped and  $3-5\mu m$  tall Al studs may be evaporated on the mesa in order to maintain a gap between the membrane and the sample during exposures. The gap, which reduces the chance of damage to the membrane, must be kept small (~5um) when exposing sub-100nm patterns.

19

The final step in mask preparation is the reduction or removal of plating base metal in the vicinity of the alignment marks. This is necessary because the light which is detected during alignment (see section 3.5) passes through the membrane twice. Since the alignment marks are located about ½ mm from important features, it was possible to etch the gold plating base by pipetting a small droplet of Au etch solution directly onto the mask. A mixture of 10:1 DI water / Au etch solution was used for 2 minutes. Interestingly, the etch rate was accelerated at the edges of gold patterns. Figure 3-3 is an optical micrograph which shows this effect for the gold plated e-beam registration marks. It is speculated that this effect is the result of accelerated conduction in the vicinity of the gold aiding in the reaction which etches the plating base. Beyond 2.5 minutes of etching, patterns (such as crosses which were placed in registration mark optical mask described in the next two sections) begin to deteriorate. Beyond approximately 4.0 minutes, patterns apparently lose adhesion to the membrane and float away before their height is fully reduced.



Figure 3-3 CCD image of x-ray mask plating base etch taken from optical microscope. It shows accelerated plating base etch in the vicinity of gold patterns. Separation between groups of "dots" is 100µm which is the field size. Etched circles actually encompass groups of four gold plated registration marks (see Figure 3-4).

20

## 3.3 E-beam Registration

Mask fabrication must meet two challenges: precise and accurate overlay of the mask set and high resolution. To meet the first challenge, the mask set was written using a special registration. After placing a common grid pattern over the entire working area of each mask, features were written using this mutual reference system with a scanning electron beam lithography (SEBL) system. To meet the second challenge, tests were done to determine the optimal e-beam line dose for sub-100nm linewidths.

#### 3.3.1 Optical Mask for E-beam Registration Marks

E-beam registration marks are first fabricated on a quartz optical mask. The registration grid consists of ~1 $\mu$ m square dots placed near the corner of each 100 $\mu$ m X 100 $\mu$ m field (Figure 3-4). This dotted grid was first produced optically using an optical pattern generator which exposed these marks over an area of one square die. (The final die size is 4mm.) This step resulted in a clear-field pattern on a glass emulsion mask at 10 times the final pattern size. The pattern was then "negated" (i.e., reversed to dark field) and then stepped down 10X using a g-line optical stepper onto a chrome coated quartz wafer having the same dimensions as an ordinary 4" Si wafer. With this pattern exposed and developed in photo-resist, the marks were then wet etched in the chrome.



Figure 3-4 Schematic of field with e-beam registration marks located at corners.

### 3.3.2 Optical Exposure of X-ray Masks

In order to transfer the optical mask grid pattern, close contact (~1um) between the x-ray mask membrane and the quartz wafer was necessary. This was done by using a custom exposure mount which has been made for this procedure. It uses a gentle nitrogen gas flow which "pushes" the membrane up against the quartz mask during the exposure as shown in Figure 3-5.



Figure 3-5 Schematic of pattern transfer rig from optical mask to X-ray mask.

The exposures were done at a wavelength of 220nm for 15min. Once exposed, the x-ray mask is developed using a solution of 40:60 MIBK:IPA<sup>1</sup>. The mask was gold plated to about 1000Å - half the possible thickness. With this amount of gold present on the mask, the SEBL system can track its relative beam position by scanning the grid marks prior to writing each field (Figure 3-4). It should be noted here that the grid may contain some degree of distortion since it is a product of optical projection lithography proceeded by optical pattern generation. However, the final placement of features is immune to this problem since the distortion is identical on all three x-ray masks.

#### 3.4 X-ray Mask Resolution

In order to determine final linewidth versus dose for single pass lines, a test pattern was produced which swept dose for both horizontal and vertical lines. Resulting lines terminate at 500nm boxes and join at corners as shown in Figure 3-6. The dose for each line is proportional to the beam current and inversely proportional to the speed of the beam. It is also multiplied directly by the number of passes, n. Since the pattern is broken down into units of pixels measuring about 6nm, the speed of the beam, v, is dictated by the pixel clock frequency,

$$v = f \times d_p \tag{3.1}$$

where  $d_p$  is the pixel diameter and f is the clock frequency. Now the dose can be expressed as

$$dose = \left(\frac{I}{v}\right) \frac{1}{d_b} n \tag{3.3}$$

where I is the beam current,  $d_b$  is the beam diameter, and n is the number passes. Alternatively, the dose can be expressed without the beam diameter as

$$dose = \left(\frac{I}{v}\right) n. \tag{3.3}$$

<sup>&</sup>lt;sup>1</sup> MIBK methyl-iso-butyl-ketone; IPA isopropyl alcohol

This equation expresses the dose as a line dose in units of  $nC/\mu m$  and may better represent dose for single pass lines since the beam diameter is not well known.

The experimental results are shown in Figure 3-7 for a test mask with 2200Å-thick PMMA. The dose is varied by changing the pixel clock frequency so that the lowest dose corresponds to a start frequency. As this frequency is decreased, the dose increases. Figure 3-7a shows the results based on a 50pA current and a starting pixel frequency of 240kHz. It is evident that the beam itself was asymmetric in the x and y directions since horizontal and vertical linewidths differ by about 10nm at the lowest doses. Below these doses, the lines were either broken or did not plate at all because the PMMA had not fully cleared. Increasing the beam current did not produce finer lines as seen in Figure 3-7c.



Figure 3-6 SEM micrographs of gold plated, single pass lines which terminate at 500nm boxes. Dose is , varied from line to line. Lines with insufficient dose do not clear and do not fully electroplate.

Reducing the beam current below 50pA was not attempted because this would have made it difficult for the system to read registration marks thereby reducing the quality of positioning and overlay.



Figure 3-7 Plots of linewidth vs. dose for: a) i = 50pA and start frequency of 240kHz. b) i = 100pA and start frequency of 480kHz. c) combined a & b

#### **3.5** Alignment Marks

As shown in Figure 3-1, two alignment mark sets are placed at opposite corners of the die. In the first lithography step which defines the contact metal, the substrate receives marks at both corners. The mask for the gate stems contain marks only in the upper left corner while the mask for the gate caps contain marks only in the lower right corner. Since more than a single set of marks is needed for alignment of a particular mask, more than one die is written. Once the contact metal is deposited, the subsequent two exposures are each aligned to the substrate using a corner in turn.

The marks constitute a spatial-phase-matching system known as interferometric broad band imaging (IBBI). While the details may be found elsewhere [8, 10], a summary is provided here.

Figure 3-12 shows a diagram of the alignment system. The wafer sits on a precision stage which can be positioned in x, y, and azimuth angle  $\theta$ . The mask is supported by a separate stage which has three symmetric arms extending outward from the center. Motorized actuators can move each arm independently or in union so that the mask can be made level to wafer. The mask stage also has piezo control for x and y axis alignment.

Coarse alignment is accomplished using a microscope to center cross and box alignment marks (as seen in the corners of Figure 3-1). Once coarse alignment is complete, the precision marks can be used. It will be shown that this coarse alignment step is very important because it removes the ambiguity of a full period phase shift when implementing the fine-alignment gratings.

The precision alignment marks, (shown in Figure 3-8), consist of gratings which overlay one another on the mask and the wafer. If the pitch of the wafer grating,  $p_1$ , is different than the pitch of the mask grating,  $p_2$ , then a beat pattern (or moiré pattern) will be created having a pitch given by

$$p_{moire} = \frac{p_1 p_2}{p_1 - p_2}.$$
 (3.4)

26

Furthermore, if the mask is moved incrementally by a distance  $\delta_{mask}$ , the displacement of the fringes is

$$\delta_{jringes} = \frac{p_1}{p_1 - p_2} \,\delta_{mask} \,. \tag{3.5}$$

This means that if  $2\mu m$  gratings are used with a difference in pitch of  $0.2\mu m$ , a 10x "amplification" in position is produced. The mask is designed with two sets of these gratings side by side as shown in Figure 3-9A. By switching  $p_1$  and  $p_2$  for the adjacent set (meaning  $p_1$  is now on the mask), a property of equation (3.5) is utilized: the direction of a fringe displacement of the second set of gratings will be opposite to that of the first set for a given displacement of the mask. That is, fringes shift in opposite directions. This motion is shown in Figure 3-9B. This effect amplifies the sensitivity of the alignment. The condition for alignment, shown in Figure 3-10, is achieved by ensuring that pair of fringes line up. This condition will be met, however, every time there is a relative mask displacement of  $(p_1 + p_2)/2$ . Therefore, coarse alignment must align to below the pitch of the gratings to remove this ambiguity.



Figure 3-8 Demonstration of moiré effect. Pairs of gratings with different pitches are located on the mask and wafer.



Figure 3-9 A) 3-D view of alignment marks showing that grating with pitch  $p_2$  on mask is matched to grating  $p_1$  on wafer. The adjacent pair has  $p_1$  on the mask and  $p_2$  on the wafer. B) Demonstration of fringe movement resulting from mask displacement relative to substrate.

-



Figure 3-10 Diagram of aligned marks. Alignment is achieved when fringes are matched.

A full alignment mark set is shown in Figure 3-11. It includes two pairs of marks: one pair is for y-axis alignment while the other pair is for x-axis alignment. By including a larger pitch mark for each axis, the capture range of alignment is increased. Furthermore, by having two marks with different pitches, confidence in alignment is greater when fringes on both marks are aligned.



Figure 3-11 Full alignment mark set: Coarse alignment increases the capture range of alignment. Two full sets are placed on each mask so angular alignment can be done.

The gratings on the wafer are segmented (or hatched) as shown in Figure 3-12. When illuminated by the light source, the hatched period provides a back diffraction signal which occurs at about  $8^{\circ}$  from the z-axis. This allows alignment to continue during exposure since the optics will not interfere with the incoming x-ray flux. Although this light is back-diffracted by the wafer grating, it contains the moiré alignment information. This image is projected onto a CCD camera which can provide the digitized information to a computer. An image processing algorithm can optimize alignment using Fourier transform techniques. In this experiment, however, alignment was done "by eye" as the auto-align was inoperative. Figure 3-13 and Figure 3-14 show the resulting images of aligned gratings for pitches of 5 and 2µm respectively.



Figure 3-12 Depiction of alignment scheme used for x-ray mask alignment to wafer. Wafer alignment marks are "hatched" to improve diffracted light intensity. Since back diffraction is used, optics do not interfere with x-ray flux.

![](_page_32_Picture_0.jpeg)

Figure 3-13 CCD image of moiré pattern produced from  $5.6 \mu m$  pitch gratings.

![](_page_32_Picture_2.jpeg)

Figure 3-14 CCD image of moiré pattern produced from  $2\mu m$  pitch gratings.

## 4 Lithography

### 4.1 X-ray Source

The x-ray lithography system used is a 1:1 proximity shadow-cast process. The x-ray point source is a water cooled electron-bombardment Cu anode operated at 8keV with an anode current of 75mA. Figure 4-1 summarizes the setup used in the Nano Structures Laboratory at MIT. A  $1.7\mu$ m-thick SiN<sub>x</sub> membrane is used as a low attenuation x-ray window in addition to maintaining the anode vacuum.

![](_page_33_Figure_3.jpeg)

Figure 4-1 Schematic of x-ray exposure system showing source, vacuum window, mask and sample (stage not shown).

#### 4.2 Resist and Wafer Preparation

#### 4.2.1 Chemically Amplified Resists

Chemically amplified resists, (CARs), consist of three components: a novolak binder matrix, a photo-acid-generator (PAG), and an acid catalyzed converter [12]. CAR exposures are a two step process consisting of exposure to e-beam or photons followed by a post-exposure-bake (PEB). During exposures, the PAG reacts with the incoming electrons or photons to produce free acids. In the case of negative tone CARs, these acids catalyze the converter which crosslinks the novolak matrix. This second reaction requires a higher activation energy which is supplied during the PEB. Amplification occurs because the activation energy of the crosslinking reaction is provided by the PEB, not the exposure itself, and the acid is freed to produce additional crosslinks.

The time and temperature of the PEB are critical parameters in controlling the quality of final resist features. Vacuum hotplates are used for pre- and postbaking, allowing temperature control to within 1 degree C and repeatability to within 0.5 degree C.<sup>1</sup> During the PEB, the motion of the acids produced from the exposure is modeled as a random walk, where acids drift from areas of high concentration to areas of low concentration [3]. Fedynyshyn has shown that linewidths of several CARs expand as the square root of PEB time. Temperature also plays an important role in the quality of features since the best results are confined to a range of several degrees. Aside from PEB conditions, the need for a high contrast mask and small gap is important (see section 3.2).

Shipley SAL601-ER7<sup>®</sup>, a negative tone e-beam CAR, has been used for all lithography steps. This type of resist has several advantages over PMMA when used for x-ray lithography. First, since it requires a fraction of the dose that PMMA requires, exposure times for SAL601 tend to be about 4 times shorter. Second, since it is a negative tone resist, x-ray masks do not have to be replicated (daughtered) for use with this resist. This is because an x-ray mask which is written by e-beam is inherently clear field and usually requires daughtering (conversion to dark field) before useful patterns can be transferred to positive resists.<sup>2</sup> This daughtering process, although being developed further, seems to have certain problems associated with it. Transfer of fine lines, (below 100nm), requires that the mask membranes come into full contact. This is done by pulling a vacuum between the membranes. Particles, stress and other factors must be minimized to reduce the possibility of mask damage or breakage.

<sup>&</sup>lt;sup>1</sup> This repeatablity assumes that the hotplate is not "loaded down", i.e., the plate temperature is allowed to stabilize before a new wafer is baked.

<sup>&</sup>lt;sup>2</sup> Processes carried out on substrate can implement clear field masks with positive resists by using resist lines as RIE etch masks to define features such as póly-Si gates.

#### 4.2.2 Wafer preparation

X-ray exposures subject the resist to low energy photo-electrons which are produced by the interaction of the x-ray flux and the gold patterns on the mask. Without protection, the topmost region of resist becomes exposed, resulting in a hardened skin as seen in Figure 4-2. Since the resist is electron sensitive, a protective layer of PVA is spun over the resist to shield these electrons. Because PVA is water soluble, it is easily stripped from the wafer after exposure.

![](_page_35_Picture_2.jpeg)

Figure 4-2 SEM micrographs of un-protected SAL601 after x-ray exposure.

## 4.3 Lithography Steps

The following sequence describes a complete process for the gate lithography:

- 1. Dip Si wafer in dilute HF solution to remove native oxide and promote resist adhesion.
- 2. Spin SAL601 to a thickness of 700nm.
- 3. Prebake 90° for 1 minute on vacuum hotplate (to drive off solvents.)

4. Spin 200nm of filtered PVA.<sup>3</sup>

![](_page_36_Figure_1.jpeg)

5. X-ray expose first mask (contact patterns including alignment marks). Currently, the exposure system is set to 27cm anode-wafer distance, 75mA anode current, and 8kV filament voltage. The exposure time chosen was 9 hours. Oxygen concentration in the He between the vacuum window and the wafer is kept below 200ppm.

![](_page_36_Figure_3.jpeg)

<sup>&</sup>lt;sup>3</sup> Spinning PVA can be difficult because it does not easily coat the wafer during acceleration. This problem was overcome by putting 5-10ml of pre-filtered solution into a 15ml beaker, pouring it onto the wafer, and beginning with a very low spin speed to achieve total wafer coverage.

 Strip PVA with DI water and develop resist in 50:50 DI:Microposit MF312 developer for 2-2.5 min.

![](_page_37_Figure_1.jpeg)

7. Evaporate contact metal, 10nm Ti, 200nm Au.

![](_page_37_Figure_3.jpeg)

(\* exaggerated aspect ratio)

8. Liftoff.

![](_page_38_Figure_1.jpeg)

9. Spin 200nm SAL601. Prebake 90°C for 1 minute. Spin 200nm of filtered PVA.

![](_page_38_Figure_3.jpeg)

10. Align second x-ray mask (gate stem patterns) to contact metal layer. Expose for 9 hours. Post bake at 106°C for 32sec.

![](_page_39_Figure_1.jpeg)

11. Strip PVA with DI water and develop resist in 50:50 DI:MF312 for 20 sec.

![](_page_39_Figure_3.jpeg)

40

 Harden resist by baking at 110°C for 60sec. Spin second layer resist, 700nm SAL601. Spin 200nm PVA.

![](_page_40_Figure_1.jpeg)

13. Align third x-ray mask (gate cap patterns) to contact metal layer. Expose for 9 hours.Post bake at 107°C for 35sec.

![](_page_40_Figure_3.jpeg)

![](_page_41_Figure_0.jpeg)

14. Strip PVA with DI water and develop resist in 50:50 DI:MF312 for 60-90 sec.

 Descum surfaces in 2% O<sub>2</sub> plasma, 200W power for 10 sec. Deposit 10nm Ti, 250nm Au gate metal.

![](_page_41_Figure_3.jpeg)

Liftoff in 95°C NMP, about 15min. Surface descum 2% O<sub>2</sub> plasma, 200W power for 3min.

![](_page_42_Figure_1.jpeg)

## **5** Results and Analysis

Results were inspected using an SEM after gate metal liftoff was done. The following sections evaluate the success of the alignment and the quality of the T-gate structures.

### 5.1 Alignment

Figure 5-1 shows a diagram of the relative positions of the alignment marks and the patterns after the gate stem exposure took place.

![](_page_43_Figure_4.jpeg)

Figure 5-1 Diagram and optical microscope CCD photos of alignment state after exposure and development. The fringes are the result of the moiré pattern between the gold on the substrate and the pattern developed in the resist.

The alignment system was set up with a microscope to do course alignment prior to the fringe alignment. The algorithm used for alignment was as follows (based on Figure 5-1):

- Level mask.<sup>1</sup>
- Course align mask using wafer stage to bring features within 100 $\mu$ m and perform a course adjustment of wafer stage  $\theta$ .
- • Align cross and boxes optically (at B) using wafer stage x-y controls.
  - Adjust wafer stage  $\theta$  (at A) so that:

Cross and boxes are fully aligned for the first few iterations.

Cross and boxes are halfway aligned for the following iterations.

- Adjust wafer stage  $\theta$  (at C) so that cross and boxes are halfway aligned.
- Align y-axis moiré (at A) using mask piezo control.
- Align y-axis moiré (at B) using mask piezo control.
- Align x-axis moiré (at A) using mask piezo control.
- Align x-axis moiré (at B) using mask piezo control.
- Perform final y-axis moiré alignment (at B) using mask piezo control as the mask is lowered into contact.

The results of this alignment were studied based on the moiré fringes created between the developed resist and the gold patterns beneath them. The optical microscope CCD photos shown in Figure 5-1 contain this information which is summarized in the following table.

|   | x-axis misalignment                  | y-axis misalignment                      |  |
|---|--------------------------------------|------------------------------------------|--|
| Α | $0.9 \pm 0.1 \ \mu m \ (from \ m_1)$ | $0.08 \pm 0.01 \mu m (\text{from } m_2)$ |  |
| В | not detectable                       | not detectable                           |  |

The x-axis misalignment detected at A suggests that  $\theta$  is misaligned by

<sup>&</sup>lt;sup>1</sup> Leveling the mask seems to reduce the gap at which the first stud touches the wafer. This allows alignment to be adjusted at smaller gaps. In order to retain alignment as the mask is set into contact with the wafer, the mask must be level.

 $0.2 \pm 0.04$  mrad. The y-axis misalignment detected at A suggests either that the mask has stretched between 50 and 80µm or that there is some error associated in reading these small scale fringe shifts. Nonetheless, the outstanding misalignment in this experiment is angular misalignment. This is because the pattern misalignment resulting from an error of 0.2 mrad and a lever arm of up to 2000µm is 0.4 µm. Figure 5-2 contains two SEM micrographs of T-gates produced from this alignment. The location of these gates on the die is depicted as  $\alpha$  and  $\beta$  in Figure 3-1 corresponding to the top and bottom photos in Figure 5-2 respectively. It is surprising that up to 100nm of misalignment can be detected for gates with large pad separations (>2µm) while only ~20nm of misalignment is detected for smaller separations (<2µm). While the magnitude of the detected misalignment in these SEM micrographs is significantly less than the 0.4 µm calculated above, the direction is a negative rotation (counterclockwise) of the mask about a pivot point in the vicinity of the alignment mark labeled A in Figure 5-1.

One solution to the problem of angular misalignment would be to place alignment marks on a diagonal rather than allowing them to be collinear in one of the alignment axes. Another solution would be to align  $\theta$  using the x-axis moiré marks. The piezo system used to translate the mask in the y-axis is actually divided into two actuators as shown in Figure 5-3. By actuating each piezo in opposite directions, motion in  $\theta$  is achieved. The current problem is that only one mark can be "viewed" at a given time. This makes it difficult to adjust  $\theta$  while simultaneously maintaining alignment in x and y for both sets of marks. Therefore, it is likely that the best solution is to "squeeze in" two sets of optics and monitor both marks simultaneously.

46

![](_page_46_Picture_0.jpeg)

Figure 5-2 Measurements of gate stem alignment with respect to pads. The misalignment in a) is 118nm while in b) it is 12nm. The locations of these structures with respect to alignment marks are depicted as  $\alpha$  and  $\beta$  in Figure 3-1 corresponding to a) and b) respectively.

#### Y-axis mask control.

![](_page_47_Figure_1.jpeg)

Figure 5-3 Diagram of mask stage position control. Simultaneous control of both piezos translate the mask in the y-axis while differential control changes  $\theta$ .

### 5.2 Gate Quality

5.2.1 Stem Length, Aspect Ratio and Roughness

The quality of the stem needs to be improved in order for these gates to be realized in actual devices. Figure 5-4 is an SEM micrograph of a gate produced in this experiment. Clearly, the stem height and straightness are not sufficient. Given a fixed exposure time of 9 hours, the 100nm lines were produced by spinning only a 220nm film of resist, reducing the PEB temperature to 106°C and reducing the PEB time to 32sec.<sup>2</sup> The difficulty in resolution of the gate stems seems to surface when the lines are below 150nm in length. Two theories which can explain this problem are as follows:

• The mask absorber thickness (or density) is insufficient resulting in too much exposure in the trenches (not enough contrast).

48

<sup>&</sup>lt;sup>2</sup> The original parameters used were 110°C and 60sec.

• The resolution of the resist is suffering at small linewidths because of the chemistry of the resist. The acids responsible for catalyzing the crosslinking process are diffusing into the stem, effectively exposing the resist in the trench.

If the first theory is true, it is not clear why slightly larger linewidths are attainable. AFM scans of the gate level masks indicate that the gold absorber height is only about 150nm. This absorber height is sufficient to produce >150nm lines (trenches). It may be that contrast plays a key role in determining the smoothness of pattern edges. If the scale of edge roughness is on the order of 100nm, then it may be that only lines below 150nm are poor because of this problem.

The second theory focuses on the parameters which affect the linewidth and appearance of the resist profile. For a negative chemically amplified resist, these parameters include dose, PEB temperature, PEB time, development time and developer concentration. Figure 5-5 is a table containing data for linewidth dependence of process parameters for a negative chemically amplified resist [1]. It is interesting to see that for this particular resist, a 9% increase in PEB temperature results in a 65% increase in linewidth, an increase in PEB time from 40 to 120 seconds doubles linewidth, and a 40% increase in dose (from 40 to 55 mJ/cm<sup>2</sup>) increases linewidth by 25%. Results like this seem to indicate that factors which affect the redistribution of the acid are significant in determining final resolution and quality. The strongest factor appears to be PEB temperature because of its exponential dependence. Therefore, achieving higher quality T-gate stems may be a matter of reducing PEB temperature while allowing the dose and/or PEB time to increase.

![](_page_49_Picture_0.jpeg)

Figure 5-4 SEM micrograph of T-gate with 100nm footprint. The structure of the gate could be improved by increasing the height and straightness of the stem.

| Variable    | Value   | Linewidth (µm) | Appearance             |
|-------------|---------|----------------|------------------------|
| Dose        | 35      | 0.21-0.25      | slight bridging        |
| $(mJ/cm^2)$ | 40      | 0.30-0.35      | OK                     |
| (,          | 45      | 0.30           | OK                     |
|             | 50      | 0.39           | ОК                     |
|             | 55      | 0.38           | ОК                     |
| PEB temp    | 104     | NA             | lines eroded away      |
| (°C) .      | 110     | 0.30           | ОК                     |
|             | 116.5   | 0.46           | slight bridging        |
|             | 119.5   | 0.50           | slight bridging        |
| PEB time    | 40      | 0.20           | erosion and bridging   |
| (sec.)      | 50      | 0.24-0.27      | ОК                     |
| <b>、</b> ·  | 60      | 0.30           | ОК                     |
|             | - 75    | 0.32           | OK                     |
|             | 90      | 0.35           | ОК                     |
|             | 120     | 0.42           | ОК                     |
| Dev. time   | 2.5     | 0.30           | ОК                     |
| (min.)      | 3       | 0.30           | ОК                     |
| <b>x</b> -7 | 4       | 0.26-0.28      | ОК                     |
| Dev. conc.  | . 0.243 | 0.33           | ОК                     |
| (N)         | 0.256   | 0.31-0.32      | OK                     |
|             | 0.27    | 0.30           | ОК                     |
|             | 0.283   | 0.27           | OK                     |
|             | 0.297   | 0.23           | very slightly undercut |

XP-90104C linewidth change vs. process conditions

Figure 5-5 Dependence of linewidth on various process conditions for a negative chemically amplified resist. (Taken from [1].)

### 5.2.2 Mechanical Stability

Some of the gates were fabricated without pad or block attachments. Figure 5-6 shows SEM micrographs of a number of these unsupported T-gates which have varying widths ranging from 1 to  $50\mu m$ . It was observed that for intermediate widths of 10 to

51

 $30\mu m$ , the gate metal "curled upward" near the tips presumably due to uneven stress formed after the metal evaporation (Figure 5-6 g,h). Pinning the gate down at its ends or adding supports along its width seems to ensure that the metal does not detach, even for arbitrarily wide gate structures (such as the cleavable strips). Improving the quality of the resist profile which defines the stem may help make the gate adhere better to the substrate.

-

![](_page_52_Figure_0.jpeg)

Figure 5-6 SEM micrographs of free-standing T-gates which vary in width. For gates wider than about  $10\mu m$ , uneven stress causes the gate ends to "curl up" as seen in g) and h). For larger gates, the effect can loosen the material entirely or cause the metal to meander, as seen in i).

#### 5.3 Summary

A process for T-gate fabrication suitable for MESFET and HEMT devices has been explored. This double-layer resist process primarily takes advantage of two technologies: a high precision alignment scheme and proximity gap x-ray lithography. Gates with 100nm footprints and alignment to within approximately 100nm were fabricated. It was found that the misalignment of the gate stems was mainly the result of a lack of angular alignment. Solutions to this problem as well as methods to improve the quality of the gate stems have been proposed. Additionally, the mechanical stability of unsupported T-gates was tested revealing a tendency of unsupported gates to lose contact at their tips presumably due to stress.

#### 5.3.1 Future Work

If good resolution of trench lines in SAL601 proves to be too difficult to achieve, it will be necessary to modify the process by selecting a different stem-layer resist. Use of a positive tone CAR for the stem-layer could pose a problem in that the subsequent caplayer exposure will re-expose a region of the stem-layer. This problem is seen in step 13 (page 41) of the previous chapter. If the stem layer resist is still sensitive during the cap-layer exposure, it may deteriorate and cause problems.

Alternatively, a non-CAR high resolution resist such as PMMA could be used for the stem layer as long as resist intermixing is not a problem. The problems could be:

- exposure time may be too long for use in industry.
- re-exposure of the stem layer during the cap-layer exposure may cause a problem since it is a positive resist.
- difficulty in maintaining overlay when daughtering the mask for use with positive resist.

The best solution may be to find a sensitive negative resist similar to SAL601 which performs better at a  $0.1 \mu m$  scale.

54

## References

- [1] C. P. Babcock, S. Palmer, A. Berry, and T. H Fedynyshyn, *SPIE Advances in Resist Technology and Processing VIII*, B, Vol. 1466, pp. 653-662 (1991)
- [2] J. V. diLorenz0, D. D. Khandelwal, *GaAs FET Principles and Technology*, (Artech House, Boston) 1982
- [3] T. H. Fedynyshyn, C. R. Szmanda, R. F. Blacksmith, and W. E. Houck, The Relationship Between Resist Performance and Diffusion in Chemiclally Amplified Systems, Shipley Company, Marlborough, MA (1992)
- [4] D. G. Galegeer, K. Nummila, and I. Adesida, J. Vac. Sci. Technol. B, 11(6), 2660-2564 (1993)
- [5] A. Hulsmann, et al., *Microelectronic Engineering* 23, pp. 437-440 (1994)
- [6] P. H. Ladbrooke, MMIC Design: GaAs FET's and HEMTs (Artech House, Boston), 1989
- [7] P. A. Lamarre, "Developer Selection for T-Shaped Gate FET's Using PMMA/P[MMA-co-MMA]/PMMA", IEEE Transactions on Electron Devices. vol. 39, no. 8,pp. 437-440 (1994)
- [8] A. Moel, E. E. Moon, R. D. Frankel, H. I., "Novel on-axis interferometric alignment method with sub-10 nm precision". *Journal of Vacuum Science and Technology* B11(6), pp. 2191-2194 (1993)
- [9] A. Moel, W. Chu, K. Early, Y. C. Ku, E. E. Moon, F. Tsai, H. I. Smith, M. L. Schattenburg, C. D. Fung, F. W. Griffith, and L. E. Haas, "Fabrication and characterization of high-flatness mesa-etched silicon nitride x-ray masks", *Journal of Vacuum Science and Technology* B9, pp. 3287-3291 (1991)
- [10] E. E. Moon, P. N. Everett and H. I. Smith, "Immunity to Signal Degradation by Overlayers Using a Novel Spatial-Phase-Matching Alignment System", *Journal of* Vacuum Science and Technology B, (1995)

- [11] M. L. Schattenburg, K. Early, Y. C. Ku, W. Chu, M. I. Shepard, S. C. The, H. I. Smith, D. W. Peters, R. D. Frankel, D. R. Kelly, and J. P. Drumheller, "Fabrication and testing of 0.1-µm-linewidth microgap x-ray masks", *Journal of Vacuum Science* and Technology B8, pp. 1535-1539 (1990)
- [12] T. Yoshimura, Y. Nakayama, and S. Okazaki, Journal of Vacuum Science and Technology, B9, 278 (1991)

.

• .

.