## Nonlinear Parasitic Capacitance Modelling of High Voltage Power MOSFETs in Partial SOI Process - DTU Orbit (09/11/2017)

## Nonlinear Parasitic Capacitance Modelling of High Voltage Power MOSFETs in Partial SOI Process

State-of-the-art power converter topologies such as resonant converters are either designed with or affected by the parasitic capacitances of the power switches. However, the power switches are conventionally characterized in terms of switching time and/or gate charge with little insight into the nonlinearities of the parasitic capacitances. This paper proposes a modeling method that can be utilized to systematically analyze the nonlinear parasitic capacitances. The existing ways of characterizing the off-state capacitance can be extended by the proposed circuit model that covers all the related states: off-state, sub-threshold region, and on-state in the linear region. A high voltage power MOSFET is designed in a partial Silicon on Insulator (SOI) process, with the bulk as a separate terminal. 3D plots and contour plots of the capacitances versus bias voltages for the transistor summarize the nonlinearities of the parasitic capacitances. The equivalent circuits in different states and the evaluation equations are provided.

## General information

State: Published

Organisations: Department of Electrical Engineering, Electronics Authors: Fan, L. (Intern), Knott, A. (Intern), Jørgensen, I. H. H. (Intern)

Number of pages: 7 Publication date: 2016

## Host publication information

Title of host publication: 20th International Conference ELECTRONICS 2016

Main Research Area: Technical/natural sciences

Conference: 20th International Conference ELECTRONICS 2016, Palanga, Lithuania, 13/06/2016 - 13/06/2016

Nonlinear circuits, Parasitic capacitance, Power MOSFET, Silicon-on-insulator

Source: PublicationPreSubmission

Source-ID: 125027463

Publication: Research - peer-review > Article in proceedings - Annual report year: 2016