Received February 2, 2021, accepted February 22, 2021, date of publication March 8, 2021, date of current version March 18, 2021. *Digital Object Identifier 10.1109/ACCESS.2021.3064190* 

# **Characterization of Parasitic Impedance in PCB Using a Flexible Test Probe Based on a Curve-Fitting Method**

# A. LLAMAZARES<sup>®</sup>, (Graduate Student Member, IEEE), M. GARCÍA-GRACIA<sup>®</sup>, AND S. MARTÍN-ARROYO<sup>®</sup>

Department of Electrical Engineering, University of Zaragoza, 50018 Zaragoza, Spain Corresponding author: A. Llamazares (allamaza@unizar.es)

This work was supported in part by the Gobierno de Aragón-FSE 2014-20 under Grant IIU/2023/2017, and in part by the ECSEL Joint Undertaking (JU) under Grant 783158.

ABSTRACT Switching in power semiconductors with emerging materials such as silicon carbide (SiC) leads to undesired overvoltages and oscillations that limit switching frequency, largely due to impedance in the current commutation loop. Minimizing this parasitic impedance in printed circuit boards (PCB) requires precise characterization. To this end, this work presents a new measurement method based on obtaining S-parameters with a vector network analyzer (VNA) and on using a shielded flexible probe with mobile test terminals. The flexible probe uses a metal shielding plane perpendicular to the PCB to prevent the main measurement errors resulting from the variation in the magnetic flux responsible for loop inductance during the VNA frequency sweep. The proposed curve-fitting procedure consists of measuring the characteristic impedance and propagation time of the traces, considering they form ideal transmission lines. These values are used for a nonlinear least squares adjustment for the actual line (with losses). Finally, an experimental assembly with microstrip transmission lines was developed to validate the proposed method experimentally. The experimental results were compared with those obtained by using a rigid test fixture as a reference, those calculated analytically and those obtained from partial element equivalent circuit (PEEC) simulation. The curve-fitting method yields better results than the analytical and the simulation methods and they exhibit (up to 350 MHz) precisions of 1.37% in the characteristic impedance measurement and of 0.81% in the propagation time.

**INDEX TERMS** Curve-fitting procedure, flexible test probe, impedance measurement, parasitic impedance, printed circuit board (PCB), propagation time, silicon carbide (SiC), S-parameters, vector network analyzer (VNA).

## I. INTRODUCTION

Emerging wide bandgap (WBG) semiconductor materials, such as silicon carbide (SiC), can switch higher frequencies than silicon (Si)-based semiconductors; therefore, they allow high power densities and efficiency in inverters. SiC-based semiconductors have higher thermal conductivity, higher critical electric field, less permittivity and higher saturation speed than Si-based semiconductors [1], [2]. Furthermore, devices such as SiC MOSFET have lower parasitic capacities between the connections of drain, source and gate regions than their Si-based counterparts [3], which enables shorter timeframes for voltage and current switching. However, this

The associate editor coordinating the review of this manuscript and approving it for publication was Nagarajan Raghavan<sup>(D)</sup>.

leads to very high voltage (dv/dt) and current (di/dt) variations [4]: dv/dt reaches 88 V/ns and di/dt 4.4 A/ns for SiC MOSFET [5]. Consequently, unwanted overvoltages and oscillations occur during the switching. The switching frequency of power inverters is limited by the amplitude and frequency of these oscillations, which depend on the impedance in the current commutation loop. Therefore, achieving an optimal design for SiC MOSFET-based inverters requires precise characterization to minimize parasitic impedance [6], [7]. In addition, high-frequency oscillations caused by parasitic impedance are the main electromagnetic interference (EMI) sources [8]–[11] in inverters.

Parasitic impedance can be characterized experimentally or by electromagnetic simulation using several numerical methods that consider PCB geometry and materials [12]. There are two methods for estimating parasitic impedance by simulation: partial element equivalent circuit (PEEC) method [13]–[15] and finite element analysis (FEA) method [16], [17]; both have been used to characterize parasitic impedance in power modules [14]–[16] and parasitic inductance in the direct-current bus in SiC-based laminated inverters [18] and in PCB-based busbars [19]. Numerical methods require exact knowledge of the geometry, the materials used and their properties to obtain precise results. They also involve a high computational cost in complex structures that require an analysis in the frequency domain.

Experimental techniques can be performed in the time domain or in the frequency domain, depending on the response analyzed by the measuring equipment. Time Domain Reflectometry (TDR) [20] consists of obtaining the step or impulse response of the circuit. The TDR measurement method can be complex, especially due to frequency errors [21] at each and every time instant, which requires a later processing of the data [22]. The second technique is the double-pulse test (DPT), used to study the switching transients response in a hard switching of power electronic devices [23] in a half-bridge branch. In this test, the switching analysis makes it possible to obtain losses, visualize overshoots and estimate the parasitic inductance of the commutation loop [24] in hard switching. This is an often-used method to check the result of parasite reduction by observing oscillation mitigation [19]-[25]. However, since inductance in the commutation loop is estimated with the frequency of voltage oscillations during switching and with the capacity of the power device connection, it is impossible to distinguish each parasitic impedance in the converter.

Impedance in the frequency domain can be measured using an impedance analyzer [26] or a vector network analyzer (VNA). The impedance analyzer was used to characterize the parasitic impedance of the commutation loop in three-phase two-level inverters up to 100 MHz [19] and in a T-Type inverter up to 10 MHz [27], both with a custom-designed test fixture. It was also used to characterize parasitic impedance in Si power semiconductor devices [28] and in SiC devices [29]. The VNA characterizes impedance in the range from hundreds of kHz to GHz using S-parameters. It was used to determine parasitic impedance in a small-sized PCB for a gallium nitride (GaN) low-power converter [30] with measurement connections integrated in the PCB, in other words, using rigid test fixtures. The VNA was also used to characterize parasitic impedance in discrete devices and power modules with one-port and two-port measurement techniques [31]. In contrast, commercial flexible test fixtures, such as the currently available Keysight 16089D and E, are limited in frequency up to 13 MHz [32].

Therefore, to the best of our knowledge, no method has been found in the literature for measuring impedance in PCB with measuring terminals spaced several centimeters apart, as those found in converters in the tens of kW range.

The aim of this paper is to present a method for frequency characterization up to 350 MHz of parasitic impedance in



FIGURE 1. Experimental setup and the proposed shielded probe.



**FIGURE 2.** Impedance measurement methods in shunt connection with VNA: (a) 1-port reflection, (b) 2-port shunt-thru.

PCB with long traces, such as laminated busbars, based on a new test fixture (flexible test probe) with measuring terminals spaced up to 20 centimeters apart. The flexible test probe is formed by a shielded probe with one rigid connection and one flexible connection, as shown in Fig. 1. A microstrip transmission line was used for validation and the results are similar to those obtained with an identical microstrip based on a rigid test fixture designed to be used as a reference. These measures were also compared with those obtained by PEEC electromagnetic simulation and with calculations obtained analytically, and showed a clear improvement in precision.

#### **II. IMPEDANCE MEASUREMENT**

#### A. IMPEDANCE MEASUREMENT WITH VNA

The VNA is used to measure the S-parameters of the connected DUT (device under test), the reflection coefficient  $(S_{11})$  in one-port configuration (Fig. 2 (a)) and the transmission coefficient  $(S_{21})$  in two-port configuration with the DUT connected in series or shunt (Fig. 2 (b)). Depending on these measurements and the reference measurement ( $Z_{ref}$ ) used, the DUT impedance value in each of these methods is given by:

1-port reflection

$$Z_{DUT} = Z_{ref} \frac{1 + S_{11}}{1 - S_{11}} \tag{1}$$

2-port series-thru

$$Z_{DUT} = 2 \cdot Z_{ref} \left(\frac{1}{S_{21}} - 1\right) \tag{2}$$

2-port shunt-thru

$$Z_{DUT} = \frac{Z_{ref}}{2} \left( \frac{S_{21}}{1 - S_{21}} \right)$$
(3)

The precision of each of these methods depends on the range of impedance values to be measured [33]. The one-port reflection method is appropriate for the low-to-middle impedance range ( $0.5 \ \Omega - 2 \ k\Omega$ ). In contrast, the series-thru connection in the two-port method allows the characterization of impedance from tens of  $\Omega$  to tens of  $k\Omega$ , while the shunt-thru connection is preferable for low impedance values (250  $\mu\Omega - 25 \ \Omega$ ), such as those in PCB traces with inductance values in the nH range. Therefore, given that the impedance value is low, the measurement method used for parasitic impedance in PCB traces is the two-port shunt-thru.

The VNA-DUT connection usually requires a specific test fixture. Commercial test fixtures can characterize the impedance of discrete electronic components in standard through-hole or surface-mount packages. However, when the DUT is not a standard discrete component or cannot be connected directly to the VNA with a coaxial, an interconnection PCB (test fixture) has to be designed between the VNA ports and the DUT terminals to precisely measure impedance based on the frequency. In all cases, as part of the measurement, the equipment has to be calibrated to eliminate the influence of the test fixture in the measurement.

## B. FLEXIBLE TEST PROBE FOR PARASITIC IMPEDANCE MEASUREMENT

The purpose of the proposed probe is PCB characterization between spaced-apart points. As shown in Fig. 1, the probe connects with VNA PORT-1 and PORT-2 terminals by means of a coaxial T-connector with SMA terminals. It is formed (see Fig. 3) by a pigtail coaxial cable and a RG-316/U-type ground coaxial cable that allows the current to return to ground. The probe pigtail has an SMA connector at one end and is open at the other. To facilitate the connection with the measurement point in any plated hole of the PCB, the central pigtail conductor is connected to a test pin at the open end while the shield is connected to the ground coaxial. The central conductor and shield of the ground coaxial are short-circuited at both ends. The characteristic impedance of both cables is 50  $\Omega$ , like the impedance of the VNA ports. The pigtail cable is 100 mm long with an outside diameter of 1.37 mm, while the RG-316/U-type ground coaxial is 220 mm long.

The ground cable is a moving part of the probe that can be adapted to different connection points in the PCB, thus avoiding the need to develop a rigid test fixture for every measurement. However, the probe is on an isolated conductor plane perpendicular to the horizontal plane of the PCB where the measurements are taken. The purpose of this conductor plane is to shield the magnetic field, whose source is the current circulating during the frequency sweep with the VNA. The design criterion for the proposed flexible test probe is that



FIGURE 3. Flexible test probe for impedance measurement.



**FIGURE 4.** Variation in the current path: (a) path in calibration and (b) path in the DUT measurement.

the size of the conductive sheet is larger than the size of the loop. Therefore, the aspect ratio of the conductive sheet can be adapted according to the size of the trace to be measured.

To prevent unacceptable errors, both the VNA cables and the pigtail must remain in the same position during the calibration and measurement.

## C. FLEXIBLE TEST PROBE PARASITES

When measuring low impedance with the flexible test probe, there are parasitic series impedances that cannot be fully compensated with calibration. This limits the probe frequency range.

Measurement errors are due to variations in the probe parasitic impedances between calibration and measurement. Firstly, this is due to variation in the probe spatial position (with respect to open-circuit calibration), which produces variations in parasitic capacities between the probe and the measurement environment. Secondly, the shape adopted by the flexible test probe varies, causing an inductance change in the probe with respect to the short-circuit calibration.

Therefore, the flexible test probe must be kept in the same position during calibration and measurement to prevent variations in parasitic impedance. However, as shown in Fig. 4, this is not possible with the ground coaxial cable, since the forced variation in the shape of the cable during calibration and measurement causes a variation in the loop inductance  $L_{loop}$  due to the current loop between the DUT and the probe. However, if the ground coaxial plane is kept perpendicular to the PCB in both measurements, the variations in parasitic capacities are negligible.

The inductance of loop  $L_{\text{loop}}$  depends on the current  $i_{\text{VNA}}(\omega)$  and on the magnetic flux  $\Psi$  enclosed by the loop. Magnetic field **B** is related to magnetic vector potential **A** as

$$\mathbf{B} = \nabla \times \mathbf{A} \tag{4}$$



FIGURE 5. Probe with parasite mitigation techniques.

Using Stokes' theorem, magnetic flux  $\Psi$  through the surface enclosed by the loop  $\Gamma$  is equal to the integral of the magnetic vector potential **A** around the loop  $\Gamma$ , so that the loop inductance can be expressed as

$$L_{loop} = \frac{1}{i_{\text{VNA}}} \cdot \oint_{\Gamma} \mathbf{A} \cdot d\mathbf{l}$$
(5)

This expression is valid as long as the current density is constant and there are no nonlinear magnetic materials in the surrounding medium. Therefore,  $L_{loop}$  is a function of the loop shape and its dimensions, as well as of the material properties of the surrounding medium. As shown in Fig. 4, the loop shape  $\Gamma_{CAL}$  during calibration is different to the loop shape in the DUT measurement  $\Gamma_{DUT}$  due to varying DUT lengths and the calibration load, so  $L_{loop}$  is different in both situations.

#### D. PARASITE MITIGATION TECHNIQUES

By calibrating with different loads, the probe parasitic impedances, the set of cables and the coaxial connectors plugged into the VNA ports are measured and compensated. The calibration standard used in the VNA is SOL, which consists of calibrating with three loads: a short-circuit (S), an open circuit (O) and a load of 50  $\Omega$  (L).

Parasitic impedance due to the position of the ground coaxial cannot be removed, but can be minimized. To that end, the ground cable is always perpendicular to the measurement plane, as shown in Fig. 5, where the ground cable has been attached to a supporting element made of non-magnetic material.

The loop inductance created by the ground cable can be prevented by cancelling the magnetic field  $\mathbf{B}_{\text{Loop}}(\omega)$ , whose source is the measurement current  $i_{\text{VNA}}(\omega)$ . A 35- $\mu$ m-thick copper sheet is used as shielding for that purpose and the ground cable is attached to it. As can be seen in Fig. 5 eddy currents are induced with the same frequency as  $i_{\text{VNA}}(\omega)$  and they flow in closed loops within the copper shield. These eddy currents also produce a magnetic field  $\mathbf{B}_{\text{ind}}$  that opposes the field that generates them.

This manages to reduce the total magnetic flux responsible for loop inductance during the VNA frequency sweep. However, in the frequency range of interest, the use of the shielding board slightly changes the impedance of the PCB



FIGURE 6. Structure of a microstrip.

 TABLE 1. Design parameters of reference microstrip.

| Symbol                                      | Description                | Value   |  |
|---------------------------------------------|----------------------------|---------|--|
| w                                           | Trace width                | 0.21 mm |  |
| t                                           | Trace thickness            | 40 µm   |  |
| g                                           | Ground plane width         | 29.3 mm |  |
| 1                                           | Trace length               | 122 mm  |  |
| h                                           | Substrate height           | 1.6 mm  |  |
| С                                           | Mask height                | 25 µm   |  |
| $\boldsymbol{\mathcal{E}}_{r,\mathrm{FR4}}$ | FR4 relative permittivity  | 4.6     |  |
| $\mathcal{E}_{r,\mathrm{mask}}$             | Mask relative permittivity | 3.5–4.2 |  |

trace due to the proximity effect, which affects the attenuation factor  $\alpha$ , as pointed out in Section V-C.

## **III. EXPERIMENTAL SETUP**

#### A. REFERENCE CIRCUIT

Microstrips are transmission lines that have been widely studied in the literature [34], [35], which is why they were chosen as the reference circuit. As shown in Fig. 6, a microstrip is formed by two copper conductors with conductivity  $\sigma_{Cu}$ printed on both external sides of the dielectric substrate with a thickness *h* and dielectric permittivity  $\varepsilon_{r,FR4}$ .

The signal conductor with width w and thickness t is on the top side of the PCB (see Fig. 6). There is a conductor with width g and thickness t on the bottom side as a ground plane. The media forming the structure are not magnetic, their magnetic permeability is considered to be the same as in the vacuum  $\mu_0$  ( $\mu_{mask} \approx \mu_{FR4} \approx \mu_{Cu} \approx \mu_0$ ). The PCB is covered by a protective isolating mask with relative permittivity  $\varepsilon_{r,mask}$  similar to that of the substrate and permeability equal to that of the vacuum. The geometric parameters and physical properties used to manufacture the microstrip transmission line are shown in Table 1.

Although there are two means of propagation (substrate and mask), given that the geometric dimensions of the microstrip are far shorter than the length of wave  $\lambda$ , it can be considered that there are neither electric nor magnetic components in the direction of propagation, hence the field propagates as a transverse electromagnetic (TEM) wave. This type of propagation solves the fields as if they were quasi-static (DC). According to this approach, in the calculation of the characteristic impedance Z<sub>0</sub>, the substrate-mask media are replaced by a homogenous medium with effective dielectric



FIGURE 7. Experimental PCB developed for validation tests.

constant  $\varepsilon_{r,eff}$  [36], [37] that depends on the geometry and properties of the media. Therefore, Z<sub>0</sub> can be expressed as a function of  $\varepsilon_{r,eff}$  and of capacity  $C_a$  ( $\varepsilon_r = 1$ ) per unit of length of the same structure with air instead of a mask, according to [38]

$$Z_0 = \left(c \cdot C_a \cdot \sqrt{\varepsilon_{r,eff}}\right)^{-1} \tag{6}$$

and the phase constant  $\beta$  based on the angular frequency  $\omega$  as

$$\beta = \omega \cdot \sqrt{\varepsilon_{r,eff}} \cdot c^{-1} \tag{7}$$

## B. EXPERIMENTAL PCB AND VNA

An experimental PCB (Fig. 7) was developed to conduct the tests and to validate the proposed measurement procedure.

The substrate chosen for the PCB is FR4, the finish protecting the copper traces from corrosion is electroless nickel immersion gold (ENIG) and the mask thickness, although not specified by the manufacturer, is considered less than 25  $\mu$ m, according to [39].

As shown in Fig 7, there are two identical microstrip transmission lines (MUT and REF) in the experimental PCB that are both 122 mm long; their parameters are as defined in Table 1. Both lines have a shorting via at one end (all the vias used are 0.762 mm in diameter). The reference transmission line (REF) has a coaxial SMA connector plugged into the VNA by coaxial cables. The other transmission line (MUT), for the measurement method with the flexible test probe, has two vias at both ends to connect the test pins of the developed probe.

Furthermore, as shown in the top part of Fig. 7, there are two load calibration kits: CAL.SMA, to be used with the REF line, and CAL.PROBE, for the MUT line. The CAL.SMA calibration kit uses the same connector type (SMA) as the REF line to compensate the error introduced in the measurement by the connector. The precision of the 50  $\Omega$  loads is 1% connected to traces as short and as wide as possible. In the CAL.PROBE kit, a 0603 package is used to minimize the parasitic impedance of the 50  $\Omega$  load. The same type of traces (short and wide) are used in the short-circuit load. Impedance was characterized using the Keysight VNA



FIGURE 8. Measurement of the MUT line with the proposed probe.

E5061B (Fig. 8), which calculates impedance from scattering parameters [33].

#### **IV. PCB CHARACTERIZATION**

## A. DIRECT MEASUREMENT PROCEDURE

The behavior of the transmission line is characterized by its surge impedance  $Z_0$  and by its propagation constant  $\gamma$ . As the measured frequency range is below 1 GHz, the conductance of the PCB substrate can be considered negligible compared with line capacity C, and, if the traces have a negligible resistance compared with inductance L, their behavior can be approximated by the behavior of a line with no losses whose characteristic impedance is

$$Z_0 = \sqrt{L/C} \tag{8}$$

and the propagation constant is a pure complex number equal to the phase constant  $\beta$ 

$$\gamma = j\beta = j\omega \cdot \sqrt{L \cdot C} \tag{9}$$

The frequency characterization of a PCB trace can occur with the line ending in an open circuit or in a short-circuit. However, a line ending in a short-circuit was chosen to visualize the error introduced by the parasitic inductance due to the ground-return current, since the line is inductive until it attains the anti-resonance frequency.

In short-circuit conditions, the input impedance  $Z_i$  of a line without losses and with length l is a complex value given by [40]

$$Z_i = jZ_0 \cdot \tan(\beta \cdot l) \tag{10}$$

The product of phase constant  $\beta$  of the wave and length l of the line is known as the electric length  $\theta$  and its relation to the length of wave  $\lambda$  is

$$\theta = 2 \cdot \pi \cdot l \cdot \lambda^{-1} (\beta \cdot l) \tag{11}$$

The wavelength is the quotient between the wave propagation speed in medium  $v_p$  and its frequency f; reordering the terms in (11) electric length  $\theta$  can be expressed in terms of the wave angular frequency  $\omega$ , thus obtaining

$$\theta = \omega \cdot l \cdot v_n^{-1} \tag{12}$$

this relationship can be expressed by the line delay time  $t_{pd}$ (time a wave takes to travel 1 m at propagation speed  $v_p$ ) as

$$\theta = \omega \cdot l \cdot t_{pd} \tag{13}$$

According to (10) when  $\theta = \pi/2$ , the input impedance presents a maximum, which occurs for a wave length of  $\lambda/4$  and at the anti-resonance frequency  $f_{\lambda/4}$ , as shown in Fig. 12. Therefore,  $\omega_{\lambda/4}$  is obtained directly from the experimental measurement, which enables  $t_{pd}$  and  $v_p$ . to be calculated from the relationship

$$t_{pd} = \pi \cdot \left(2 \cdot \omega_{\lambda/4} \cdot l\right)^{-1} \tag{14}$$

The line characteristic impedance  $Z_0$  is obtained from the measurement value at  $f_{\lambda/8}$ , since, according to (10), the measured impedance is directly  $Z_0$  for a length  $\lambda/8$  ( $\theta = \pi/4$ ). This analysis is similar and equally valid for transmission lines ending in an open circuit. Using the same procedure, a transmission line ending in an open circuit can be characterized from the measurement of  $f_{\lambda/4}$  and  $f_{\lambda/8}$ , due to the dependence of the input impedance on the cotangent of  $\theta$ .

#### **B. CURVE FITTING PROCEDURE**

In an ideal short-circuited transmission line, impedance at the anti-resonance frequency tends to be infinite. However, the impedance measurement, obtained at  $f_{\lambda/4}$ , is always a finite value. Therefore, the transmission line behaves like a line with low losses whose attenuation constant  $\alpha$  is other than zero. Considering a line model with losses involves introducing new unknowns: besides  $Z_0$  and  $t_{pd}$ , the unknown  $\alpha$  is introduced, which, in the case of low losses, can be approximated by [40]

$$\alpha \approx \frac{1}{2} \cdot \left( R \cdot Z_0^{-1} + G \cdot Z_0 \right) \tag{15}$$

where *R* is the resistance per unit of length and *G* the conductance per unit of length. Disregarding resistance in DC, *R* is proportional to the root of the frequency due to the skin effect, and *G* depends directly on the frequency; therefore,  $\alpha$  can be expressed in terms of the constants  $k_1$  and  $k_2$  as

$$\alpha \approx k_1 \cdot \sqrt{f} + k_2 \cdot f \tag{16}$$

 $Z_0$  and  $t_{pd}$  are calculated by the direct measurement procedure and refined by using nonlinear least-squares minimization [41], which is also applied to find  $k_1$  and  $k_2$ . Nonlinear least-squares solves the equation

$$\min\left(\sum_{f} \|Z_i - Z_{VNA}\|^2\right) \tag{17}$$

where  $Z_i$  is given by

$$Z_i = |Z_0 \cdot \tanh(\gamma \cdot l)| \tag{18}$$

and  $Z_{VNA}$  are the experimental values measured by the VNA.

The  $Z_0$ ,  $t_{pd}$ ,  $k_1$  and  $k_2$  values are iterated until a satisfactory result is reached with a coefficient  $R^2$  above 0.95.

#### C. PEEC SIMULATION

The partial element equivalent circuit (PEEC) method allows the physical layout of a circuit to be turned into a lumped element circuit network. The PEEC method analyzes static and quasi-static problems and it is used to extract parasitic inductances and capacities in power module packages, busbars and electromagnetic compatibility (EMC) applications [14].

Based on the data in Table 1, the microstrip line was modeled in PEEC as two rectangular conductors. Two static conditions are simulated to obtain the microstrip characteristic impedance and delay time. Firstly, the conductors are considered surrounded by air, without a substrate or a mask. The equivalent capacity between both conductors forming the microstrip is obtained from the PEEC analysis and its value per unit of length with air substrate  $C_a$  is obtained by dividing by the transmission line length. Secondly, the FR4 substrate and the solder mask with relative permittivity  $\varepsilon_{r,mask} = 4.2$ and a constant height of 25  $\mu$ m are considered. The capacity obtained per unit of length in these conditions is  $C_{FR4}$ . The quotient between both is the so-called the effective dielectric constant ( $\varepsilon_{r,eff}$ )

$$\varepsilon_{r,eff} = C_{FR4}/C_a \tag{19}$$

The characteristic impedance  $Z_0$  of the microstrip line is calculated through (6) with  $C_a$  and  $\varepsilon_{r,eff}$ , obtained in the PEEC analysis, while the propagation delay  $t_{pd}$  per unit of length in a transmission line without losses is obtained as

$$t_{pd} = \sqrt{\varepsilon_{r,eff}}/c \tag{20}$$

## V. RESULTS

#### A. MAGNETIC SHIELD ANALYSIS

The probe is characterized with and without the magnetic shield to assess its effects on the proposed probe. The inductance measurements for both probes are compared in Fig. 9. The inductance value of the shielded probe includes the pigtail, the SMA connector and the ground cable. Consequently, for a frequency of 10 MHz, for example, the inductance measured in the unshielded probe is 184 nH; with shielding, the value the value drops to 77.54 nH.

As can be seen in Fig. 9, the unshielded probe behaves as an inductance up to the resonance frequency of 124 MHz; after that, the capacitive effect predominates. When the ground return loop is shielded, in other words, with the shielded probe, the resonance frequency rises up to 218 MHz due to the decrease in loop inductance. There is also attenuation in the impedance due to an increase in power dissipation (Fig. 10).

Shielding effectiveness ( $SE_{dB}$ ) is defined by the attenuation of the magnetic field after passing through the shielding. In this case, shielding losses are due to absorption losses  $A_{dB}$  and reflection losses  $R_{dB}$  [42]. Due to the Joule effect, absorption losses appear inside the metal shielding when eddy currents circulate. These absorption losses depend on the penetration depth of the skin effect and the shielding



FIGURE 9. Inductance measured with the probe with and without shielding during the short-circuit calibration from 100 kHz to 500 MHz.



FIGURE 10. Impedance measured in the probe with and without shielding during the short-circuit calibration from 100 kHz to 500 MHz.

thickness; the thinner the shielding, the less absorption losses. Reflection losses appear as a result of the difference between the characteristic impedances between the medium where the incident wave is propagated (air) and the shield copper.

Fig. 11 shows the  $SE_{dB}$  for a 35- $\mu$ m copper sheet, considering a distance of 1.5 mm between the central conductor of the ground cable and the shielding plane. These calculations were made using the approximate expressions for near-field magnetic shielding effectiveness developed for the copper in [42]

$$A_{dB} = 8.686 \cdot (s/\delta) \tag{21}$$

$$R_{dB} = 14.57 + 10 \cdot \log(f \cdot r^2) \tag{22}$$

$$SE_{dB} = A_{dB} + R_{dB} + MR_{dB} \tag{23}$$

where s is the thickness of the copper shielding,  $\delta$  is the penetration depth due to the skin effect in the copper, f is the frequency and r is the shielding distance. The term MR corresponds to losses due to multiple reflections appearing in the shielding copper.



FIGURE 11. Shielding effectiveness of the magnetic shield.

Therefore, the calculated attenuation is 19 dB at 1 MHz, and it increases with the frequency. However, for frequencies below 1 MHz, the shielding was observed to be less effective, 4.7 dB at 200 kHz. Consequently, the option chosen was a shield with a second copper plane with the same characteristics and 1.6 mm apart from the other plane to strengthen attenuation in the magnetic field for frequencies below 1 MHz. A two-sided,  $35-\mu$ m-thick copper PCB was used to construct the double shielding.

#### **B. DIRECT MEASUREMENT PROCEDURE**

This section presents the characterization results of the REF and MUT microstrips applying the direct measurement procedure, which was previously described in SECTION IV-A. The REF microstrip is measured using a rigid SMA connection and the MUT line with the proposed flexible test probe.

Fig. 12 and Fig. 13 show the impedance and phase of the REF and MUT lines measured based on frequency up to 500 MHz. The measured anti-resonance frequency, corresponding to a wave length of  $\lambda/4$ , is 324.41 MHz in the REF line and 327.22 MHz in the MUT. Fig. 12 shows that impedance changes from inductive to capacitive at the anti-resonance peak, which is larger in the REF line than in the MUT line. This is because skin effect losses in the shielding have not been fully compensated by the probe change in geometry in the MUT line. In an ideal transmission line, impedance at anti-resonance is infinite and its value drops as the resistive component increases. The same can be concluded from Fig. 13, which shows a smaller gradient (in the phase change) in the MUT line than in the REF line. This figure also reveals how the phase exceeds  $-90^{\circ}$  from 380 MHz, probably due to an equivalent parasitic capacity that has not been compensated during calibration. This capacity limits the probe frequency scope.

## C. CURVE-FITTING PROCEDURE

As described in SECTION IV-B, the behavior of the microstrip line is similar to the behavior of a line with



FIGURE 12. Impedance measured in the REF and MUT lines from 100 kHz to 500 MHz.



FIGURE 13. Impedance phase measured in the REF and MUT lines from 100 kHz to 500 MHz.

losses using an iterative method (curve-fitting procedure) to measure impedance. This method was applied to the REF and MUT lines, which were measured with rigid SMA connectors and a flexible test probe, respectively. The maximum adjustment frequency considered in the procedure was 350 MHz.

Fig. 14 and Fig. 15 show the impedance and the phase of the REF and MUT lines based on frequency. The anti-resonance frequency obtained is now 324.34 MHz in the REF line (almost the same result as before) and 326.92 MHz in the MUT; in other words, the error with the flexible test probe can be reduced to 0.8%.

When the curve-fitting procedure is applied, the measurement with SMA terminal in the REF line gives a value for  $\alpha$  of 0.21 Np/m at 500 MHz. This value contrasts with the one obtained with the flexible test probe for the MUT line, 0.24 Np/m. This is an error of 14.3% due to attenuation or losses in the flexible test probe that have not been considered in the adjustment model, and they exist,



FIGURE 14. Impedance of the REF and MUT lines adjusted by the curve-fitting procedure.



FIGURE 15. Phase of the REF and MUT lines adjusted by the curve-fitting procedure.

and are included, in the attenuation of the propagation constant.

## D. COMPARATIVE RESULTS

Table 2 compares the results of the surge impedance  $Z_0$  and the propagation delay  $t_{pd}$  obtained experimentally by direct measurement and curve-fitting procedures with the results of the PEEC simulation and those obtained analytically using the closed-form formula [43] applying the microstrip parameters given in Table 1. The PEEC simulation results were obtained using expressions (19) and (20) by calculating the capacity of the microstrip surrounded by air and without a substrate  $C_a$ , and the capacity of the microstrip considering the FR4 substrate and a mask with relative permittivity  $\varepsilon_{r,mask} = 4.2$ .

The results (Table 2) are compared using the result obtained in the curve-fitting procedure on the microstrip REF line as a reference. Consequently, the propagation time has an error under 1% in all cases. However, the errors are greater

TABLE 2. Impedance and propagation delay estimation.

|                          | $Z_{0}\left( \Omega ight)$ | $t_{\rm pd}  ({\rm ns/m})$ | $\epsilon_{ m rror} Z_0$ (%) | $\varepsilon_{\rm rror} t_{\rm pd}$ (%) |
|--------------------------|----------------------------|----------------------------|------------------------------|-----------------------------------------|
| REF direct measurement   | 100.54                     | 6.316                      | -1.91                        | -0.03                                   |
| REF curve fitting        | 102.50                     | 6.318                      | -                            | -                                       |
| MUT direct measurement   | 104.51                     | 6.262                      | 1.96                         | 0.89                                    |
| MUT curve fitting        | 103.9                      | 6.267                      | 1.37                         | 0.81                                    |
| Closed-form formula [43] | 112.25                     | 6.377                      | 9.51                         | 0.93                                    |
| PEEC                     | 115.56                     | 6.258                      | 12.74                        | 0.95                                    |

in the case of characteristic impedance, attaining values of up to 12.7% in the PEEC simulation, probably because it is impossible to model actual conductor traces as they have tolerances, rough surfaces and, generally, a trapezoidal shape. The error (9.51%) in the characteristic impedance obtained analytically with the closed-form formula [43] is probably caused by the precision of the expressions based on the microstrip geometry and by considering the mask as uniform and having a constant height over the top conductor.

The direct measurement procedure applied to the MUT line gives an error of 1.96% in impedance and 0.89% in propagation time. These errors are mainly caused by impedance variation due to changes in the probe shape between calibration and measurement. Although considering the line without any losses simplifies the calculation procedure, it also introduces a certain error.

The curve-fitting procedure applied to the MUT line with the proposed probe has errors of 1.37% in impedance and 0.81% in propagation time. This technique offers very precise values and has the advantage of determining the impedance of a long trace in a PCB (with a separation of several centimeters between the connection points) to avoid conducting a fixed fixture test for every trace.

The phase constant  $\beta$  can be directly obtained from  $t_{pd}$  by applying (11) and (13). The ABCD matrix, together with Zo,  $\alpha$  and l, is obtained as follows

$$\begin{bmatrix} A & B \\ C & D \end{bmatrix} = \begin{bmatrix} \cosh(\alpha + j\beta) \cdot l & Z_0 \cdot \sinh(\alpha + j\beta) \cdot l \\ \frac{1}{Z_0} \cdot \sinh(\alpha + j\beta) \cdot l & \cosh(\alpha + j\beta) \cdot l \end{bmatrix}$$
(24)

and the T-equivalent circuit for the two-port network is easily calculated from the ABCD parameters [40].

## VI. CONCLUSION

This article presents a characterization procedure for PCB traces with ends (connection points for the measurement) that can be spaced several tens of centimeters apart. Impedance measurement is based on the S-parameter measurement through a VNA using the two-port shunt-thru method. To that end, this work proposes the use of a flexible probe (Fig. 3) formed by a pigtail coaxial cable and a ground coaxial placed on a copper plate perpendicular to the measurement plane. This manages to minimize the main measuring errors, which are due to the magnetic flux responsible for loop inductance during the VNA frequency sweep.

If the line is considered ideal, the propagation time  $t_{pd}$  is obtained directly from measuring impedance at anti-resonance frequency  $f_{\lambda/4}$ , while the measurement obtained at length  $\lambda/8$  is directly the characteristic impedance  $Z_0$ . However, as observed experimentally, the line behaves like a line with low losses. This involves introducing a new unknown, which is the attenuation constant  $\alpha$ ; consequently, the curve-fitting procedure was developed to determine the parameters of this model with losses. In the proposed method, the starting point is the initial measurement of  $t_{pd}$ and  $Z_0$  obtained using the direct method, and a nonlinear least-squares method is applied to obtain the values of  $\alpha$ ,  $Z_0$  and  $t_{pd}$ , which minimize the objective function defined by (18). Two identical microstrip lines were used to validate the method described with the shielded flexible probe: one with a rigid test fixture serving as a reference and another for measuring with the proposed procedure. The values were compared with each other, with the values calculated using an analytical approximation and with those obtained from the PEEC simulation. The results (Table 2) show that the curvefitting procedure is extremely precise compared with the reference measurement obtained with the rigid test fixture, and they are an improvement over those of the direct measurement method, of the analytical results and of the results calculated by the PEEC simulation.

Lastly, as the probe is flexible, there is no need to design a specific test fixture for the measurement of the traces in a PCB. The flexible probe procedure can also be applied to characterize laminated busbars in PCBs. Likewise, the flexible test probe can be used not only for impedance measurement, as in the microstrip, but also for the measurement of parasitic inductances in PCB traces of power semiconductor devices (for example, in a half-bridge).

#### ACKNOWLEDGMENT

The JU receives support from the European Union's Horizon 2020 research and innovation programme and Italy, Germany, Belgium, Sweden, Austria, Romania, Slovakia, France, Poland, Spain, Ireland, Switzerland, and Israel.

## REFERENCES

- [1] J. Millán, P. Godignon, X. Perpiñà, A. Pérez-Tomas, and J. Rebollo, "A survey of wide bandgap power semiconductor devices," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2155–2163, May 2014, doi: 10.1109/TPEL.2013.2268900.
- [2] J. Biela, M. Schweizer, S. Waffler, and J. W. Kolar, "SiC versus Si—Evaluation of potentials for performance improvement of inverter and DC–DC converter systems by SiC power semiconductors," *IEEE Trans. Ind. Electron.*, vol. 58, no. 7, pp. 2872–2882, Jul. 2011, doi: 10.1109/TIE.2010.2072896.
- [3] B. Zhang and S. Wang, "A survey of EMI research in power electronics systems with wide-bandgap semiconductor devices," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 1, pp. 626–643, Mar. 2020, doi: 10.1109/JESTPE.2019.2953730.
- [4] V.-S. Nguyen, L. Kerachev, P. Lefranc, and J.-C. Crebier, "Characterization and analysis of an innovative gate driver and power supplies architecture for HF power devices with high dv/dt," *IEEE Trans. Power Electron.*, vol. 32, no. 8, pp. 6079–6090, Aug. 2017, doi: 10.1109/TPEL.2016.2619859.
- [5] C3M0032120K Silicon Carbide Power MOSFET, Cree, Durham, NC, USA, 2019.

- [6] T. Liu, R. Ning, T. T. Y. Wong, and Z. J. Shen, "Modeling and analysis of SiC MOSFET switching oscillations," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 4, no. 3, pp. 747–756, Sep. 2016, doi: 10.1109/JESTPE.2016.2587358.
- [7] S. Li, L. M. Tolbert, F. Wang, and F. Z. Peng, "Stray inductance reduction of commutation loop in the P-cell and N-cell-based IGBT phase leg module," *IEEE Trans. Power Electron.*, vol. 29, no. 7, pp. 3616–3624, Jul. 2014, doi: 10.1109/TPEL.2013.2279258.
- [8] A. Lemmon, M. Mazzola, J. Gafford, and C. Parker, "Instability in half-bridge circuits switched with wide band-gap transistors," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2380–2392, May 2014, doi: 10.1109/TPEL.2013.2273275.
- [9] N. Oswald, P. Anthony, N. McNeill, and B. H. Stark, "An experimental investigation of the tradeoff between switching losses and EMI generation with hard-switched all-Si, Si-SiC, and all-SiC device combinations," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2393–2407, May 2014, doi: 10.1109/TPEL.2013.2278919.
- [10] D. Han, S. Li, Y. Wu, W. Choi, and B. Sarlioglu, "Comparative analysis on conducted CM EMI emission of motor drives: WBG versus Si devices," *IEEE Trans. Ind. Electron.*, vol. 64, no. 10, pp. 8353–8363, Oct. 2017, doi: 10.1109/TIE.2017.2681968.
- [11] A. N. Lemmon, A. D. Brovont, C. D. New, B. W. Nelson, and B. T. DeBoi, "Modeling and validation of common-mode emissions in wide bandgap-based converter structures," *IEEE Trans. Power Electron.*, vol. 35, no. 8, pp. 8034–8049, Aug. 2020, doi: 10.1109/TPEL. 2019.2963883.
- [12] P. Sumithra and D. Thiripurasundari, "Review on computational electromagnetics," AEM, vol. 6, no. 1, pp. 42–55, Mar. 2017, doi: 10.7716/aem. v6i1.407.
- [13] A. Ruehli, C. Paul, and J. Garrett, "Inductance calculations using partial inductances and macromodels," in *Proc. Int. Symp. Electromagn. Compat.*, Atlanta, GA, USA, Aug. 1995, pp. 23–28, doi: 10.1109/ISEMC.1995.523512.
- [14] A. Domurat-Linde and E. Hoene, "Investigation and PEEC based simulation of radiated emissions produced by power electronic converters," in *Proc. 6th Int. Conf. Integr. Power Electron. Syst.*, Nuremberg, Germany, 2010, pp. 1–6.
- [15] J. Z. Chen, L. Yang, D. Boroyevich, and W. G. Odendaal, "Modeling and measurements of parasitic parameters for integrated power electronics modules," in *Proc. 19th Annu. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Anaheim, CA, USA, Feb. 2004, pp. 522–525, doi: 10.1109/APEC.2004.1295857.
- [16] Z. Liu, X. Huang, F. C. Lee, and Q. Li, "Package parasitic inductance extraction and simulation model development for the high-voltage cascode GaN HEMT," *IEEE Trans. Power Electron.*, vol. 29, no. 4, pp. 1977–1985, Apr. 2014, doi: 10.1109/TPEL.2013.2264941.
- [17] B. Zhang and S. Wang, "Parasitic inductance modeling and reduction for a wire bonded half bridge SiC MOSFET multichip power module," in *Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Anaheim, CA, USA, Mar. 2019, pp. 656–663, doi: 10.1109/APEC. 2019.8721781.
- [18] Z. Yuan, H. Peng, A. Deshpande, B. Narayanasamy, A. I. Emon, F. Luo, and C. Chen, "Design and evaluation of laminated busbar for three-level T-type NPC power electronics building block with enhanced dynamic current sharing," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 1, pp. 395–406, Mar. 2020, doi: 10.1109/JESTPE.2019.2947488.
- [19] R. S. K. Moorthy, B. Aberg, M. Olimmah, L. Yang, D. Rahman, A. N. Lemmon, W. Yu, and I. Husain, "Estimation, minimization, and validation of commutation loop inductance for a 135-kW SiC EV traction inverter," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 8, no. 1, pp. 286–297, Mar. 2020, doi: 10.1109/JESTPE.2019.2952884.
- [20] H. Zhu, A. R. Hefner, and J.-S. Lai, "Characterization of power electronics system interconnect parasitics using time domain reflectometry," *IEEE Trans. Power Electron.*, vol. 14, no. 4, pp. 622–628, Jul. 1999, doi: 10.1109/63.774198.
- [21] J. M. Forniés-Marquina, J. Letosa, M. García-Gracia, and J. M. Artacho, "Error propagation for the transformation of time domain into frequency domain," *IEEE Trans. Magn.*, vol. 33, no. 2, pp. 1456–1459, Mar. 1997, doi: 10.1109/20.582534.
- [22] L. Yang and W. G. H. Odendaal, "Measurement-based method to characterize parasitic parameters of the integrated power electronics modules," *IEEE Trans. Power Electron.*, vol. 22, no. 1, pp. 54–62, Jan. 2007, doi: 10.1109/TPEL.2006.886615.

- [23] M. Liang, Y. Li, and T. Q. Zheng, "Research on precise test method for switching performance of high speed SiC MOSFET," in *Proc. Asian Conf. Energy, Power Transp. Electrific. (ACEPT)*, Singapore, Oct. 2016, pp. 1–6, doi: 10.1109/ACEPT.2016.7811546.
- [24] M. Trivedi and K. Shenai, "Parasitic extraction methodology for insulated gate bipolar transistors," in *Proc. 15th Annu. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, New Orleans, LA, USA, Feb. 2000, pp. 1122–1128, doi: 10.1109/APEC.2000.822828.
- [25] A. Letellier, M. R. Dubois, J. P. F. Trovão, and H. Maher, "Calculation of printed circuit board power-loop stray inductance in GaN or high di/dt applications," *IEEE Trans. Power Electron.*, vol. 34, no. 1, pp. 612–623, Jan. 2019, doi: 10.1109/TPEL.2018.2826920.
- [26] "Impedance measurement handbook, a guide to measurement technology and techniques," Keysight Technol., Santa Rosa, CA, USA, Appl. Note 5950-3000, 2016.
- [27] Z. Wang, Y. Wu, M. H. Mahmud, Z. Yuan, Y. Zhao, and H. A. Mantooth, "Busbar design and optimization for voltage overshoot mitigation of a silicon carbide high-power three-phase T-type inverter," *IEEE Trans. Power Electron.*, vol. 36, no. 1, pp. 204–214, Jan. 2021, doi: 10.1109/TPEL.2020.2998465.
- [28] G. Park, J. Song, S. Jung, Y. Kim, H. Shim, and J. Kim, "Analysis of power inverter parasitic inductances effect on switching characteristics for accurate electromagnetic interference (EMI) estimation," in *Proc. IEEE Int. Symp. Electromagn. Compat. Signal/Power Integr. (EMCSI)*, Washington, DC, USA, Aug. 2017, pp. 277–282, doi: 10.1109/ISEMC. 2017.8077880.
- [29] Y. Mukunoki, Y. Nakamura, K. Konno, T. Horiguchi, Y. Nakayama, A. Nishizawa, M. Kuzumoto, and H. Akagi, "Modeling of a siliconcarbide MOSFET with focus on internal stray capacitances and inductances, and its verification," *IEEE Trans. Ind. Appl.*, vol. 54, no. 3, pp. 2588–2597, May/Jun. 2018, doi: 10.1109/TIA.2018.2796587.
- [30] E. Shelton, N. Hari, X. Zhang, T. Zhang, J. Zhang, and P. Palmer, "Design and measurement considerations for WBG switching circuits," in *Proc. 19th Eur. Conf. Power Electron. Appl. (EPE ECCE Europe)*, Warsaw, Poland, Sep. 2017, pp. 1–10, doi: 10.23919/EPE17ECCEEurope. 2017.8099377.
- [31] T. Liu, T. T. Y. Wong, and Z. J. Shen, "A new characterization technique for extracting parasitic inductances of SiC power MOSFETs in discrete and module packages based on two-port S-parameters measurement," *IEEE Trans. Power Electron.*, vol. 33, no. 11, pp. 9819–9833, Nov. 2018, doi: 10.1109/TPEL.2017.2789240.
- [32] A. Lemmon, T. J. Freeborn, and A. Shahabi, "Fixturing impacts on high-frequency low-resistance, low-inductance impedance measurements," *Electron. Lett.*, vol. 52, no. 21, pp. 1772–1774, Oct. 2016, doi: 10.1049/el.2016.2947.
- [33] "LF-RF network analyzer with option 005 impedance analysis function," Keysight Technol., Santa Rosa, CA, USA, Appl. Note 5990-7033, 2018, pp. 7–12.
- [34] I. J. Bahl and R. Garg, "Simple and accurate formulas for a microstrip with finite strip thickness," *Proc. IEEE*, vol. 65, no. 11, pp. 1611–1612, Nov. 1977, doi: 10.1109/PROC.1977.10783.
- [35] E. Hammerstad and O. Jensen, "Accurate models for microstrip computer-aided design," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Washington, DC, USA, May 1980, pp. 407–409, doi: 10.1109/MWSYM. 1980.1124303.
- [36] H. A. Wheeler, "Transmission-line properties of parallel wide strips by a conformal-mapping approximation," *IEEE Trans. Microw. Theory Techn.*, vol. MTT-12, no. 3, pp. 280–289, May 1964.
- [37] H. A. Wheeler, "Transmission-line properties of parallel wide strips by a conformal-mapping approximation," *IEEE Trans. Microw. Theory Techn.*, vol. MTT-13, no. 2, pp. 172–185, Mar. 1965.
- [38] K. C. Gupta, R. Garg, and I. Bahl, *Microstrip Lines and Slotlines*, 2nd ed. Norwood, MA, USA: Artech House, 1996, pp. 1–56.
- [39] Acceptability of Printed Boards, Standard IPC A 600G, IPC-Association Connecting Electronics Industries, Bannockburn, IL, USA, 2004.
- [40] D. M. Pozar, Microwave Engineering. Hoboken, NJ, USA: Wiley, 2012.
- [41] Curve Fitting Toolboox User's Guide, MathWorks, Natick, MA, USA, 2019.
- [42] H. W. Ott, *Electromagnetic Compatibility Engineering*, 1st ed. Hoboken, NJ, USA: Wiley, 2009, pp. 238–302.
- [43] Design Guide for High-Speed Controlled Impedance Circuit Boards, Errata Information, Standard IPC 2141A, IPC-Association Connecting Electronics Industries, Bannockburn, IL, USA, 2018.



**A. LLAMAZARES** (Graduate Student Member, IEEE) received the B.Sc. degree in industrial electronics engineering and the M.Sc. degree in electronic engineering from the University of Zaragoza, Zaragoza, Spain, in 2013 and 2014, respectively, where he is currently pursuing the Ph.D. degree in electrical engineering. His research interests include renewable energy, power electronics, and electromagnetic compatibility.



**M. GARCÍA-GRACIA** was born in Saint-Brieuc, France, on April 23, 1963. He received the B.S. and M.Sc. degrees in physics and the Ph.D. degree in apply electromagnetism from the University of Zaragoza, Spain, in 1986, 1989, and 1996, respectively.

He was an Assistant Professor with the Department of Electrical Engineering, University of Zaragoza, from 1990 to 1999, and the Area Director of Electric Power System with the Research

Centre for Energy Resources and Consumption, from 1999 to 2015. He has been a Professor of Electrical Engineering, since 1999. He is currently the Leader of the Research Group on Integration of Renewable Energies, University of Zaragoza. He has been in charge of several renewable energy projects supported by private companies. He has participated in several European Collaborative Projects. He has coauthored more than 50 research papers in refereed journals and patents, and several conferences and books chapters regarding renewable energy and electric power systems. His main research interests include renewable energy, power system protection, hybrid power systems, PM machines, and power system transient.



**S. MARTÍN-ARROYO** received the B.Sc. degree in electrical engineering, the B.Sc. degree in technical industrial engineering, and the M.Sc. degree in renewable energy and energy efficiency from the University of Zaragoza, Spain, and the master's degree in business administration and management from the University Carlos III of Madrid, Spain. She is currently pursuing the Ph.D. degree in electrical engineering with the University of Zaragoza. Since 2004, she has been a Research Assistant

with the Research Group on Renewable Energy Integration (GENER), University of Zaragoza (funded by the Government of Aragon, Spain). Since 2018, she has been an Assistant Professor with the Department of Electrical Engineering, University of Zaragoza. Her research interests include design, control, and protection of renewable energy systems, grid quality, and filters design.

...