

# Strathprints Institutional Repository

Zeng, Rong and Xu, Lie and Yao, Liangzhong and Finney, Stephen J. (2015) Analysis and control of modular multilevel converters under asymmetric arm impedance conditions. IEEE Transactions on Industrial Electronics. ISSN 0278-0046 , http://dx.doi.org/10.1109/TIE.2015.2477057

This version is available at http://strathprints.strath.ac.uk/54225/

**Strathprints** is designed to allow users to access the research output of the University of Strathclyde. Unless otherwise explicitly stated on the manuscript, Copyright © and Moral Rights for the papers on this site are retained by the individual authors and/or other copyright owners. Please check the manuscript for details of any other licences that may have been applied. You may not engage in further distribution of the material for any profitmaking activities or any commercial gain. You may freely distribute both the url (<u>http://strathprints.strath.ac.uk/</u>) and the content of this paper for research or private study, educational, or not-for-profit purposes without prior permission or charge.

Any correspondence concerning this service should be sent to Strathprints administrator: <a href="mailto:strathprints@strath.ac.uk">strathprints@strath.ac.uk</a>

# Analysis and Control of Modular Multilevel Converters under Asymmetric Arm Impedance Conditions

Rong Zeng, Student Member, IEEE, Lie Xu, Senior Member, IEEE, Liangzhong Yao, Senior Member, IEEE, and Stephen J. Finney

Abstract-- This paper presents a detailed analysis and improved control strategy for Modular Multilevel Converters (MMC) under asymmetric arm inductance conditions. Unlike symmetric conditions, the fundamental ac current is not split equally between the upper and lower arms under asymmetric conditions, and the dc and double-frequency components in the common-mode current also flow into the ac side. To solve these issues, a theoretical analysis of the effect of asymmetric conditions on MMC operation is carried out using equivalent circuits at different frequencies. Three control targets are then presented to enhance the operational performance. A control strategy providing the control of differential-mode current, common-mode current and power balance is designed. The feasibility and validity of the proposed analysis and control strategy are demonstrated by simulation results from a threephase MMC system, and simulation and experimental results from a single-phase MMC system.

*Index Terms--*Modular multilevel converter, differential-mode current, common-mode current, power balance, asymmetric conditions.

#### I. INTRODUCTION

THE modular multilevel converter (MMC) has drawn attention due to its advantages of modular design, high efficiency and scalability, and excellent output waveforms with low harmonic distortion [1-10].

Due to the MMC's unique configuration, there are complex interactions involving different currents and voltages in the MMC, and extensive research has been conducted on the modeling and control strategy of the MMC [11-22]. The relationship between the arm current and capacitor voltage was analyzed in [11] and [12]. One of the special characteristics of the MMC is the common-mode current which usually includes a dc component and even-order (mainly the second-order) harmonic components. The common-mode current flows through the three-phase legs of

Copyright (c) 2015 IEEE. Personal use of this material is permitted. However, permission to use this material for any other purposes must be obtained from the IEEE by sending a request to pubs-permissions@ieee.org.

R. Zeng, L. Xu, and S. Finney are with the Department of Electronic and Electrical Engineering, University of Strathclyde, Glasgow G1 1XW, UK. (email: rong.zeng@strath.ac.uk; lie.xu@strath.ac.uk, stephen.finney@strath.ac.uk)

L.Z. Yao is with China Electric Power Research Institute, Xiaoying Road, Beijing, 100192, China (email: yaoliangzhong@epri.sgcc.com.cn)

the MMC, affecting the capacitor voltage in the sub-modules (SM) and the energy variation in each arm, but it does not affect the ac side current (differential-mode current). Many control strategies have been developed such as circulating current control [15-18] and energy-based modeling control [19-22]. The circulating current control method suppresses the even-order common-mode harmonic current by adding extra controllers, such as a proportional-integral (PI) controller in a double-frequency rotational frame [15], a series of resonant controllers tuned at even-order harmonic frequencies [16], or a repetitive controller [17-18]. The energy-based modeling control is based on the schemes of regulating the total energy and energy balancing [19-23]. Although extensive work on the modeling analysis and control of the MMC has been carried out, these analyses were based on symmetric conditions (i.e. balanced input voltages and symmetric arm impedances), assuming that the common-mode current mainly involves the even-order harmonic component and would not affect the differential-mode (output ac) and dc current. MMC operation under unbalanced input ac voltage conditions was analyzed in [24-27]. It revealed that under such unbalanced conditions, the common-mode current not only contains a dc component and even-order circulating harmonic components, but also includes a second-order zero-sequence harmonic component within the three converter legs, resulting in second-order harmonic components in the dc voltage and current. To eliminate the second-order harmonic oscillations on the dc voltage and current, two methods were proposed: one suppresses the dc voltage ripple [24], and the other directly eliminates the zerosequence harmonic current [25-27]. In [27], the possible impact of MMC with asymmetric arm impendence was briefly mentioned and it revealed that the ac current would not split equally between the upper and lower arms, resulting in a fundamental-frequency common-mode current. However, the detailed system analysis and investigations of the influence of the common-mode current flowing into both ac and dc sides caused by asymmetric arm impedance have not been conducted, and the specific control requirement has not been considered.

In this paper, a detailed analysis on the asymmetrical MMC with asymmetric arm impedance is conducted, and a mathematical analysis of its negative influences on the ac and dc side electrical quantities is performed. Based on the developed mathematical model, three control targets are presented to eliminate the negative impacts caused by the asymmetric arm impedance and an improved control strategy focusing on these three control targets is proposed.

Manuscript received September 3, 2014; revised January 4, 2015, March 27, 2015 and June 26, 2015; accepted July 25, 2015.

The paper is organized as follows. Section II introduces the basic MMC operation and Section III analyses MMC behavior with asymmetric arm impedance using different-frequency based sub-circuits. An improved control strategy for the asymmetric MMC is proposed in Section IV. Sections V and VI present the simulation results for a three-phase system and the simulation and experimental results for a single-phase system, respectively. Finally Section VII draws conclusions.

#### II. BASIC MMC OPERATION

The circuit configuration of a three-phase MMC is shown in Fig. 1.  $V_{dc}$  is the dc-link voltage and L is the arm inductor in each arm.  $v_{ap}$ ,  $v_{bp}$ ,  $v_{cp}$  and  $v_{an}$ ,  $v_{bn}$ ,  $v_{cn}$  are the total voltages generated by all the SMs in the upper and lower arms, respectively.  $i_{ap}$ ,  $i_{bp}$ ,  $i_{cp}$  and  $i_{an}$ ,  $i_{bn}$ ,  $i_{cn}$  are the currents in the upper and lower arms, respectively.  $i_a$   $i_b$  and  $i_c$  are the output ac phase currents.



According to MMC operation principles, the arm current contains one differential-mode current  $i_{jdm}$  and one commonmode current  $i_{jcm}$  where the subscript *j* refers the three-phase quantities of *a*, *b*, and *c*. During normal symmetrical conditions, that is, all six arm reactors are identical, the differential-mode current flows to the three-phase ac side and the common-mode current flows within the upper and lower arms having no effect on the ac side. The arm currents  $i_{ap}$  and  $i_{an}$  can therefore be expressed as (taking phase *a* as an example)

$$\begin{cases} i_{ap} = i_{adm}/2 + i_{acm} \\ i_{an} = -i_{adm}/2 + i_{acm} \end{cases}$$
(1)

where  $i_{adm}$  and  $i_{acm}$  are [15]

$$\begin{cases} i_{adm} = I_m \sin(\omega t - \phi) \\ i_{acm} = I_{dc}/3 + I_{acm2} \sin(2\omega t - \phi_{acc2}) \end{cases}$$
(2)

In (2),  $I_m$  is the peak ac side current,  $I_{acm2}$  is the peak of the double frequency component (higher order harmonic currents are neglected due to their small magnitudes) in the common-mode current, and  $I_{dc}$  is the dc side current.

Taking the neutral point n of the dc link as the voltage reference, the arm voltage can be expressed as

$$\begin{cases} v_{ap} = \frac{1}{2} V_{dc} - \left( Ri_{ap} + L \frac{di_{ap}}{dt} \right) - e_a \\ v_{an} = \frac{1}{2} V_{dc} - \left( Ri_{an} + L \frac{di_{an}}{dt} \right) + e_a \end{cases}$$
(3)

Combining (1) and (3) yields,

$$\begin{cases} 2 \times \left(Ri_{acm} + L\frac{di_{acm}}{dt}\right) = V_{dc} - \left(v_{ap} + v_{an}\right) = u_{acm} \\ \frac{1}{2}\left(Ri_{adm} + L\frac{di_{adm}}{dt}\right) = \frac{1}{2}\left(v_{an} - v_{ap}\right) - e_a = u_a - e_a \end{cases}$$
(4)

where  $u_a$  is the equivalent phase voltage in phase *a* and can be used to regulate the differential-mode current.  $u_{acm}$  is the voltage difference between the dc side voltage and the total leg voltage, and can be used to control the common-mode current.

Based on (4), the upper and lower arm voltages are:

$$\begin{cases} v_{ap} = V_{dc}/2 - u_a - u_{acm}/2 \\ v_{an} = V_{dc}/2 + u_a - u_{acm}/2 \end{cases}$$
(5)

Thus, the instantaneous power flowing into the upper and the lower arms can be expressed as the product of the arm voltage in (5) and the arm current in (1):

$$\begin{cases} p_{ap} = v_{ap}i_{ap} = \left(\frac{1}{4}V_{dc}i_{adm} - \frac{1}{4}u_{acm}i_{adm} - u_{a}i_{acm}\right) \\ + \left(\frac{1}{2}V_{dc}i_{acm} - \frac{1}{2}u_{acm}i_{acm} - \frac{1}{2}u_{a}i_{adm}\right) \\ p_{an} = v_{an}i_{an} = -\left(\frac{1}{4}V_{dc}i_{adm} - \frac{1}{4}u_{acm}i_{adm} - u_{a}i_{acm}\right) \\ + \left(\frac{1}{2}V_{dc}i_{acm} - \frac{1}{2}u_{acm}i_{acm} - \frac{1}{2}u_{a}i_{adm}\right) \end{cases}$$
(6)

#### III. MODELING OF THE ASYMMETRICAL MMC

Fig. 2 shows the equivalent circuit of an asymmetrical MMC, since in reality impedances in all the arms will not be equal.  $\tilde{v}_{ap}$ ,  $\tilde{v}_{bp}$ ,  $\tilde{v}_{cp}$  and  $\tilde{v}_{an}$ ,  $\tilde{v}_{bn}$ ,  $\tilde{v}_{cn}$  represent the ac components in the generated arm voltage which mainly contain fundamental and second order harmonic components whereas  $\bar{v}_{ap}$ ,  $\bar{v}_{bp}$ ,  $\bar{v}_{cp}$  and  $\bar{v}_{an}$ ,  $\bar{v}_{bn}$ ,  $\bar{v}_{cn}$  denote the dc offsets in the arm voltage.



Fig. 2 Equivalent circuit of an asymmetrical MMC

The linear circuit shown in Fig. 2 can be divided into three sub-circuits using the superposition principle, giving different frequency voltage sources, i.e. dc, fundamental frequency ac and double frequency ac sources.

# A. Fundamental frequency sub-circuit

For conventional MMC control [12], the upper and lower fundamental frequency voltage sources within each phase are identical but with opposite signs. Fig. 3 presents the MMC equivalent circuit for the fundamental frequency quantities.  $\tilde{v}_{a1}$ ,  $\tilde{v}_{b1}$ , and  $\tilde{v}_{c1}$  denote the fundamental frequency voltage source in phase a, b, and c, respectively. Note the opposite directions for the voltages in the upper and lower arms in Fig. 3.



Fig. 3 Sub-circuit illustrating the fundamental frequency quantities.

The circuit in Fig. 3 can be analyzed in two steps. The first step uses Thevenin's equivalent circuit for representing the MMC to calculate the ac output current  $i_{al}$ ,  $i_{bl}$ , and  $i_{cl}$ . The simplified circuit is shown in Fig. 4 (a) where the arm resistances are neglected for ease of calculation, and

$$L_{12} = L_1 L_2 / (L_1 + L_2)$$

$$L_{34} = L_3 L_4 / (L_3 + L_4)$$

$$L_{56} = L_5 L_6 / (L_5 + L_6)$$
(7)

The circuit in Fig. 4 (a) can be analyzed by considering the three-phase unbalanced inductances which results in unbalanced line currents  $i_{al}$ ,  $i_{bl}$ , and  $i_{cl}$  [29].



(a)



(b)

Fig. 4 Equivalent circuit at fundamental frequency for: (a) calculating ac current and (b) calculating arm and dc current.

Next the second step considers the output ac currents as three-phase current sources as in Fig. 4 (b). The steady-state arm current and the current flow through the dc side can then be calculated as

$$i_{ap1} = \frac{L_2}{L_1 + L_2} i_{a1} \qquad i_{an1} = \frac{-L_1}{L_1 + L_2} i_{a1}$$

$$i_{bp1} = \frac{L_4}{L_3 + L_4} i_{b1} \qquad i_{bn1} = \frac{-L_3}{L_3 + L_4} i_{b1}$$

$$i_{cp1} = \frac{L_6}{L_5 + L_6} i_{c1} \qquad i_{cn1} = \frac{-L_5}{L_5 + L_6} i_{c1}$$

$$i_{dc1} = i_{ap1} + i_{bp1} + i_{cp1} \neq 0$$
(8)

Thus, asymmetrical inductances in the two arms in each phase result in different fundamental arm currents, i.e. unequal current sharing between the upper and lower arms. Additionally, there can also be fundamental current through the dc side which causes extra dc voltage and current ripples.

#### B. Double frequency sub-circuit

Based on the analysis in [12], the double frequency components in the common-mode current are generated by the common-mode ripple voltage source with the same orientation in the upper and lower arms. Fig. 5 shows the equivalent for the double frequency quantities. circuit where  $\tilde{v}_{a2}$  ,  $\tilde{v}_{b2}$  ,  $\tilde{v}_{c2}$  denote the double frequency voltage sources. The circuit shown can be analyzed using the same approach as for the fundamental components shown in previous sections. When the arm impedances are symmetrical, the upper and lower arm currents for each phase are identical, e.g.  $i_{ap2} = i_{an2}$  for phase *a*. This leads to  $i_{a2} = 0$  which means the second order harmonic current only appears as commonmode in the arms without affecting the ac output current. Under such a condition, the sum of the three-phase double frequency common-mode currents is also zero, thus such current components do not appear on the dc side, i.e.  $i_{dc2} = 0$ . Under asymmetrical conditions, however, the double frequency common-mode currents flowing through the upper and lower arms in each phase are not equal and their difference flows to the ac side  $(i_{a2} \neq 0, i_{b2} \neq 0, i_{c2} \neq 0)$ . Meanwhile, the sum of the three-phase double frequency current is not zero, and will appear on the dc side, i.e.  $i_{dc2} \neq 0$ .



Fig. 5 Sub-circuit illustrating the double frequency quantities.

#### C. DC sub-circuit

Adopting the conventional control strategy, the dc offsets in the upper and lower arm are equal and have the same orientation. Fig. 6 shows the equivalent circuit for the dc quantities where  $\overline{V_a} = \overline{V_b} = \overline{V_c} = V_{dc}/2$ . Under symmetrical conditions, the upper arm currents  $\overline{i_{ap}}$ ,  $\overline{i_{bp}}$ ,  $\overline{i_{cp}}$  are identical to the lower arm currents  $\overline{i_{an}}$ ,  $\overline{i_{bn}}$ ,  $\overline{i_{cn}}$ , and all equal  $\frac{1}{3}I_{dc}$ . When the arm resistances differ, the dc currents in the upper and lower arms become unequal and consequently, a dc current component appears on the ac side, i.e.  $\overline{i_a} \neq 0$  taking phase *a* as an example.



Fig. 6 Sub-circuit illustrating the dc quantities.

#### D. Power flow analysis

According to the previous analysis, under asymmetrical conditions, the differential-mode and the common-mode currents in phase a can be expressed as

$$\begin{cases} i_{adm} = I_{adm0} + I_m \sin(\omega t - \varphi) + I_{adm2} \sin(2\omega t - \varphi_{adm2}) \\ i_{acm} = I_{acm0} + I_{acm1} \sin(\omega t - \varphi_{acm1}) + I_{acm2} \sin(2\omega t - \varphi_{acm2}) \end{cases} (9)$$

Combining the three sub-circuits, the arm voltages in leg *a* can be expressed as

$$\begin{cases} v_{ap} = \widetilde{v}_{a1} + \widetilde{v}_{a2} + \overline{v}_a \\ v_{an} = -\widetilde{v}_{a1} + \widetilde{v}_{a2} + \overline{v}_a \end{cases}$$
(10)

Rewriting (6), the instantaneous power in the upper and lower arms is

$$p_{ap} = \frac{1}{2} i_{adm} \widetilde{v}_{a1} + i_{acm} (\widetilde{v}_{a2} + \overline{v}_a) + \frac{1}{2} i_{adm} (\widetilde{v}_{a2} + \overline{v}_a) + \widetilde{v}_{a1} i_{acm}$$

$$p_{an} = \frac{1}{2} i_{adm} \widetilde{v}_{a1} + i_{acm} (\widetilde{v}_{a2} + \overline{v}_a) - \frac{1}{2} i_{adm} (\widetilde{v}_{a2} + \overline{v}_a) - \widetilde{v}_{a1} i_{acm}$$
(11)

Thus, the difference in energy stored between the upper and lower arms can be calculated as

$$e_{pn} = \int (p_{ap} - p_{an}) dt = \int (i_{adm} (\tilde{v}_{a2} + \bar{v}_{a}) + 2\tilde{v}_{a1} i_{acm}) dt$$

$$= \int \begin{pmatrix} I_{adm0} \bar{v}_a + 2I_{acm1} \sin(\omega t - \varphi_{acm1}) \tilde{v}_{a1} \\ + I_{adm2} \sin(2\omega t - \varphi_{adm2}) \tilde{v}_{a2} \\ + (I_m \sin(\omega t - \varphi) + I_{adm2} \sin(2\omega t - \varphi_{adm2})) \bar{v}_a \\ + \begin{pmatrix} 2I_{acm0} + 2I_{acm1} \sin(\omega t - \varphi_{acm1}) \\ + 2I_{acm2} \sin(2\omega t - \varphi_{acm2}) \end{pmatrix} \tilde{v}_{a1} \\ + \begin{pmatrix} I_{adm0} + I_m \sin(\omega t - \varphi) \\ + I_{adm2} \sin(2\omega t - \varphi_{adm2}) \end{pmatrix} \tilde{v}_{a2} \end{pmatrix}$$

$$(12)$$

The energy difference between the upper and lower arms is not zero in one complete period under the following two conditions:

- The differential-mode current (i.e. the output ac current) has a dc component  $(I_{adm0} \neq 0)$  or a double frequency component  $(I_{adm2} \neq 0)$ ;
- The common-mode current includes a fundamental frequency component  $(I_{acml} \neq 0)$ .

From this analysis, it can be concluded that under asymmetrical impedance conditions, the following potential issues exist which could significantly affect MMC system operation:

- Unequal fundamental current distribution in the upper and lower arms, and the existence of fundamental current ripple on the dc side;
- Existence of second order harmonic current on the output ac and dc sides;
- Unequal energy in the upper and lower arms which results in SM capacitor voltage divergence between the upper and lower arms.

Therefore, to maintain stable operation of the MMC under asymmetrical conditions, three control targets need to be achieved: (1) ensure the ac fundamental frequency current is split equally between the upper and lower arms; (2) eliminate the second order harmonic current in the differential-mode (ac output) current; and (3) regulate the dc common-mode current to maintain balanced power between the upper and lower arms.

#### IV. IMPROVED CONTROL STRATEGY FOR ASYMMETRIC MMC

According to the previous analysis, to ensure stable MMC operation under asymmetrical conditions, a control strategy including the following three controllers is proposed.

#### A. Output ac (differential-mode) current controller

The output ac (differential-mode) current controller is implemented similar to conventional VSC control based in the synchronous dq frame [15]. The controller generates the required arm voltage for each phase, e.g.  $v_{ap}^*$  and  $v_{an}^*$  for phase *a*. As this has been documented, no further details are given here.

#### B. Common-mode current controller

From previous analysis, elimination of the fundamental frequency common-mode current ensures equal distribution of the ac output current between the upper and lower arms. In addition, the second order harmonic current problem on the ac and dc sides can be resolved if such common-mode second order harmonic current is eliminated. Thus, the purpose of this controller is to eliminate both the fundamental (which is unique to asymmetrical conditions) and double-frequency current components in the common-mode current for each phase.

According to Fig. 2 and (4), the mathematical equation for the common-mode current is

$$\begin{cases} \left( (R_1 + R_2) + (L_1 + L_2) \frac{d}{dt} \right) i_{acm} = -(\widetilde{v}_{ap} + \widetilde{v}_{an}) \\ \left( (R_3 + R_4) + (L_3 + L_4) \frac{d}{dt} \right) i_{bcm} = -(\widetilde{v}_{bp} + \widetilde{v}_{bn}) \\ \left( (R_5 + R_6) + (L_5 + L_6) \frac{d}{dt} \right) i_{ccm} = -(\widetilde{v}_{cp} + \widetilde{v}_{cn}) \end{cases}$$
(13)

Controlling the ac components in the arm voltages can regulate the common-mode current. To eliminate the main components in the common-mode current under an asymmetrical condition, a PR (proportional and resonant) controller with two resonant frequencies at  $\omega_0$  and  $2\omega_0$  ( $\omega_0$  is the fundamental frequency) is adopted in each leg, and the transfer function of the PR controller is [28]

$$G(s) = K_p + \frac{2K_{r1}s}{s^2 + (\omega_0)^2} + \frac{2K_{r2}s}{s^2 + (2\omega_0)^2}$$
(14)

The control structure for phase *a* is shown in Fig. 7, where the high pass filter (HPF) removes the dc component and extracts the ac components  $\tilde{i}_{acm}$  from the common-mode current  $i_{acm}$ . The cut-off frequency of the HPF can be set at a low frequency, e.g. 2 Hz, due to the fact that dynamic response is not the main concern for this controller.  $\tilde{i}_{acm}^*$  is the reference value for the ac common-mode current which is set to zero to completely eliminate such components. The output from the PR controller,  $\Delta v_{acm}$ , is added/subtracted to/from the normal upper and lower arm voltage references generated by the ac (differential mode) current controller.



Fig.7 Control structure of the common-mode current for phase 'a'.

#### C. Power balance controller

With a common-mode current controller, the fundamental frequency and double frequency common-mode currents can be eliminated by adding  $\Delta v_{al}$  (for fundamental frequency) and  $\Delta v_{a2}$  (for double frequency) to the upper and lower arm voltages. Based on (9), the arm voltages in the proposed control strategy can be expressed as

$$\begin{cases} v_{ap} = \widetilde{v}_{a1} + \Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2} + \overline{v}_{ap} \\ v_{an} = -\widetilde{v}_{a1} + \Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2} + \overline{v}_{an} \end{cases}$$
(15)

where  $\Delta v_{a1}$  and  $\Delta v_{a2}$  denote the additional voltage components generated by the common-mode current controller.  $\bar{v}_{ap}$  and  $\bar{v}_{an}$  denote the dc offsets in the upper and lower arms respectively, which might be slightly different under asymmetrical conditions due to different arm resistances.

Rewriting (6), the instantaneous powers in the upper and lower arms are

$$\begin{cases} p_{ap} = \left(\frac{1}{2}i_{adm}\widetilde{v}_{a1} + i_{acm}(\Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2})\right) \\ + \left(\frac{1}{2}i_{adm}(\Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2}) + i_{acm}\widetilde{v}_{a1}\right) \\ + \left(\frac{1}{2}i_{adm} + i_{acm}\right)\overline{v}_{ap} \\ p_{an} = \left(\frac{1}{2}i_{adm}\widetilde{v}_{a1} + i_{acm}(\Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2})\right) \\ - \left(\frac{1}{2}i_{adm}(\Delta v_{a1} + \widetilde{v}_{a2} + \Delta v_{a2}) + i_{acm}\widetilde{v}_{a1}\right) \\ + \left(-\frac{1}{2}i_{adm} + i_{acm}\right)\overline{v}_{an} \end{cases}$$
(16)

Thus, the energy storage difference between the upper and lower arms is

$$e_{pn} = \int \begin{pmatrix} i_{adm} \Delta v_{a1} + i_{acm} (\overline{v}_{ap} - \overline{v}_{an}) + 2i_{acm} \widetilde{v}_{a1} \\ + i_{adm} (\widetilde{v}_{a2} + \Delta v_{a2}) + \frac{1}{2} i_{adm} (\overline{v}_{ap} + \overline{v}_{an}) \end{pmatrix} dt \ (17)$$

Eq. (17) indicates that energy difference  $e_{pn}$  exists between the upper and lower arms in one complete period. Consequently, the total energy stored in the upper arm SM capacitors and lower arm capacitors can be different which results in the divergence of their voltages. Thus, to ensure SM capacitor voltages in the upper and lower arms balance, a power balance controller is needed in each phase.

Detailed analysis of (17) reveals that there exist two power balance methods. The second component in (17) indicates that the energy difference can be controlled by slightly changing  $(\overline{v}_{ap} - \overline{v}_{an})$ , i.e. the dc offsets of the upper and lower arm voltages, since the common-mode current  $i_{acm}$  now only contains the dc current. The schematic diagram using this control principle is shown in Fig. 8 for phase a. As shown, the difference between the total upper arm capacitor voltage (i.e.  $\sum_{i=1}^{n} v_{pci}$  where  $v_{pci}$  is the capacitor voltage of the *i*th SM in the upper arm, and n is the total number of SMs in an arm) and the lower arm total capacitor voltage (i.e.  $\sum_{i=1}^{n} v_{nci}$  where  $v_{nci}$  is the capacitor voltage of the i<sup>th</sup> SM in the lower arm) is passed through a notch filter tuned at fundamental frequency  $\omega_0$  to remove the fundamental frequency voltage ripple and extract the dc voltage unbalance  $\Delta \bar{v}_{dcpn}$ .  $i_{acm0}$  is the dc component of the common-mode current and equals to  $I_{dc}/3$  under normal steady state condition. Their product is fed to a PI regulator whose reference input is zero to produce a small dc offset  $\Delta v_a$ which is added to the upper and lower arm voltages with opposing polarities. According to (4), the added dc offset  $\Delta v_a$ would have an effort on the output voltage, which is used to

compensate the dc offset in the output voltage, which is used to power difference between the upper arm and the lower arm under the asymmetric conditions. The response of the PI regulator can be tuned at a low frequency due to the slow dynamics of the voltage divergence. The limitation of this method is that the controller becomes ineffective when the dc component in the common-mode current is zero, i.e. when the

converter is not transmitting real power. To solve this issue, a supplementary method derived from the third component in (17) is adopted. If a small common-mode current at the fundamental frequency, which has the same phase angle as the generated ac arm voltage, is added, the energy difference can be regulated. Fig. 9 shows the structure of the supplementary power balance method for phase *a*. As shown,  $\omega t$  is the phase angle of the generated arm ac voltage and thus  $m_{sa}$  is in phase with the fundamental frequency arm ac voltage with a magnitude of 1.  $\Delta i_{acm}$  is the injected common-mode current reference of zero to feed to the common-mode current controller shown in Fig. 7.



Fig.8 Structure of the power balance controller for phase a using dc components.



Fig.9 Structure of the power balance controller for phase a using ac components.

The complete MMC control structure is shown in Fig. 10, where the superscript "\*" denotes the reference values, and  $v_{jp}^{*}, v_{jn}^{*}, i_{jcm}, \tilde{i}_{jcm}, \lambda_{jcm0}, \Delta i_{jcm}, \Delta v_{jcm}, \Delta v_{j}$  denote the required upper and lower arm voltages, common-mode current, the ac and dc components in common-mode current, the injected common-mode current derived from the power balance controller using ac components, the output voltage of PR controller in the common-mode current controller, and the output voltage of PI controller in the power balance controller using dc components in phase a, b, c (j = a, b, c), respectively. The voltage reference is generated by three controllers, of which the differential-mode current controller regulates the active and reactive powers, the common-mode current controller suppresses the 50 Hz and 100 Hz circulating currents, and the power balance controller ensures the total voltages across the upper and the lower arm capacitors are equal.

The three additional voltage components generated by the proposed controller, i.e. the dc, fundamental and double frequency voltages, are added to the upper and lower arm voltages to compensate the unbalanced voltage drop across the asymmetrical arm reactors, the double frequency SM capacitor voltage ripple, and the capacitor voltage imbalance between the upper and lower arms. Consequently the ac voltage seen at the converter terminal will be free from any voltage unbalance and harmonics to ensure no dc and double frequency current in the ac output. Therefore, the injected components have no adverse effect on the MMC ac output.



Fig. 10 Overall MMC control structure.

# D. Consideration of compensation limits for the proposed control strategy

The proposed controller needs injected additional arm voltages and the maximum arm voltage that can be generated is limited by the operating point of the converter. Thus the relationship between the converter operating point (modulation index, dc voltage and ac current) and the unbalance ratio of the arm impedance is considered.

As the control scheme ensures the arm current only contains fundamental and dc components, only the fundamental voltage drop across the asymmetrical arm reactor is considered. According to the preceding analysis, in order to share the fundamental ac current equally, the voltages across the upper and lower arms including the voltage generated by the SMs and the voltage drop across the arm reactors must have identical amplitude but be phase shifted by 180°. The additional injected arm voltage generated by SMs in each arm therefore needs to compensate the voltage difference caused by the different upper and lower arm impedances. An extreme condition is considered here, in which one arm (e.g. upper arm) has the minimum arm impedance L<sub>min</sub> whereas the other arm in the same phase (e.g. lower arm) has the maximum arm impedance Lmax. As illustrated in Fig. 3, the fundamental frequency quantities can be expressed as

$$\widetilde{v}_{1} + \Delta \widetilde{v}_{1} + \frac{I_{ac}}{2} \sin(\omega t - \varphi) \times j\omega L_{\min}$$

$$= \widetilde{v}_{1} - \Delta \widetilde{v}_{1} + \frac{I_{ac}}{2} \sin(\omega t - \varphi) \times j\omega L_{\max}$$
(20)

where  $\tilde{v}_1$  is the normal voltage generated by the SMs,  $\Delta \tilde{v}_1$  is the additional injected arm voltage, and  $I_{ac}$  is the ac current amplitude.

The unbalance ratio of k and the additional injected arm voltage  $\Delta \tilde{v}_1$  are defined as

$$k = \frac{L_{\text{max}} - L_{\text{min}}}{L}, \quad \Delta \widetilde{v}_1 = \Delta m \times \frac{V_{dc}}{2} \sin(\omega t + \theta_1)$$
(21)

where  $\Delta m$  and  $\theta_l$  are the modulation index and phase angle of the additional voltage component, and L is the average arm inductance.

Substituting (21) into (20) yields

$$\Delta m = \frac{\omega L \times I_{ac}}{2V_{dc}} k, \quad \theta_1 = \frac{\pi}{2} - \varphi \tag{22}$$

Thus in order to perform the compensation, the converter must have the extra required modulation index margin  $\Delta m$ .

#### V. SIMULATION RESULTS FOR A THREE-PHASE SYSTEM

To verify the proposed control strategy, a three-phase MMC was simulated using Matlab/Simulink. Fig. 11 shows the simulation system structure where the MMC employs the configuration in Fig. 1 with slightly different impedances in each arm. The main circuit parameters are listed in Table I and the maximum arm impedance unbalance ratio is approximately 10%.  $i_{abc}$  denotes the ac current flowing out from the MMC as shown in Fig. 11.



Fig. 11 Structure of the simulation system

TABLE I PARAMETERS FOR THE SIMULATED THREE-PHASE MMC SYSTEM

| Item                           | Values               |
|--------------------------------|----------------------|
| MMC rated power                | 2.25 MW              |
| DC voltage                     | 6 kV                 |
| Source voltage / frequency     | 11 kV / 50 Hz        |
| transformer ratio              | 11 kV/3 kV           |
| Rated impedance                | 6.93 Ω               |
| Transformer leakage impendence | 0.002 + j0.2 p.u.    |
| Number of SMs per arm          | 4                    |
| DC voltage per SM              | 1.5 kV               |
| SM capacitor                   | 2200 µF              |
| $R_1 + j\omega L_1$            | 0.0036 + j0.09 p.u.  |
| $R_2 + j\omega L_2$            | 0.0044 + j0.11 p.u.  |
| $R_3 + j\omega L_3$            | 0.0041 + j0.105 p.u. |
| $R_4 + j\omega L_4$            | 0.0036 + j0.09 p.u.  |
| $R_5 + j\omega L_5$            | 0.0044 + j0.11p.u.   |
| $R_6 + j\omega L_6$            | 0.0040 + j0.10 p.u.  |
| MMC carrier frequency          | 4.0 kHz              |

Figs. 12 (a) and (b) compare the steady-state waveforms under the conventional and proposed control strategies. Taking phase a as an example, further analysis of the ac current  $i_{a}$ , fundamental arm current  $i_{ap1}$  and  $i_{an1}$ , and the common-mode current  $i_{acm}$  are carried out and the results for the conventional and proposed methods are compared in Table II. As can be observed from Fig. 12(a) and Table II, under conventional control the ac side current is unbalanced with dc offsets and second order 100 Hz harmonics. This confirms the previous analysis that under asymmetric arm impedances the common-mode currents (both dc and 100 Hz) flow out to the ac side. The dc current shown in Fig. 12(a) also contains 50 Hz and 100 Hz ripples. The respective total capacitor voltages in the upper and lower arms which are calculated by adding all the SM capacitor voltages in the upper and lower arms, respectively, i.e.,  $\Sigma v_{pci}$  and  $\Sigma v_{nci}$ , also diverge. Again, these observations are in good agreement with the previous analysis. With the proposed control, Fig. 12 (b) and Table II clearly show that the ac side current is balanced with the dc and 100 Hz harmonics being largely eliminated. In addition, the 50 Hz and 100 Hz ripple in the dc current is also well suppressed and the total capacitor voltages in the upper and lower arms are rebalanced, as shown in Fig. 12(b). Equal current sharing for the upper and lower arms, i.e.  $i_{ap1}$  and  $i_{an1}$  is largely achieved.



Fig. 12 Simulation waveforms of steady-state operation for the asymmetrical MMC with 10% arm impedance mismatch;  $v_{cap}$ : sum of the capacitor voltages in upper and lower arms;  $i_{abc}$ : output ac current;  $i_{dc}$ : dc link current;  $i_{arm}$ : phase a upper and lower arm current.

TABLE II COMPARISON OF THE CONVENTIONAL AND PROPOSED METHODS (10% UNBALANCE RATIO)

|              | ;                | ;                | <i>i</i> <sub>acm</sub> |       | <i>i</i> <sub>a</sub> |       |
|--------------|------------------|------------------|-------------------------|-------|-----------------------|-------|
|              | l <sub>ap1</sub> | l <sub>an1</sub> | 50Hz                    | 100Hz | DC                    | 100Hz |
| Conventional | 56.3%            | 43.7%            | 7.2%                    | 4.1%  | 2.8%                  | 1.4%  |
| Proposed     | 50.2%            | 49.8%            | 0.4%                    | 0.4%  | 0.2%                  | 0.1%  |

Fig. 13 presents the injected arm voltage components produced by the proposed controller. It can be observed that the output voltages of the PR controller  $\Delta v_{cm}$  mainly include 50 Hz and 100 Hz components. The injected 50 Hz components compensate the voltage difference caused by the flowing of the 50 Hz arm current across the asymmetric upper and lower arm impedances. In order to completely eliminated the 100 Hz common-mode current, the injected 100 Hz

voltages from the controller need to compensate the 100 Hz capacitor voltage ripple in the upper and lower arms. Therefore a substantial amount of 100 Hz voltage injection is required due to the significant capacitor voltage ripple. Increasing the SM capacitance can reduce the voltage ripple and the injected additional 100 Hz voltage component from the proposed controller. The small dc voltages produced by the controller  $\Delta v$  are injected to the upper and lower arms with oppose polarity to ensure the stored energy between the upper and the lower arm capacitors are balanced.



Fig. 13 Injected three-phase arm voltage components produced by the proposed controller;  $\Delta v_{cml}$ : 50 Hz components from the common-mode current controller;  $\Delta v_{cm2}$ : 100 Hz components from the common-mode current controller;  $\Delta v$ : dc components from the power balance controller.



Fig. 14 Simulation waveforms of dynamic operation for 10% arm impedance mismatch, transferring from the conventional control strategy to the proposed control strategy at 0.6s.

Fig. 14 shows the transient performance where conventional control strategy is used prior to enabling the proposed control at 0.6 s. As can be seen, once the proposed control strategy is enabled, the capacitor voltages in the upper and lower arms are quickly rebalanced and the output ac current, the dc current and the arm current are immediately improved. The simulation results clearly demonstrate the previous analysis and the effectiveness and validity of the proposed control strategy.

Further studies with a small arm impedance unbalance of approximately 2% were carried out and it was found that even with such a relatively small unbalance in arm impedance, it still has similar issues to the previous case shown in Figs. 12-14. The main current harmonics are compared in Table III. As is shown, under such conditions, the common-mode current still contains 3.5% 50 Hz and 4.2% 100 Hz component. They are reduced to 0.08% and 0.3% respectively once the proposed control scheme is enabled indicating a significant improvement. It also can be observed that the dc and 100 Hz components in the ac output current are also significantly reduced.

TABLE III COMPARISON OF THE CONVENTIONAL AND PROPOSED METHODS (2% UNBALANCE RATIO)

|              | ;                | ;             | <i>i</i> <sub>acm</sub> |       | <i>i</i> <sub>a</sub> |       |
|--------------|------------------|---------------|-------------------------|-------|-----------------------|-------|
|              | l <sub>ap1</sub> | $\iota_{an1}$ | 50Hz                    | 100Hz | DC                    | 100Hz |
| Conventional | 51.9%            | 48.1%         | 3.5%                    | 4.2%  | 0.7%                  | 0.5%  |
| Proposed     | 50.0%            | 50.0%         | 0.08%                   | 0.3%  | 0.03%                 | 0.02% |

## VI. EXPERIMENTAL AND SIMULATION RESULTS FOR A SINGLE-PHASE SYSTEM

To test the presented analysis and the proposed control strategy, a prototype single-phase MMC schematically shown in Fig. 15 is developed. The control system is implemented using a TMS320F2812 DSP and the main circuit parameters are listed in Table IV. Two dc power sources are connected in series to form the dc neutral point. The unbalance ratio of the upper and lower arm inductances is approximately 6.4%.



Fig. 15 Schematic of the asymmetrical MMC experimental system

| TABLE IV<br>Parameters of the experiment | AL MMC SYSTEM |
|------------------------------------------|---------------|
| Item                                     | Values        |
| MMC rated power                          | 150 W         |
| DC voltage                               | 120 V         |
| AC voltage (peak)                        | 50 V          |
| Number of SMs per arm                    | 2             |
| DC voltage per SM                        | 60 V          |
| SM capacitor                             | 940 μF        |
| Upper arm inductance                     | 12.75 mH      |
| Lower arm inductance                     | 14.50 mH      |
| Transformer leakage inductance           | 16.8 mH       |
| Transformer voltage ratio (rms.)         | 230 V / 35 V  |
| MMC carrier frequency                    | 4.0 kHz       |

Figs. 16 (a) and (b) show the steady-state operation of the MMC under the conventional and proposed control strategies,

respectively. Further analysis of the ac current  $i_a$ , fundamental arm current  $i_{ap1}$  and  $i_{an1}$ , and the common-mode current  $i_{acm}$ are carried out and the results are compared in Table V for the conventional and proposed methods. As shown in Fig. 16(a) and Table V, the upper arm current is larger than the lower arm current (due to the smaller arm inductance in the upper arm), and the common-mode current includes large 50 Hz and 100 Hz ripple components. The output ac current also contains dc and 100 Hz harmonics. Fig. 16(a) also shows that the difference between the average capacitor voltages in the upper and lower arms is around 10V. By contrast, Fig. 16(b) and Table V show that once the proposed control strategy is adopted the common-mode current becomes mainly dc with both the 50 Hz and 100 Hz components significantly reduced resulting in equal current sharing in the upper and lower arms. The dc and 100 Hz components in the output ac current are also reduced from 0.5% and 1.8% to 0.05% and 0.5% respectively. The capacitor voltages in the upper and lower arms are also balanced. During the measurement, the current probe used for measuring  $i_{an}$  shown in Fig.16 (b) contained a small offset but the ac magnitudes between  $i_{ap}$  and  $i_{an}$  remain almost identical as evident from Table V.





(b) With the proposed control strategy

Fig. 16 Steady-state operation as a grid-connected inverter;  $v_{capap}$ : sum of the upper arm capacitor voltage (20V/div);  $v_{capan}$ : sum of the lower arm capacitor voltage (20V/div);  $i_a$ : ac side current (5A/div);  $i_{acm}$ : common-mode current (2.5A/div);  $i_{ap}$ : upper arm current (5A/div);  $i_{an}$ : lower arm current (5A/div).

TABLE V COMPARISON OF THE EXPERIMENTAL RESULTS FOR THE SINGLE-PHASE SYSTEM

|              | ;                | ; ;              |      | i <sub>acm</sub> |       | <i>i</i> <sub>a</sub> |  |
|--------------|------------------|------------------|------|------------------|-------|-----------------------|--|
|              | l <sub>ap1</sub> | l <sub>an1</sub> | 50Hz | 100Hz            | DC    | 100Hz                 |  |
| Conventional | 54.6%            | 45.4%            | 7.5% | 2.5%             | 0.5%  | 1.8%                  |  |
| Proposed     | 50.0%            | 50.0%            | 1.0% | 0.5%             | 0.05% | 0.5%                  |  |



Fig. 17 Dynamic response when the system switches from conventional control to the proposed method.



Fig. 18 Simulation results of the steady-state operation for a single-phase asymmetrical MMC with the same parameters as the prototype;  $v_{cap}$ : sum of the capacitor voltages in upper and lower arms;  $i_a$ : ac side current;  $i_{acm}$ : common-mode current;  $i_{arm}$ : upper and lower arm currents.

Fig. 17 shows the MMC dynamic operation when the system switches from the conventional control strategy (Stage I) to the proposed control strategy (Stage II). As is shown, the proposed control strategy can quickly gain the control of capacitor voltage, and the ac and arm currents.

To further verify the proposed control strategy, additional simulation studies for a single-phase MMC with the same parameters as the prototype are carried out and the results are compared in Figs. 18 (a) and (b) and Table VI. It can be seen that similar trends can be observed as the experimental result shown in Fig. 16 and Table V. Under conventional control due to the complicated interactions among the diverged upper and lower capacitor voltages, asymmetric arm impedance and harmonic components in the arm and ac currents, the harmonic contents in the experimental and simulation results shown in Tables V and VI have some differences. However, both results are in good agreement with the theoretical analysis and clearly validate the effectively of the proposed method.

TABLE VI COMPARISON OF THE SIMULATED RESULTS FOR THE SINGLE-PHASE SYSTEM

|              | ;                | ;                | i <sub>acm</sub> |       | i     | <i>i</i> <sub>a</sub> |  |
|--------------|------------------|------------------|------------------|-------|-------|-----------------------|--|
|              | l <sub>ap1</sub> | l <sub>an1</sub> | 50Hz             | 100Hz | DC    | 100Hz                 |  |
| Conventional | 55.0%            | 45.0%            | 8.5%             | 5.0%  | 1.02% | 1.77%                 |  |
| Proposed     | 50.0%            | 50.0%            | 0.43%            | 0.14% | 0.02% | 0.03%                 |  |

## VII. CONCLUSIONS

This paper proposes an MMC control strategy for asymmetrical arm impedance conditions. An equivalent circuit of the asymmetrical MMC is presented, and detail analysis of the impact of asymmetrical conditions on the differentialmode current, the common-mode current and capacitor voltages, was performed. Based on the analysis, three control targets were designed to improve asymmetrical MMC performance. To achieve these three control targets, an improved control strategy was proposed, involving three controllers: differential-mode current, common-mode current and power balance controllers. Detailed control system design was presented and the effectiveness of the proposed scheme in a three-phase MMC system and a single-phase MMC system was confirmed by the simulation studies and experimental results.

#### REFERENCES

- A. Lesnicar and R. Marquardt, "An innovative modular multilevel converter topology suitable for a wide power range," in *Proc. IEEE Bologna Power Tech Conf.*, Jun. 2003, pp. 1-6.
- [2] R. Zeng, L. Xu, L. Yao, and B. W. Williams, "Design and Operation of a Hybrid Modular Multilevel Converter", *IEEE Trans. Power Electron.*, vol. 30, no. 3, pp. 1137-1146, March 2015.
- [3] R. Marquardt, "Modular Multilevel Converter: An universal concept for HVDC-Networks and extended DC-Bus-applications," in *Proc. Int. Power Electron. Conf.*, Jun. 2010, pp. 502-507.
- [4] J. Mei, K. shen, B. Xiao, L.M. Tolbert and J. Zheng, "A new selective loop bias mapping phase disposition PWM with dynamic voltage balancing capability for modular multilevel converter," *IEEE Trans. Ind. Electron.*, vol. 61, no. 2, pp. 798-807, Feb. 2014.
- [5] M. Saeedifard and R. Iravani, "Dynamic performance of a modular multilevel back-to-back HVDC system," *IEEE Trans. Power Del.*, vol. 25, no. 4, pp. 2903-2912, Oct. 2010.
- [6] X. J. Shi, Z. Q. Wang, B. Liu, Y. Q. Liu, L. M. Tolbert, and F. Wang, "Characteristic investigation and control of a modular multilevel

converter-based HVDC system under single-line-to-ground fault conditions," *IEEE Trans. Power Electron.*, vol. 30, no. 1, pp. 408-421, Jan. 2015.

- [7] J. Pou, S. Ceballos, G. Konstantinou, V. G. Agelidis, R. Picas and J. Zaragoza, "Circulating current injection methods based on instantaneous information for the modular multilevel converter," *IEEE Trans. Ind. Electron.*, early access.
- [8] F. Deng and Z. Chen, "Voltage-balancing method for modular multilevel converters switched at grid frequency," *IEEE Trans. Ind. Electron.*, early access.
- [9] E. Solas, G. Abad, J.A. Barrena, S. Aurtenetxea, A. Carcar and L. Zajac, "Modular multilevel converter with different submodule concepts – Part I: Capacitor voltage balancing method," *IEEE Trans. Ind. Electron.*, vol. 60, no. 10, pp. 4525-4535, Oct. 2013.
- [10] E. Solas, G. Abad, J.A. Barrena, S. Aurtenetxea, A. Carcar and L. Zajac, "Modular multilevel converter with different submodule concepts – Part II: Experimental validation and comparison for HVDC application," *IEEE Trans. Ind. Electron.*, vol. 60, no. 10, pp. 4536-4545, Oct. 2013.
- [11] K. Ilves, A. Antonopoulos, S. Norrga and H. Nee, "Steady-state analysis of interaction between harmonic components of arm and line quantities of modular multilevel converters," *IEEE Trans. Power Electron.*, vol. 27, no. 1, pp. 57-68, Jan. 2012.
- [12] Q. Song, W. H. Liu, Z. Q. Li, H. Rao, S. K. Xu and L. C. Li, "A steadystate analysis method for a modular multilevel converter," *IEEE Trans. Power Electron.*, vol. 28, no. 8, pp. 3702-3713, Aug. 2013.
- [13] L. Harnefors, A. Antonopoulos, S. Norrga, L. Angquist and H. P. Nee, "Dynamic analysis of modular multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 60, no. 7, pp. 2526-2537, Jan. 2013.
- [14] M. Vasiladiotis, N. Cherix, and A. Rufer, "Accurate capacitor voltage ripple estimation and current control considerations for grid-connected modular multilevel converters," *IEEE Trans. Power Electron.*, early access.
- [15] Q. R. Tu, Z. Xu and L. Xu, "Reduced switching-frequency modulation and circulating current suppression for modular multilevel converters," *IEEE Trans. Power Del.*, vol. 26, no. 3, pp. 2009-2017, Jul. 2011.
- [16] Z. X. Li, P. Wang, Z. F. Chu, H. B. Zhu, Y. J. Luo and Y. H. Li, "An inner current suppressing method for modular multilevel converters," *IEEE Trans. Power Electron.*, vol. 28, no. 11, pp. 4873-4879, Nov. 2013.
- [17] M. Zhang, L. Huang, W.X. Yao and Z.Y. Lu, "Circulating harmonic current elimination of a CPS-PWM-Based modular multilevel converter with a plug-in repetitive controller," *IEEE Trans. Power Electron.*, vol. 29, no. 4, pp. 2083-2097, Apr. 2014.
- [18] L.Q. He, K. Zhang, J. Xiong and S.F. Fan, "Repetitive control scheme for harmonics suppression of circulating current in modular multilevel converter," *IEEE Trans. Power Electron.*, early access.
- [19] A. Antonopoulos, L. Angquist, and H.-P. Nee, "On dynamics and voltage control of the modular multilevel converter," in *Proc. 13th Eur. Conf. Power Electron. Appl.*, 2009, pp. 1-10.
- [20] L. Angquist, A. Antonopoulos, D. Siemaszko, K. Ilves, M. Vasiladiotis, and H. -P. Nee, "Open-loop control of modular multilevel converter using estimation of stored energy," *IEEE Trans. Ind. Appl.*, vol. 47, no. 6, pp. 2516-2524, Nov. 2011.
- [21] A. Antonopoulos, L. Angquist, L. Harnefors, K. Ilves, and H. –P. Nee, "Global asymptotic stability of modular multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 61, no. 2, pp. 603-612, Feb. 2014.
- [22] S. Fan, K. Zhang, J. Xiong and Y. Xue, "An improved control system for modular multilevel converters with new modulation strategy and voltage balancing control," *IEEE Trans. Power Electron.*, early access.
- [23] G. Bergna, E. Berne, P. Egrot, P. Lefranc, A. Arzande, J. C. Vannier, and M. Molinas, "An energy-based controller for HVDC modular multilevel converter in decoupled double synchronous reference frame for voltage oscillation reduction," *IEEE Trans. Ind. Electron.*, vol. 60, no. 6, pp. 2360-2371, Jun. 2013.
- [24] Q. R. Tu, Z. Xu, Y. Chang and L. Guan, "Suppressing DC voltage ripples of MMC-HVDC under unbalanced grid conditions," *IEEE Trans. Power Del.*, vol. 27, no. 3, pp. 1332-1338, Jul. 2012.
- [25] M. Guan and Z. Xu, "Modeling and control of a modular multilevel converter-based HVDC system under unbalanced grid conditions," *IEEE Trans. Power Electron.*, vol. 27, no. 12, pp. 4858-4867, Dec. 2012.
- [26] J. W. Moon, C. S. Kim, J. W. Park, D. W. Kang, J. M. Kim, "Circulating current control in MMC under the unbalanced voltage," *IEEE Trans. Power Del.*, vol. 28, no. 3, pp. 1952-1959, Jul. 2013.

- [27] Y. B. Zhou, D. Z. Jiang, J. Guo, P. F. Hu and Y. Q. Liang, "Analysis and control of modular multilevel converters under unbalanced conditions," *IEEE Trans. Power Del.*, vol. 28, no. 4, pp. 1986-1995, Oct. 2013.
- [28] J. B. Hu, Y. K. He, L. Xu, and B. W. Williams, "Improved control of DFIG systems during network unbalance using PI-R current regulators," *IEEE Trans. Ind. Electron.*, vol. 56, no. 2, pp. 439-451, Feb. 2009.
- [29] J. B. Hu, and Y. K. He, "Modeling and control of grid-connected voltage-sourced converters under generalized unbalanced operation conditions," *IEEE Trans. Energy Conv.*, vol. 23, no. 3, pp. 903-913, Sept. 2008.



**Rong Zeng** (S'10) received the B.Sc. degree and M.Sc degree in electrical engineering from Hunan University, Changsha, China in 2008 and Zhejiang University, Hangzhou, China, in 2011, respectively.

Since 2012, he has been working toward the Ph.D. degree in the Department of Electronic & Electrical

Engineering, University of Strathclyde, Glasgow, UK. His research interest includes high power converters for HVDC application and grid integration of renewable energy systems.



Lie Xu (SM'06) received the B.Sc. degree in Mechatronics from Zhejiang University, Hangzhou, China, in 1993, and the Ph.D. degree in Electrical Engineering from the University of Sheffield, Sheffield, UK, in 2000.

He is currently with the Department of Electronic & Electrical Engineering, University of Strathclyde, Glasgow, UK. He previously worked in Queen's University of Belfast and ALSTOM T&D, Stafford, UK. His research

interests include power electronics, wind energy generation and grid integration, and application of power electronics to power systems.



Liangzhong Yao (SM'12) received the M.Sc. degree in 1989 and Ph.D. degree in 1993 all in electrical power engineering from Tsinghua University, Beijing, China.

He joined the State Grid of China in 2011 and is now the Vice President of China Electric Power Research Institute (CEPRI). He was a post doctoral research associate at University of Manchester (former UMIST), UK from 1995 to 1999, a senior power system analyst in

the network consulting department at ABB UK Ltd from 1999 to 2004, and the department manager for network solutions, renewables & smart grids technologies at ALSTOM Grid Research & Technology Centre, Stafford, UK from 2004 to 2011. Dr Yao is a Chartered Engineer, a Fellow of the IET, and a member of the CIGRE. He is also a guest Professor at Shanghai Jiao Tong University, Shanghai, and Sichuan University, Chengdu, China.



**Stephen J. Finney** obtained an M.Eng. degree in Electrical and Electronic Engineering from Loughborough University of Technology, UK in 1988 and Ph.D. degree in Electrical Engineering from Heriot-Watt University, Edinburgh, UK in 1994.

From 1994 to 2005 he was a member of academic staff at Heriot-Watt University. In 2005 he moved to the University of Strathclyde where he is currently Professor

with the Institute of Energy and Environment, specialising in power electronic systems. His research interests include the power electronics for high power applications and the use of power electronics for power transmission and distribution. He has published extensively in IEEE and IEE journals.