# A New Class of Hybrid AC/AC Direct Power Converters

Christian Klumpner Thiwanka Wijekoon Patrick Wheeler

School of Electrical and Electronic Engineering University of Nottingham University Park, Nottingham NG7 2RD, United Kingdom Phone: +44-(0)115 84 66118; Fax: +44-(0)115 951 5616 Email: <u>klumpner@ieee.org</u> Web: http://www.eee.nott.ac.uk

Abstract- Variable voltage and variable frequency conversion of electrical energy from an AC source to an AC load is done in traditional power converters via a DC-link where an energy storage element (electrolytic capacitors) is situated. Despite its well-known benefits, it has the disadvantage of being bulky and to limit the converter lifetime. On the other hand, Direct Power Conversion (DPC) is an attractive concept, which doesn't need an energy storage buffer, but has two main disadvantages: reduced voltage transfer ratio (<0.86) and low immunity to voltage supply disturbances. This paper proposes a new approach to perform the power conversion by mixing various standard topologies of wellknown power converters in order to improve their performance/behavior. Simulation and experimental results prove that the hybrid structures are able to boost the output voltage capability (some above unity) and/or to fully compensate unbalanced voltage supply.

# Keywords- Direct AC/AC power conversion, hybrid converter, supply unbalance compensation, unitary voltage transfer ratio.

## I. INTRODUCTION

Standard topologies of power converters have been investigated extensively for many years, which enabled the researchers to identify most of their advantages and disadvantages. Each topology consists of basic building blocks (DC/AC conversion stages), which may use a voltage DCsource or a current DC-source in the DC-link. Considering the characteristics of the semiconductor switches, we may say that voltage source type inverters benefit the most due to a reduced number of power devices and low conduction losses while Current Source Inverters (CSIs) would need switches with reverse blocking behaviour, currently implemented as a series connection of an IGBT and a diode. In depth semiconductor loss investigation showed that CSIs, offer smaller switching losses and that the conduction losses may be reduced by using the newly developed reverse blocking IGBTs.

The AC/DC/AC power conversion topologies that offer sinusoidal input current and bidirectional power flow are a result of a back-to-back connection of two identical inverters which in order to work properly, need an input filter consisting of a boost inductance (Fig. 1a) or an LC input filter (Fig. 1b). Both types of power converters rely heavily on the presence of reactive components on the DC-link in order to emulate the constant voltage/current source. So far, the voltage source converters seem to benefit from the fact that unipolar DC-link voltage allows the utilization of electrolytic capacitors, which offer a very good energy storage density compared to magnetic storage, but their reliability is currently a major factor in limiting the life-time of any power electronic equipment.



Fig. 1. Different classes of AC/AC power converters: a) AC/DC/AC Voltage Source Converter; d) AC/DC/AC Current Source Converter; e) AC/AC Single Stage Matrix Converter; f) AC/AC Two Stage Indirect Matrix Converter.

These disadvantages can be avoided in a class of power converters that have no energy storage, the so-called Direct Power Converters (DPCs): the single stage matrix converter shown in Fig. 1c [1]-[5] or its two-stage companion [6]-[11] shown in Fig. 1d, which in some particular applications requires less power devices [11].

Besides the high amount of semiconductor devices needed to build a DPC, it has two main disadvantages: the voltage transfer ratio is limited to 0.86 which means that it cannot compete directly with the back-to-back voltage source converter and also cannot be used to replace a standard converter equipped with a diode rectifier (retrofit applications) and it has low immunity to power-grid disturbances, which causes a further decrease of the output voltage capability [5].

In this paper, few novel hybrid DPC topologies [13], [14] that successfully solve the two most important drawbacks of the two-stage DPC are proposed. They consist in connecting an auxiliary voltage supply in the intermediary link of the two-stage DPC, with the purpose of compensating the deficit of voltage, which is characteristic to the two-stage DPC both in normal and unbalanced supply conditions. In §.II the standard modulation for a DPC is presented, while in §.III the concept of hybrid DPC is introduced and the different solutions are classified depending on how they are connected into the dc-link and if they have auxiliary means of supplying the necessary energy or based on energy storage. Finally, simulation and experimental results of two hybrid topologies are presented, confirming the superiority of the hybrid over standard DPC concept

# II. SPACE VECTOR MODULATION FOR A TWO-STAGE DPC

Before presenting how the proposed hybrid topology works, it is necessary to present how the standard indirect matrix converter, also referred in the literature as "dual-bridge MC" [10] or "two-stage direct power converter" [12]-[13], works.

In [10], it has been shown that the implementation of Space Vector Modulation (SVM) for a two-stage DPC is identical to the case of a matrix converter controlled by an indirect SVM [2]-[4], therefore only the final equations are presented here. SVM produces a combination of two adjacent active vectors and a zero-vector to synthesize a reference vector of variable amplitude and angle. The proportion between the duty-cycles of the two adjacent vectors gives the direction and the duty-cycle of the zero-vector determines the magnitude of the reference vector. The input current vector  $I_{in}$  (only its angle) is



Fig. 2. Generation of the reference vectors in a two-stage Direct Power Converter using SVM: (a) rectification stage; (b) inversion stage.

the reference of the rectification stage (Fig. 2a) and the output voltage vector  $V_{out}$  is the reference of the inversion stage (Fig. 2b). The duty-cycles of the active switching vectors for the rectification stage,  $I_{\gamma}$ ,  $I_{\delta}$  are given by (1) and the duty-cycles of active switching vectors for the inversion stage,  $V_{\alpha}$ ,  $V_{\beta}$  are given by (2).

$$d_{\gamma} = m_I \cdot \sin\left(\pi/3 - \theta_{in}^*\right) \quad d_{\delta} = m_I \cdot \sin\theta_{in}^* \tag{1}$$

$$a_{\alpha} = m_U \cdot \sin(\pi/3 - \Theta_{out}) \quad a_{\beta} = m_U \cdot \sin \Theta_{out} \quad (2)$$
  
here  $m_I = 1$  and  $m_U$  are the rectification and inversion si

where  $m_I = 1$  and  $m_U$  are the rectification and inversion stage modulation indexes,  $\theta^*_{in}$  and  $\theta^*_{out}$  are the angles within their respective sectors of the input current and output voltage reference vectors.

In the rectification stage, the zero-vector is eliminated due to redundancy with inversion stage and the switching sequence consists only of the two adjacent current vectors (line-to-line voltages). The zero-vector is applied by the inversion stage according to its need. By using (1), the adjusted rectification stage duty-cycles are found (3), where the modulation index of the rectification stage  $m_I = 1$ .

$$d_{\gamma}^{R} = \frac{d_{\gamma}}{d_{\gamma} + d_{\delta}} \qquad \qquad d_{\delta}^{R} = \frac{d_{\delta}}{d_{\gamma} + d_{\delta}} \tag{3}$$

These duty-cycles multiply with the switching period and the resulting ON-times directly drive the rectification stage switches. Since the average voltage in the DC-link is not constant anymore due to the cancellation of the zero-vector in the rectification stage, it is necessary to calculate its value to compensate the modulation index of the inversion stage:

$$V_{PN-avrg} = d_{\gamma}^{R} \cdot V_{line-\gamma} + d_{\delta}^{R} \cdot V_{line-\delta}$$
<sup>(4)</sup>

In can be seen that in the case  $\theta_{in}^* = \pi/6$ ,  $d_{\gamma} = d_{\delta} = 0.5$  and because the two line-to-line voltages are equal to their peak value multiplied to  $\cos(\pi/6)$ , it makes the average voltage over a switching period delivered by the rectifier stage to reach a minimum of 0.86 of the peak line-to-line voltage.

The inverter stage may use a double-sided asymmetric PWM switching sequence  $0_{\gamma}$ - $\alpha_{\gamma}$ - $\beta_{\gamma+\delta}$ - $\alpha_{\delta}$ - $0_{\delta}$ , but with unequal sides because each side corresponds to a rectification switching sequence which uses a different DC-link voltage. Therefore, the value of the modulation index  $m_{\rm U}$  used in (2) has to be corrected with the momentary average DC-link voltage  $V_{\rm PN-avrg}$  (4), which takes into account this variation (5). The inversion stage duty-cycles are given in (6).

$$m_{U} = \sqrt{2} \cdot V_{out} / V_{PN-avrg}$$

$$d_{1} = \frac{d_{\gamma} \cdot \left[1 - \left(d_{\gamma} + d_{\delta}\right) \cdot \left(d_{\alpha} + d_{\beta}\right)\right]}{d_{\gamma} + d_{\delta}}$$

$$d_{2} = d_{\gamma} \cdot d_{\alpha}$$

$$d_{3} = (d_{\gamma} + d_{\delta}) \cdot d_{\beta}$$

$$d_{4} = d_{\delta} \cdot d_{\alpha}$$
(6)

By applying the previously presented control algorithm, sine-wave in sine-wave out operation is achieved as demonstrated in Fig. 3, where the input phase voltages (top) and current (second) and the output phase voltage (third) and load currents (bottom) are shown.

Fig. 4 shows the variation of the dc-link voltage delivered by the rectifier stage and its average over a switching period when





Fig. 4. The instantaneous dc-link voltage delivered by the rectifier stage and its average value for a two-stage DPC when the supply is a) balanced and b) 10 % unbalanced voltage supply, showing where the peak output voltage is limited at: a) 480 V and b) 450 V.

the supply voltage is sinusoidal and balanced (Fig. 4a) or has 10 % unbalance (Fig. 4b). The minimum average dc-link voltage is marked with dotted line while its mean value over a period of the input voltage fundamental (20 ms) is marked with continuous line. Two things are obvious: first, that the maximum voltage transfer ratio is limited when the average dc-link voltage reaches its minimum, and that this is further decreased when the input voltage supply becomes unbalanced. This led to the following idea: because there is a certain difference between the minimum and the mean level, one way of compensating the unbalance effect, and to increase the voltage transfer ratio as well, is to insert an AC source in the dc-link between the rectifier and the inverter stages and to inject a voltage that will cancel the normal variation of the



connected in the intermediary link.

average dc-link voltage, stabilizing its level at the mean value, as shown in Fig. 5. This solution enables also to reach unitary (or higher) voltage transfer ratio, by actually injecting an always-positive auxiliary voltage to compensate the required difference.

#### III. PROPOSED HYBRID TOPOLOGIES OF DPCS

In order to overcome the main drawbacks of DPCs, a few solution based on a hybrid approach are proposed below, all having in common the insertion of a controllable voltage source in the intermediary circuit [14],[15], which can be classified into two categories, consisting of using:

• an independent high-voltage DC source available in the DC-link as shown in Fig. 6a, which can be used as a third supply besides the two highest in magnitude rectified line-to-line voltages, which due to the fact that is higher in magnitude than any of the line-to-line voltages, will increase the average of the DC-link voltage seen by the inversion stage and therefore the voltage transfer ratio:

$$V_{PN-INV} = (1 - d_C) \cdot V_{PN-REC} + d_C \cdot V_C = \sqrt{2} \cdot V_{out}$$
(7)

• a low-voltage DC source that may be introduced in series with the voltage delivered by the rectifier stage, whenever needed as shown in Fig. 6b, inherently boosting the average DC-link voltage seen by the inversion stage and therefore the voltage transfer ratio:

$$V_{PN-INV} = V_{PN-REC} + d_C \cdot V_C = \sqrt{2} \cdot V_{out}$$
(8)

Higher voltage transfer ratios, previously limited at 0.866 are possible (even higher than unity!), provided that the level of  $V_{\rm C}$  is sufficient. Finding the optimum level for the auxiliary voltage supply is a tradeoff: if chosen low, it will not require higher blocking voltage capability for the semiconductors, but the power processed by the auxiliary supply is higher, as shown in Fig. 7. If chosen high, the processed power decreases, but due to higher blocking voltage capability needed in the switches, the installed power cannot decrease.

The second classification of these hybrid DPCs topologies is made depending on how the auxiliary voltage source is controlled. Normally, a capacitor is a basic circuit component



Fig. 6. Categories of hybrid DPC topologies employing: a) an auxiliary high-voltage DC source; b) low-voltage DC source.



variable auxiliary supply voltage. ( $V_{in} = 415 V_{rms}$ )

that has a voltage source behavior. One alternative is to supply its energy requirement by an auxiliary converter (boost/buck/fly-back etc) fed from an independent source. Then, as only a certain auxiliary converter topology will match the best each of the hybrid arrangement shown in Fig. 6, two topologies of hybrid power converters emerge utilizing:

- a reversible boost converter for the topology in Fig. 6a
- a reversible flyback converter for the topology in Fig.6b

There are many ways of connecting the auxiliary reversible converters to the same power grid, one may be to supply the boost converter from the input filter capacitors, but if using diodes, the power flow will be restricted. The simpler and most efficient way found, was to actually connect the boost converter at the dc-side of the rectifier stage, as both the boost and the flyback converters act as current sources on the supply port. The resulting hybrid DPC topologies that correspond to Fig. 6a and b are shown in Fig. 8a and b. Another possibility is not to have an auxiliary converter to supply unrestrictedly the energy needed by the auxiliary voltage source, but to use the fact that the average DC-link voltage delivered by the rectifier stage is not smooth, but varies between 0.866 and 1.00 the peak input-line-to-line voltage six times a cycle, or in case of voltage supply unbalance, within wider range. The resulting topology is presented in Fig. 8c, which uses an H-bridge inverter to allow a bipolar insertion of the capacitor.

It is clear that all three topologies actively use the capacitor that gives the voltage source behavior of the auxiliary voltage source, which may also store energy, arising the question if these topologies are still behaving as DPCs. The answer can be found in the way each of them is controlled. First of all, it is desired that the input currents to remain sinusoidal and one of the conditions for achieving that is to maintain accurate balance of input/output power over a switching period of the main converter:

$$P_{INV \to OUT} = P_{REC \to INV} + P_{C \to INV} = V_{INV\_avg} \cdot I_{INV\_avg} = const \qquad (9)$$

$$P_{REC} = P_{REC \to INV} + P_{REC \to C} = V_{INV avg} \cdot I_{INV avg} = const$$
(10)

$$P_{REC \to INV} = V_{REC avg} \cdot I_{INV avg} \tag{11}$$

This means that for the first two topologies, the power flow into the capacitor, which is controlled by the boost/flyback converter, has to be maintained equal to the power delivered



Fig. 8. ASD based on hybrid structures of two-stage DPC: a) with high-voltage auxiliary voltage source and reversible boost converter; b) with low-voltage auxiliary voltage source and reversible flyback converter; c) with capacitive storage inside an H-bridge inverter.

from the auxiliary voltage source to the inversion stage, operating as quasi direct power converters:

$$P_{C \to INV} = P_{REC \to C} \Longrightarrow d_C \cdot V_C \cdot I_{INV\_avg} = V_{REC\_avg} \cdot I_{ref\_inC}$$
(12)

which is accomplished if the current reference through the inductor follows (13) for the boost converter and (14) for the flyback converter, both being actually a product of the output power (dc-link inverter current) and a custom shape:

$$I_{ref\_inC} = \frac{d_C \cdot V_C}{V_{PN-REC}} \cdot I_{INV\_avg} = \frac{\sqrt{2} \cdot V_{out} / V_{REC\_avg} - 1}{1 - V_{PN-REC} / V_C} \cdot I_{INV\_avg}$$
(13)  
$$I_{ref\_inC} = \frac{d_C \cdot V_C}{V_{PN-REC}} \cdot I_{INV\_avg} = \left(\frac{\sqrt{2} \cdot V_{out}}{V_{PN-REC}} - 1\right) \cdot I_{INV\_avg}$$
(14)

This makes both topologies behave as quasi DPCs. Another converter in the same class is the back-to-back PWM Voltage Source Converter (VSC) with reduced dc-link capacitor, but as the two auxiliary converters process only a small fraction of the power delivered to the load (typically peak power below 30% for the boost and 13% for the flyback), it means that the typical energy storage, compared with a back-to-back VSC which processes its entire power delivered to the load via the dc-link, is insignificant, maintaining the DPC characteristic of the two hybrid configurations.

Regarding the topology shown in Fig. 8c, it is clear that this cannot obtain power balance over a switching period of the main converter because the H-bridge is actually there for circulating energy: charge the capacitor when the average dc-link voltage delivered by the rectifier is high, and discharge it when this is low. Therefore, it is not a true DPC, but its advantage over the back-to-back VSC is that its capacitor is a low-voltage one, which inherently has higher current ripple handling capability and longer lifetime. Energy circulation makes this last topology more suited for compensating the effect of unbalanced supply voltages, theoretically being able to compensate any reduction in the voltage transfer ratio, as the mean value of the average dc-link voltage remains basically unchanged under balanced/unbalanced supply.

Because it is desired that the H-bridge inverter not to have an auxiliary supply, the control of the H-bridge should monitor the capacitor voltage which finally makes sure that the average energy flow over a voltage supply cycle (20 ms) in the capacitor is zero:

$$\int \left( V_{HB} \cdot I_{DC-INV} \right) dt = 0 \tag{15}$$

By taking into account this restriction, a preliminary estimation of the increase in the voltage transfer ratio achieved by the topology in Fig. 8c was determined, from 0.866, which is the limit in a traditional DPC topology, to 0.909. The voltage rating of the switches is  $0.09 \cdot V_{in-pk}$  (unity minus the new voltage transfer ratio), which means that the added cost of the H-bridge semiconductors is low.

# IV. CONTROL OF PROPOSED HYBRID DPC TOPOLOGIES

Two things are important in order to make sure the converter performs as expected. Firstly, that the average model which was used as a platform when presenting the mathematical model of the systems is actually true, which happens when a power converter under analysis behaves linearly and this may be achieved by avoiding overmodulation and in case of complex power converters, as is the case here, the duty-cycles of each switching state is actually a cross product of the dutycycles of corresponding switching states of each converter stage, rectifier, inverter, auxiliary voltage source; secondly, to implement a proper control that would make sure that equation (13)-(14) are accurately fulfilled.

#### A. Modulation Method for Hybrid DPCs

In order to operate smoothly and to continuously utilize the rectifier/auxiliary voltage source in order to adjust the average DC-link voltage seen by the inversion stage to a higher level, two new modulation schemes needs to be developed for the hybrid DPC:

• for the topology in Fig. 8a, which has a high-voltage auxiliary supply that may replace the rectified line-to-line which normally connects to the inverter stage. Here, these three voltages are sequentially connected at the dc-link terminals of the inverter stage as shown in Fig. 9, and as is desired to minimize the duty-cycle of using the auxiliary supply  $V_{\rm C}$  in order to reduce the level of power processed, no zero-voltage vector is produced by the inversion stage;

• for the topologies in Fig. 8b and 8c, which have in common the fact that the auxiliary voltage supply can be connected in series with the currently selected line-to-line voltage by the rectifier stage, therefore not reducing the power delivered by the rectifier stage directly to the inverter stage as in the previous case. The only difference between the modulation for the hybrid topology in Fig. 8b and 8c is the polarity of the injected voltage: first one allows only positive voltage to be injected, while the last one, allows positive and negative voltage injection. Fig. 10 shows the switching states combination for topologies in Fig. 8b-c.

#### B. Control of the Auxiliary Voltage Source Charger

A two-loops control system, usual for controlling voltage levels by means of current references is also used for the boost and flyback converters and this is shown in Fig. 11. The outer loop is a slow one that needs to maintain only the average capacitor voltage at its set point. Therefore a slow PI controller is ideal for this, as is desired not to forward any additional disturbances in the shape of the inductor reference currents and



Fig. 12. Control diagram of the H-bridge inverter within the hybrid DPC.

the output of this PI controller will give the peak value which needs to be multiplied by the custom shape in order to provide accurate input-output power balance (12). As the inductor current reference is not smooth, a fast PI controller for the current would probably not be able to force the actual inductor current to follow the reference accurately, and this is why a bang/bang with high sampling frequency or a hysteresis controller was employed.

The control system that ensures the proper operation of the H-bridge inverter within the hybrid converter is shown in Fig. 12. The capacitor voltage is monitored by a PI controller in respect to its reference value and its output generates an offset which is added to the target average voltage seen by the inverter stage. This allows the hybrid converter to adapt to supply voltage changes. The average voltage delivered by the rectifier is calculated each switching period and subtracted from the target, which produces the reference voltage to be generated by the H-bridge inverter. By dividing this value to the actual capacitor voltage, the duty-cycle of the nonzero voltage state of the H-bridge inverter is found, while its sign gives the combination of transistors that needs to be gated.

#### V. SIMULATION RESULTS

In order to evaluate how the proposed hybrid DPCs perform and to which extent they fulfill the expectation, two simulation models have been implemented in Saber and also one prototype has been built.

First simulation results that are presented correspond to the hybrid DPC shown in Fig. 8a, which operates with unitary voltage transfer ratio. This topology has been chosen as it has a smaller capacitor size, which anyway is used in the same place for protection purpose (clamp circuit), which means that the only passive component actually needed is the boost inductor. The parameters of the simulation model are presented in Appendix A. The DC-link voltage seen by the inversion stage is shown in Fig. 13a, which denotes the fact that two rectified line-to-line input voltages are mixed with a constant voltage of higher magnitude (800 V), which increases its average value and therefore the voltage transfer ratio. The load currents are illustrated in Fig. 13b, being sinusoidal and balanced which normally happens when the power delivered to the load is constant. Fig. 13c shows the filtered line-to-line output voltages, done by employing an RC low-pass filter to remove the PWM ripple and to reveal their peak value, which is needed to estimate the voltage transfer ratio. The RMS value of the line voltage is 412.8 V, close to the 415 V supply voltage. The three input currents are presented in Fig. 13d, revealing sinusoidal and balanced shapes which is the result of proper distribution of the load power in the input lines. The quality of the input currents is further investigated by showing the FFT of the input currents (Fig. 13 e-g), which shows a low content in low order harmonics (< 2 %) and a calculated THD of 5.2-5.5%. One aspect which is important when determining the installed power in semiconductors and the effect of choosing the level of the high-voltage auxiliary supply is illustrated in Fig. 14, where the average DC-link current drawn by the inversion stage (Fig. 14a and d) which is constant, the



operating with unitary voltage transfer ratio: a) the DC-link voltage seen by the inversion stage; b) the load currents; c) the filtered line-to-line output voltages; d) the input currents; e)-g) the FFT of the three input currents.

current directly delivered to the inverter stage by the rectifier (Fig. 14b and e) and the one delivered by the auxiliary supply to the inverter stage (Fig. 14c and f) which is very similar to the reference current in the boost inductance. These waveforms are shown in two situations, when the auxiliary voltage is 700



Fig. 14. Simulation of the hybrid DPC with high voltage auxiliary supply operating with unitary voltage transfer ratio in two situations: a)-c) Vc = 700V; d)-f) Vc = 800V. Waveforms: a), d) the average DC-link current drawn by the inversion stage; b), e) the average DC-link current delivered from the rectifier stage directly to the inversion stage; c), f) the average DC-link current delivered from the rectifier stage to the auxiliary supply.

V requiring a peak power processed by the auxiliary voltage supply of 3.6 kW and an mean value of 1.8 kW, and when the auxiliary voltage supply is increased to 800 V, which decreases the peak power through the auxiliary voltage supply to 2.9 kW and a mean value of 1.8 kW, while the voltage transfer ratio was maintained unity and the output power was 6 kW. This confirms the estimations from Fig. 7, where for 800 V, the ratio between the peak power through the auxiliary voltage supply and the output power was 0.5, compared to 0.48 here.

In order to prove the capability of the topology presented in Fig. 8c to compensate a 10 % input voltage unbalance, another simulation model has been implemented in Saber and the results are shown in Fig. 15. The parameters of the model are mentioned in Appendix B.

Fig. 15a shows the waveforms of the input currents, which are slightly distorted (flat top) but well balanced. By utilizing the H-bridge inverter it is possible to deliver sinusoidal and balanced output voltage near the maximum voltage transfer ratio. This can be seen in the shape of the load currents (Fig. 15b) and in the shape of the filtered output voltage (Fig. 15c). A low-pass RC filter with high cut-off frequency was used to extract the fundamental from the PWM output voltage in order to clearly show that the voltages are not only sinusoidal and balanced, but they are not decreased due to the fact that momentarily, due to unbalance, the input voltages cannot allow 0.86 voltage transfer ratio. Fig. 15d shows that both

₹ -5 ( (a) -20. A) : Ms1 15.0 10.0 (b) (I.G) ₹ -10.0 -15.0 600.0 400.0 200) f0 b ŝ 0.0 -200.0 (c) -400 f -600.0 0.014 0.02 0.022 0.03 0.086 0.008 0.01 0.012 0.016 0.018 0.024 0.026 0.028 0.032 0.034 0.04 \_\_\_\_ Input voltage \_\_\_\_\_ Output voltage 180 180 (e) (d) 270

Fig. 15. Operation near maximum voltage transfer ratio (0.86) of the hybrid DPC under 10 % voltage unbalance: a) the input currents; b) the load currents; c) the filtered (RC low pass) output line-to-line voltages which proves that the waveforms are sinusoidal and balanced ( $V_{\text{ine-pk}} = 499V$ ); d) the locus of the input and output currents; e) the locus of the input (ellipse) and filtered output voltages.

input and output currents are balanced, even though only the output current is sinusoidal. Balanced input currents in the circumstances of unbalanced supply voltage are obtained by circulating most of the power ripple drawn from the input side with the H-bridge capacitor. The input and output voltage locus are shown in Fig. 15e. It is clear that the input voltage is unbalanced. The hybrid converter operates near 0.86 voltage transfer ratio, which is denoted by the fact that the two waveforms are almost tangent.

# VI. EXPERIMENTAL RESULTS

The hybrid DPC topology using a high-voltage auxiliary supply has been practically implemented and preliminary experimental results carried out with reduced input voltage and higher than unity voltage transfer ratio are presented in Fig. 16. The parameters of the circuit are presented in Appendix C.

Fig. 16a shows the three line-to-line filtered (using three RC-star connected low pass filters) output voltages which denote clearly a peak value of 200 V, while the input line-to-line voltage (Fig. 16b) is only 150 V peak which results in a voltage transfer ratio of 1.33. This is possible because the reference of the auxiliary supply voltage is set at 400 V and



Fig. 16. Experimental results of the hybrid DPC with high voltage auxiliary supply operating with higher than unitary (133%) voltage transfer ratio: a) the three line-to-line output voltages filtered by small RC-filter (100 V/div); b) line-to-line input voltage (100 V/div); c) input current (2 A/div); d) rectifier and e) inverter side DC-link voltage.

this can be seen by comparing the waveforms of the DC-link voltage seen at the rectifier side (Fig. 16d) and inverter side (Fig. 16e) where the additional presence of the high-voltage auxiliary supply is present. The input current (Fig. 16c) is more distorted than expected mainly because the hysteresis controller for the boost inductance current cannot accurately follow the reference at reduced input voltage/output power.

### VII. CONCLUSION

In this paper, a new approach on solving the two most significant disadvantages of Direct Power Converters (DPCs), the lower than unity voltage transfer ratio and the high sensitivity to unbalanced voltage supply, is proposed by using hybrid structures. Three hybrid DPC topologies are proposed: one based on a high-voltage auxiliary voltage source available in the DC-link controlled by a boost converter; the second one is based on a low-voltage auxiliary voltage supply available for insertion in the DC-link between the rectifier and inverter stages and controlled by a flyback converter and the third one is based on an H-bridge inverter and resembling the second topology, with the only difference that it does not need a charger to control the voltage, but it stabilizes the 300 Hz voltage ripple normally present in the average DC-link voltage delivered by the rectifier. First two hybrid DPCs provide unity voltage transfer ratio (or higher) and have very small energy storage component (small capacitors) as the auxiliary voltage chargers are controlled such that it would balance at any time the energy delivered from the auxiliary DC-source to the inverter stage. This indirectly maintains near sinusoidal input currents. The third topology needs energy storage capability, which is useful during unbalanced supply, but requires large size of the capacitor, which is rated at reduced voltage though.

Simulation results of the first and the third topologies and experimental results of the first topology at reduced voltage prove that they deliver the expected benefits, which enable now these converter topologies to compete with more success the more classical topologies for standard motor drives applications (including retrofit).

#### ACKNOWLEDGEMENT

Support for this work from the EPSRC is gratefully acknowledged (Grant EP/C52652X/1).

#### APPENDIX A

The parameters in the simulation model for the results shown in Fig 13-14 are:  $V_{line-in}$ = 415  $V_{rms}$ ,  $L_{in}$  = 1 mH,  $C_{in}$  = 4.5  $\mu$ F/phase,  $V_{out}/V_{in}$  = 1.0;  $f_{out}$ = 90 Hz  $f_{sw}$ = 10 kHz; C = 10  $\mu$ F/800 V,  $L_{aux}$ = 1 mH,  $f_{s-aux}$ = 100 kHz and the load consist of  $R_{load}$  = 50  $\Omega$ ,  $L_{load}$  = 5 mH star connected.

#### APPENDIX B

The parameters in the simulation model for the results shown in Fig 15 are:  $V_{line-in}$ = 400  $V_{rms}$ ,  $L_{in}$  = 2 mH,  $C_{in}$  = 4.5  $\mu$ F/phase,  $V_{out}/V_{in}$  = 0.9;  $f_{out}$ = 90 Hz;  $f_{sw}$ = 10 kHz; C = 6,800  $\mu$ F/100 V and the load consist of  $R_{load}$  = 20  $\Omega$ ,  $L_{load}$  = 10 mH star connected.

# APPENDIX C

The parameters for the experimental results presented in Fig. 16 are:  $V_{in-ph}$ = 61.5  $V_{rms}$ ;  $V_{out-ph}$  = 82  $V_{rms}$ ;  $f_{out}$  = 21 Hz;  $V_c$  = 400 V;  $L_{in}$ = 1 mH;  $C_{in}$  = 9.2  $\mu$ F/phase;  $L_{boost}$  = 0.9 mH;  $R_{load}$  = 120  $\Omega$ ;  $L_{load}$ = 3 mH/phase;  $f_{sw}$  = 8 kHz.

#### REFERENCES

- A. Alesina, M. Venturini, "Analysis and design of optimum-amplitude nine-switch direct AC-AC converters", IEEE Trans. on PE, Vol. 4, No. 1, pp. 101-112, 1989.
- [2] L. Neft, C.D. Shauder, "Theory and design of a 30-hp matrix converter", IEEE Trans. on IA, Vol. 28, No. 3, pp. 546-551, 1992.
- [3] D. Casadei, G. Grandi, G. Sera, A. Tani, "Space vector control of matrix converters with unity input power factor and sinusoidal input/output waveforms", Proc. of EPE'93, pp. 171-175, 1993.
- [4] L. Huber, D. Borojevic, "Space Vector Modulated Three-Phase to Three-Phase Matrix Converter with Input Power Factor Correction", IEEE Trans. on IA, Vol. 31, No. 6, pp. 1234-1245, 1995.
- [5] F. Blaabjerg, D. Casadei, M. Matteini, C. Klumpner, "Comparison of two current modulation strategies for matrix converters under unbalanced input voltage conditions", IEEE Trans. on Industrial Electronics, Vol. 49, No. 2, pp. 289-296, April 2002.
- [6] J. Holtz, U. Boelkens, "Direct frequency converter with sinusoidal line currents for variable speed ac motors", IEEE Trans. on Industrial Electronics, Vol. 36, No. 4, pp. 475-479, 1989.
- [7] G. Joos, N.R. Zargari, P.D. Ziogas, "A new class of current-controlled suppressed-link AC to AC frequency changers", Proc. of PESC '91, pp. 830-837, 1991.
- [8] Y. Minari, K Shinohara, R. Ueda, "PWM-rectifier/voltage-source inverter without DC link components for induction motor drive", IEE Proc. on Electric Power Applications, Vol. 140, No. 6, pp. 363 –368, 1993.
- [9] K. Iimori, K. Shinohara, O. Tarumi, Z. Fu, M. Muroya, "New currentcontrolled PWM rectifier-voltage source inverter without DC-link components", Proc. of PCC'97, pp. 783-786, 1997.
- [10] L. Wei, T.A. Lipo, "A novel matrix converter topology with simple commutation", Proc. of IAS, Vol. 3, pp. 1749-1754, 2001.
- [11] J.W. Kolar, M. Baumann, F. Schafmeister, H. Ertl, "Novel three-phase AC-DC-AC sparse matrix converter", Proc. of APEC'02, Vol. 2, pp. 777 –791, 2002.
- [12] C. Klumpner, F. Blaabjerg, "A new cost-effective multi-drive solution based on a two-stage direct power electronic conversion topology", Proc. of IAS'02, Vol. 1, pp. 444-452, 2002.
- [13] C. Klumpner, F. Blaabjerg, "An ac/ac direct power conversion topology having multiple power grid connections with adjustable loading", Proc. of PEMD'03, Edinburgh, UK, 2003.
- [14] C. Klumpner, "Direct three-phase ac-ac power or frequency conversion with improved voltage transfer ratio and immunity to grid disturbance, UK patent application 0415504.0, 2004.
- [15] C. Klumpner, "Hybrid Direct Power Converter", UK patent application 0507771.4, April 2005.