#### The University of Hong Kong The HKU Scholars Hub



| Title       | Significant papers from the First 25 Years of the FPL Conference                                                                                                                                |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Leong, PHW; Amano, HC; Anderson, J; Bertels, K; Cardoso, JMP; Diessel, O; Gogniat, G; Hutton, M; Lee, JK; Luk, W; Lysaght, P; Platzner, M; Prasanna, VK; Rissa, T; Silvano, C; So, HKH; Wang, Y |
| Citation    | The 25th International Conference on Field-programmable Logic and Applications (FPL 2015), London, UK., 2-4 September 2015. In Conference Proceedings, 2015, p. 1-3                             |
| Issued Date | 2015                                                                                                                                                                                            |
| URL         | http://hdl.handle.net/10722/217366                                                                                                                                                              |
| Rights      | International Conference on Field Programmable Logic and Applications. Copyright © IEEE Computer Society.                                                                                       |

# Significant Papers from the First 25 Years of the FPL Conference

Philip H.W. Leong\*, Hideharu Amano<sup>†</sup>, Jason Anderson<sup>‡</sup>, Koen Bertels<sup>§</sup>, João M.P. Cardoso<sup>¶</sup>, Oliver Diessel<sup>||</sup>, Guy Gogniat\*\*, Mike Hutton<sup>††</sup>, JunKyu Lee\*, Wayne Luk<sup>‡‡</sup>, Patrick Lysaght<sup>x</sup>, Marco Platzner<sup>xi</sup>, Viktor K. Prasanna<sup>xii</sup>, Tero Rissa<sup>xiii</sup>, Cristina Silvano<sup>xiv</sup>, Hayden So<sup>xv</sup>, Yu Wang<sup>xvi</sup>

\*The University of Sydney, Australia {philip.leong,jun.kyu.lee}@sydney.edu.au

†Keio University, Japan hunga@am.ics.keio.ac.jp <sup>‡</sup>University of Toronto, Canada ianders@ece.utoronto.ca

§Delft University of Technology, Netherlands K.L.M.Bertels@tudelft.nl

¶Universidade do Porto, Portugal impc@acm.org

University of NSW, Australia odiessel@cse.unsw.edu.au

\*\*University of South Brittany, France guy.gogniat@univ-ubs.fr

††Altera Corp, San Jose, USA mhutton@altera.com

<sup>‡‡</sup>Imperial College London, UK wl@doc.ic.ac.uk

<sup>x</sup>Xilinx Research Labs, San Jose, USA patrick.lysaght@xilinx.com

xi University of Paderborn, Germany platzner@upb.de

xiii University of Southern California, USA prasanna@usc.edu

Nokia, Finland tero.rissa@nokia.com

cristina.silvano@polimi.it

xiv Politecnico di Milano, Italy xv University of Hong Kong, Hong Kong xvi Tsinghua University. China hso@eee.hku.hk

yu-wang@tsinghua.edu.cn

Abstract—The list of significant papers from the first 25 years of the Field-Programmable Logic and Applications conference (FPL) is presented in this paper. These 27 papers represent those which have most strongly influenced theory and practice in the

#### I. Introduction

The first International Conference on Field-Programmable Logic and Applications (FPL) was held in 1991 at Oxford University. In the ensuing years, it has grown to be the largest meeting on field-programmable gate array (FPGA) technologies and systems, and many important contributions have been published at the conference.

This paper provides the list of the most significant contributions from 1991-2014. The selection was made by an international Significant Papers Committee (SPC), comprising the authors of this paper.

Only regular papers were considered and Google Scholar was used for citation counts. Since an objective process was desired, those papers having more than 9 citations per year, or more than 100 overall citations were included on an initial shortlist. Concurrently an open call to the community was made through the FPGA mailing list (fpgalist@mailman.sydnev.edu.au), inviting nomination of papers with impact other than the number of citations. A total of 24 nominations were received and all papers that were not already on the initial shortlist (13 papers) were included in the final shortlist.

The resulting 60 shortlisted papers were divided into 5 categories, each with a corresponding subcommittee. SPC members served on a subcommittee according to their expertise. Since some nominated papers were authored by SPC members, subcommittee Chairs were chosen to have no conflict of interest with any of the papers within, and tasked with ensuring that no SPC member had conflicts of interest during the paper selection process. Following discussions within each subcommittee, recommendations were consolidated for the SPC. A final dialogue regarding the choices was then undertaken.

The total number of papers considered was 1,765 (this figure may be larger than the total number of full papers as it was not possible to distinguish them from posters in some cases). Through the process described, 27 papers were selected, this representing 1.5% of the total. Inevitably, the inclusion and exclusion of certain papers will be the subject of debate; however, this list represents the best efforts of the SPC to ensure a fair and objective selection process.

To meet publication deadlines, only the list of selected papers is presented here. A version with endorsements which will describe the impact of these papers on research and industrial development of FPL technologies and systems, is forthcoming. It is hoped that this selection of papers will not only illustrate the exciting advances presented in FPL over the last 25 years, they will also help to inspire the next generation of researchers and industrialists who will continue to send their best papers to FPL in the next 25 years and beyond.

### II. FPL SIGNIFICANT PAPER LIST (1991-2014)

#### A. Applications and Benchmarks

- 1995 Russell J. Petersen, Brad L. Hutchings. An assessment of the suitability of FPGA-based systems for use in digital signal processing [22].
- 1999 Simon D. Haynes, Peter Y. K. Cheung, Wayne Luk, John Stone. *SONIC a plug-in architecture for video processing* [13].
- 2000 Harald Simmler, L. Levinson, Reinhard Männer. *Multitasking on FPGA Coprocessors* [24].
- 2003 Chi Wai Yu, K. H. Kwong, Kin-Hong Lee, Philip Heng Wai Leong. *A Smith-Waterman Systolic Cell* [27].
- 2007 Jorge Guajardo, Sandeep S. Kumar, Geert Jan Schrijen, Pim Tuyls. Physical Unclonable Functions, FP-GAs and Public-Key Crypto for IP Protection [12].
- 2009 Shuichi Asano, Tsutomu Maruyama, Yoshiki Yamaguchi. *Performance comparison of FPGA, GPU and CPU in image processing* [2].
- 2010 Brian Baldwin, Andrew Byrne, Liang Lu, Mark Hamilton, Neil Hanley, Mire O'Neill, William P. Marnane. FPGA Implementations of the Round Two SHA-3 Candidates [3].
- 2013 Lin Gan, Haohuan Fu, Wayne Luk, Chao Yang, Wei Xue, Xiaomeng Huang, Youhui Zhang, Guangwen Yang. Accelerating Solvers for Global Atmospheric Equations Through Mixed-Precision Data Flow Engine [9].

#### B. Architecture

- 1996 C. Ebeling, D.C. Cronquist, P. Franklin. *RaPiD* reconfigurable pipelined datapath [7].
- 2000 Eylon Caspi, Michael Chu, Randy Huang, Joseph Yeh, John Wawrzynek, André DeHon. *Stream Computations Organized for Reconfigurable Execution* (SCORE) [6].
- 2002 Kara K. W. Poon, Andy Yan, Steven J. E. Wilton. *A Flexible Power Model for FPGAs* [23].
- 2003 Bingfeng Mei, Serge Vernalde, Diederik Verkest, Hugo De Man, Rudy Lauwereins. *ADRES: An Architecture with Tightly Coupled VLIW Processor and Coarse-Grained Reconfigurable Matrix* [20].
- 2004 Aman Gayasen, K. Lee, Narayanan Vijaykrishnan, Mahmut T. Kandemir, Mary Jane Irwin, Tim Tuan. *A Dual-VDD Low Power FPGA Architecture* [10].

#### C. Design Methods and Tools

1997 Vaughn Betz, Jonathan Rose. VPR: A new packing, placement and routing tool for FPGA research [4].

- 2000 Oskar Mencer, Heiko Hübert, Martin Morf, Michael J. Flynn. *StReAm: Object-Oriented Programming of Stream Architectures Using PAM-Blox* [21].
- 2004 Steven J. E. Wilton, Su-Shin Ang, Wayne Luk. *The Impact of Pipelining on Energy per Operation in Field-Programmable Gate Arrays* [26].
- 2006 Patrick Lysaght, Brandon Blodget, Jeff Mason, Jay Young, Brendan Bridgford. Enhanced Architectures, Design Methodologies and CAD Tools for Dynamic Reconfiguration of Xilinx FPGAs [17].

# D. Dynamic Reconfiguration

- 1993 Patrick Lysaght, John Dunlop. *Dynamic reconfiguration of FPGAs* [18].
- 1996 Gordon Brebner. A virtual hardware operating system for the Xilinx XC6200 [5].
- 2003 Rolf Enzler, Christian Plessl, Marco Platzner. Virtualizing Hardware with Multi-context Reconfigurable Arrays [8].
- 2005 Heiko Kalte, Mario Porrmann. Context Saving and Restoring for Multitasking in Reconfigurable Systems [15].
- 2008 Dirk Koch, Christian Beckhoff, Jürgen Teich. ReCoBus-Builder - A novel tool and technique to build statically and dynamically reconfigurable systems for FPGAs [16].
- Jonathan Heiner, Benjamin Sellers, Michael J. Wirthlin, Jeff Kalb. *FPGA partial reconfiguration via configuration scrubbing* [14].

## E. Security and Network-on-Chip

- 2002 Maya Gokhale, Dave Dubois, Andy Dubois, Mike Boorman, Steve Poole, Vic Hogsett. *Granidt: Towards Gigabit Rate Network Intrusion Detection Technology* [11].
- 2003 Théodore Marescaux, Jean-Yves Mignolet, Andrei Bartic, W. Moffat, Diederik Verkest, Serge Vernalde, Rudy Lauwereins. *Networks on Chip as Hardware Components of an OS for Reconfigurable Systems* [19].
- 2003 Ioannis Sourdis, Dionisios N. Pnevmatikatos. Fast, Large-Scale String Match for a 10Gbps FPGA-Based Network Intrusion Detection System [25].
- 2013 Mohamed Abdelfattah, Vaughn Betz. *The Power of Communication: Energy-Efficient NoCs for FP-GAs* [1].

#### REFERENCES

- M. Abdelfattah and V. Betz, "The power of communication: Energyefficient NoCs for FPGAs," in *Field Programmable Logic and Appli*cations (FPL), 2013 23rd International Conference on. IEEE, Sep. 2013, pp. 1–8.
- [2] S. Asano, T. Maruyama, and Y. Yamaguchi, "Performance comparison of FPGA, GPU and CPU in image processing," in *Field Programmable Logic and Applications*, 2009. FPL 2009. International Conference on. IEEE, Aug. 2009, pp. 126–131.
- [3] B. Baldwin, A. Byrne, L. Lu, M. Hamilton, N. Hanley, M. O'Neill, and W. P. Marnane, "FPGA implementations of the round two SHA-3 candidates," in *Field Programmable Logic and Applications (FPL)*, 2010 International Conference on. IEEE, Aug. 2010, pp. 400–407.
- [4] V. Betz and J. Rose, "VPR: a new packing, placement and routing tool for FPGA research," in *Field-Programmable Logic and Applications*, ser. Lecture Notes in Computer Science, W. Luk, P. Cheung, and M. Glesner, Eds. Springer Berlin Heidelberg, 1997, vol. 1304, pp. 213–222
- [5] G. Brebner, "A virtual hardware operating system for the Xilinx XC6200," in Field-Programmable Logic Smart Applications, New Paradigms and Compilers, ser. Lecture Notes in Computer Science, R. Hartenstein and M. Glesner, Eds. Springer Berlin Heidelberg, 1996, vol. 1142, pp. 327–336.
- [6] E. Caspi, M. Chu, R. Huang, J. Yeh, J. Wawrzynek, and A. De-Hon, "Stream computations organized for reconfigurable execution (SCORE)," in *Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing*, ser. Lecture Notes in Computer Science, R. Hartenstein and H. Grunbacher, Eds. Springer Berlin Heidelberg, 2000, vol. 1896, pp. 605–614.
- [7] C. Ebeling, D. Cronquist, and P. Franklin, "Rapid reconfigurable pipelined datapath," in *Field-Programmable Logic Smart Applications*, *New Paradigms and Compilers*, ser. Lecture Notes in Computer Science, R. Hartenstein and M. Glesner, Eds. Springer Berlin Heidelberg, 1996, vol. 1142, pp. 126–135.
- [8] R. Enzler, C. Plessl, and M. Platzner, "Virtualizing hardware with multi-context reconfigurable arrays," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, P. Y. K. Cheung and G. Constantinides, Eds. Springer Berlin Heidelberg, 2003, vol. 2778, pp. 151–160.
- [9] L. Gan, H. Fu, W. Luk, C. Yang, W. Xue, X. Huang, Y. Zhang, and G. Yang, "Accelerating solvers for global atmospheric equations through mixed-precision data flow engine," in *Field Programmable Logic and Applications (FPL)*, 2013 23rd International Conference on. IEEE, Sep. 2013, pp. 1–6.
- [10] A. Gayasen, K. Lee, N. Vijaykrishnan, M. Kandemir, M. Irwin, and T. Tuan, "A dual-VDD low power FPGA architecture," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, J. Becker, M. Platzner, and S. Vernalde, Eds. Springer Berlin Heidelberg, 2004, vol. 3203, pp. 145–157.
- [11] M. Gokhale, D. Dubois, A. Dubois, M. Boorman, S. Poole, and V. Hogsett, "Granidt: Towards gigabit rate network intrusion detection technology," in *Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream*, ser. Lecture Notes in Computer Science, M. Glesner, P. Zipf, and M. Renovell, Eds. Springer Berlin Heidelberg, 2002, vol. 2438, pp. 404–413.
- [12] J. Guajardo, S. Kumar, G.-J. Schrijen, and P. Tuyls, "Physical unclonable functions and public-key crypto for FPGA IP protection," in *Field Programmable Logic and Applications*, 2007. FPL 2007. International Conference on. IEEE, Aug. 2007, pp. 189–195.
- [13] S. Haynes, P. Cheung, W. Luk, and J. Stone, "SONIC a plugin architecture for video processing," in *Field Programmable Logic* and Applications, ser. Lecture Notes in Computer Science, P. Lysaght, J. Irvine, and R. Hartenstein, Eds. Springer Berlin Heidelberg, 1999, vol. 1673, pp. 21–30.
- [14] J. Heiner, B. Sellers, M. Wirthlin, and J. Kalb, "FPGA partial reconfiguration via configuration scrubbing," in *Field Programmable Logic and Applications*, 2009. FPL 2009. International Conference on. IEEE, Aug. 2009, pp. 99–104.

- [15] H. Kalte and M. Porrmann, "Context saving and restoring for multitasking in reconfigurable systems," in *Field Programmable Logic and Applications*, 2005. International Conference on. IEEE, Aug. 2005, pp. 223–228.
- [16] D. Koch, C. Beckhoff, and J. Teich, "ReCoBus-Builder: a novel tool and technique to build statically and dynamically reconfigurable systems for FPGAs," in *Field Programmable Logic and Applications*, 2008. FPL 2008. International Conference on. IEEE, Sep. 2008, pp. 119–124.
- [17] P. Lysaght, B. Blodget, J. Mason, J. Young, and B. Bridgford, "Invited paper: Enhanced architectures, design methodologies and CAD tools for dynamic reconfiguration of Xilinx FPGAs," in Field Programmable Logic and Applications, 2006. FPL '06. International Conference on. IEEE, Aug. 2006, pp. 1–6.
- [18] P. Lysaght and J. Dunlop, "Dynamic reconfiguration of FPGAs," in Selected Papers from the Oxford 1993 International Workshop on Field Programmable Logic and Applications on More FPGAs. Oxford, UK, UK: Abingdon EE&CS Books, 1994, pp. 82–94.
- [19] T. Marescaux, J.-Y. Mignolet, A. Bartic, W. Moffat, D. Verkest, S. Vernalde, and R. Lauwereins, "Networks on chip as hardware components of an OS for reconfigurable systems," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, P. Y. K. Cheung and G. Constantinides, Eds. Springer Berlin Heidelberg, 2003, vol. 2778, pp. 595–605.
- [20] B. Mei, S. Vernalde, D. Verkest, H. De Man, and R. Lauwereins, "ADRES: An architecture with tightly coupled VLIW processor and coarse-grained reconfigurable matrix," in *Field Programmable Logic* and Application, ser. Lecture Notes in Computer Science, P. Y. K. Cheung and G. Constantinides, Eds. Springer Berlin Heidelberg, 2003, vol. 2778, pp. 61–70.
- [21] O. Mencer, H. Hübert, M. Morf, and M. Flynn, "StReAm: object-oriented programming of stream architectures using PAM-Blox," in Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing, ser. Lecture Notes in Computer Science, R. Hartenstein and H. Grünbacher, Eds. Springer Berlin Heidelberg, 2000, vol. 1896, pp. 595–604.
- [22] R. J. Petersen and B. L. Hutchings, "An assessment of the suitability of FPGA-based systems for use in digital signal processing," in *Field-Programmable Logic and Applications*, ser. Lecture Notes in Computer Science, W. Moore and W. Luk, Eds. Springer Berlin Heidelberg, 1995, vol. 975, pp. 293–302.
- [23] K. K. Poon, A. Yan, and S. J. Wilton, "A flexible power model for FPGAs," in Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream, ser. Lecture Notes in Computer Science, M. Glesner, P. Zipf, and M. Renovell, Eds. Springer Berlin Heidelberg, 2002, vol. 2438, pp. 312–321.
- [24] H. Simmler, L. Levinson, and R. Männer, "Multitasking on FPGA coprocessors," in Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing, ser. Lecture Notes in Computer Science, R. Hartenstein and H. Grnbacher, Eds. Springer Berlin Heidelberg, 2000, vol. 1896, pp. 121–130.
- [25] I. Sourdis and D. Pnevmatikatos, "Fast, large-scale string match for a 10Gbps FPGA-based network intrusion detection system," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, P. Y. K. Cheung and G. Constantinides, Eds. Springer Berlin Heidelberg, 2003, vol. 2778, pp. 880–889.
- [26] S. Wilton, S.-S. Ang, and W. Luk, "The impact of pipelining on energy per operation in field-programmable gate arrays," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, J. Becker, M. Platzner, and S. Vernalde, Eds. Springer Berlin Heidelberg, 2004, vol. 3203, pp. 719–728.
- [27] C. Yu, K. Kwong, K. Lee, and P. Leong, "A Smith-Waterman systolic cell," in *Field Programmable Logic and Application*, ser. Lecture Notes in Computer Science, P. Y. K. Cheung and G. Constantinides, Eds. Springer Berlin Heidelberg, 2003, vol. 2778, pp. 375–384.