The HKU Scholars Hub The University of Hong Kong 香港大學學術庫



| Title       | Charge trapping properties of N2O-treated NH3-nitrided oxides under high-field stress                                                                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Zeng, X; Lai, PT; Ng, WT                                                                                                                                                                                                               |
| Citation    | IEEE Region 10th International Conference on Microelectronics<br>and VLSI (TENCON '95), Hong Kong, China, 6-10 November 1995.<br>In IEEE Region International Conference on Microelectronics<br>and VLSI Proceedings, 1995, p. 256-259 |
| Issued Date | 1995                                                                                                                                                                                                                                   |
| URL         | http://hdl.handle.net/10722/204145                                                                                                                                                                                                     |
| Rights      | IEEE Region International Conference on Microelectronics and VLSI Proceedings. Copyright © I E E E.                                                                                                                                    |

# CHARGE TRAPPING PROPERTIES OF N<sub>2</sub>O-TREATED NH<sub>3</sub>-NITRIDED OXIDES UNDER HIGH-FIELD STRESS

Zeng Xu<sup>1</sup>, P. T. Lai<sup>1</sup>, and W. T. Ng<sup>2</sup>

<sup>1</sup> Department of Electrical and Electronic Engineering, University of Hong Kong.
<sup>2</sup> Department of Electrical and Computer Engineering, University of Toronto, Canada.

Abstract - A new technique, namely  $N_2O$  treatment of  $NH_3$ nitrided oxides (NON2O), is proposed to fabricate thin oxide. It is shown that the  $N_2O$  treatment is superior to conventional reoxidation step in improving charge trapping property and interface hardness of oxides under high-field stress.

### I. INTRODUCTION

MOS VLSI circuits require devices with very thin gate and tunnelling oxides. The problems associated with charge flow under Folwer-Nordheim or hot carrier injection through such oxides are therefore of primary concern. Both bulk charge trapping and interface state generation take place during the injection and eventually lead to dielectric breakdown. On the other hand, various oxynitride dielectrics fabricated by different techniques have been extensively investigated to replace conventional  $SiO_2$  in submicrometer MOS devices [1-10]. For example, NH<sub>3</sub>-nitridation can introduce sufficiently high nitrogen concentration ([N]) at the Si/SiO<sub>2</sub> interface which improves the interface hardness against the hot-carrier bombardment. However, hydrogen is also incorporated in the resulting oxides, which increases electron trapping significantly [1]. Reoxidation of NH<sub>3</sub>-nitrided oxides (RONO) can only partially eliminate the nitridationinduced electron traps [1, 2]. Recently developed N<sub>2</sub>Onitrided [3, 4] and N<sub>2</sub>O-grown [5] oxides eliminate hydrogen-related species from fabrication environment, but these kinds of oxides may not contain sufficient [N] to prevent boron penetration. In this paper, a new technique, namely N<sub>2</sub>O treatment of NH<sub>3</sub>-nitrided oxides (NON2O), is proposed. The charge-trapping properties of this kind of oxides under F-N high-field stress is comparatively studied with other four kinds of oxides.

#### **II. EXPERIMENTAL**

MOS capacitors were fabricated on 6-8  $\Omega$  • cm (100) ptype Si substrates. Five kinds of gate dielectrics were prepared according to the conditions listed in Table 1. All gate oxides were finally annealed in N<sub>2</sub> at 950 °C for 25 min. Polysilicon-gate, 450 nm thick, was then deposited by LPCVD at 625 °C, followed by phosphorous diffusion at 950 °C and annealed in nitrogen at 960 °C for 20 min. Gates were defined by RIE etching. After Al metallization, the wafers were sintered in forming gas at 430 °C for 30 min. The final thickness of gate dielectrics is around 130 Å as measured by CV techniques. No passivation film was used. For this study we used square capacitors with an area of  $100 \times 200 \ \mu\text{m}^2$ . The experimental set-up used to test and stress the capacitors consisted of an HP 4145B semiconductor parameter analyzer for constant current injections, an HP 4140B pA meter and an HP 4284A precision LCR meter for quasi-static and high-frequency (1 MHz) C-V measurements respectively. F-N injections were performed at a constant current level of  $-1 \text{ mA/cm}^2$ , which corresponds to an average electric field in the oxide of about 10 MV/cm. This current density is comparable to those encountered in E<sup>2</sup>PROMs. C-V measurements are alternated with F-N injections to determine the flatband voltage  $(V_{FB})$  and interface state density  $(D_{it-m})$ . Measurements show that the interruptions of injection necessary to record the C-V curves only negligibly affect the charges generated in the oxide. Since difference of gate voltages required to maintain constant current injection before and after C-V measurements is negligibly small (< 5 mV).

## **III. RESULTS AND DISCUSSIONS**

Initial fixed charge ( $N_f$ ) and midgap interface state density ( $D_{it-m}$ ) extracted from CV data on capacitors with various gate dielectrics are illustrated in Table 2. Like the reoxidation step for RONO samples, the N<sub>2</sub>O treatment on NO samples reduces the  $N_f$  to the similar level as RONO samples, and the  $D_{it-m}$  values are comparable among the N2ON, RONO, and NON2O samples.

Charge-trapping properties of NON2O oxides were studied by monitoring the changes in gate voltage ( $\Delta V_G$ ) to maintain a constant current density in MOS capacitors. As shown in Fig. 1, In general, NO oxides show the largest  $\Delta V_{G}$ , indicating significant electron trapping by NH<sub>3</sub>nitridation-induced electron traps [6]. On the other hand, NON2O oxides show only a small  $\Delta V_{G}$ , suggesting greatly suppressed electron trapping, which is comparable to N2Onitrided oxides (N2ON) and superior to RONO and conventional thermal oxides (OX). In detail, in the lower injection fluence region where  $\Delta V_G$  does not go up linearly, electron trapping mainly takes place in the preexisting traps. In NO oxides, hydrogen-related species such as -H and -OH bonds produced by the decomposition of NH<sub>3</sub> in the oxide bulk are mainly responsible for these traps [7]. Therefore, results in Fig. 1 indicate that  $N_2O$ treatment (NON2O oxide) is more effective in reducing these electron traps than reoxidation process (RONO oxide) by annealing out the hydrogen. The amount of preexisting electron traps in NON2O oxides is similar to that in N2ON oxides. In the higher injection fluence region where  $\Delta V_G$  goes up linearly, electron trapping is dominated in the newly generated electron traps. The generation rate is constant and proportional to  $dV_G/dF$ , where F is tunnelling fluence [8]. Consequently, the lowest electron trap generation rate is observed in Fig.1 for NON2O oxides.

Fig. 2 gives some typical quasi-static capacitance characteristics after 6 min of high-field injection. The extracted midgap interface-state creation ( $\Delta D_{it-m}$ ) due to constant current stress is presented in Fig. 3. NH<sub>3</sub> nitridation increases  $\Delta D_{it}$  in pure oxides [9, 10]. However,  $\Delta D_{it}$  in NON2O oxides is comparable to the N2ON oxides and superior to RONO and OX oxides. Large  $\Delta D_{it}$  in NO oxides is attributed to a distorted interfacial region due to the formation of mismatched Si-N bonds in the Si-O network. Further N<sub>2</sub>O treatment on NO oxides significantly suppresses this undesirable effect, as seen from Fig. 3.

Depicted in Fig. 4 is the corresponding flatband voltage shift ( $\Delta V_{FB}$ ) under the same stress condition. Unlike  $\Delta V_G$ , which is most sensitive to charges located near the cathode,  $\Delta V_{FB}$  is the combined effect of charge trapping at the interface states and in the bulk oxide, and mainly reflects charges near the Si/gate oxide interface [11]. A large positive  $\Delta V_{FB}$  in NO oxide, shown in Fig. 4, indicates severe negative charge trapping, in this case, bulk trapping plays a major role in determining  $\Delta V_{FB}$ . For the other four

dielectrics, a negative  $\Delta V_{FB}$  is observed, implying the trapping of positive charges. In this case, trapping at the interface dominates since bulk electron trapping is greatly suppressed for the four gate oxides, as is evident in Fig.1. The positive charges are due to the generated donor-like interface states [12], which are positively charged when they are unoccupied under C-V measurement conditions. As seen from Fig. 4, NON2O and RONO oxides exhibit least donor-type D<sub>it</sub> generation.

## **IV. SUMMARY**

In summary, a new technique of  $N_2O$  treatment on  $NH_3$ nitrided oxide is applied to fabricate thin gate oxide. The charge-trapping properties under F-N constant current stress was comparatively investigated. We have found that this new kind of oxides (NON2O) has significantly lower pre-existing bulk electron traps and greatly suppressed bulk electron trap and donor-type interface state generation under F-N high-field stress.

#### ACKNOWLEDGMENT

This work is financially supported by the CRCG, RGC, Croucher Fundation, and Li Ka Shing Fundation of Hong Kong University.

#### REFERENCES

[1] H. S. Momose et al., "Very lightly nitrided oxide gate MOSFET's for deep-submicron CMOS devices," in IEDM Tech. Dig., 1991, p. 359.

[2] G. J. Dunn and J. T. Krick, "Channel hot-carrier stressing of reoxidized nitrided oxide p-MOSFET's," IEEE Trans. Electron Devices, vol. 38, p.901, 1991.

[3] H. Fukuda, M. Yasuda, T. Iwabuchi, and S. Ohno, "Novel  $N_2O$ -oxynitridation technology for forming highly reliable EEPROM tunnel oxide film," IEEE Electron Device Lett., vol. 12, p. 587, 1991.

[4] J. Ahn, W. Ting, and D. L. Kwong, "Furnace nitridation of thermal  $SiO_2$  in pure  $N_2O$  ambient for ULSI MOS applications," IEEE Electron Device Lett., vol. 13, p. 117, 1992.

[5] G. Q. Lo, W. Ting, J. Ahn, and D. L. Kwong, "Improved performance and reliability of MOSFET's with ultrathin gate oxides prepared by conventional furnace oxidation of Si in pure  $N_2O$  ambient," in Tech. Dig. Symp. VLSI Tech., 1991, p. 43.

[6] T. Hori, H. Iwasaki, Y. Naito, and H. Esaki, "Electrical and physical characteristics of thin nitrided oxides prepared by rapid

thermal nitridation," IEEE Trans. Electron Devices, vol. 34, p. 2238, 1987.

[7] S. K. Lai, J. Lee, and V. K. Dham, "Electrical properties of nitrided-oxide systems for use in gate dielectrics and EEPROM," in IEDM Tech. Dig., 1983, p. 190.

[8] M. S. Liang and C. Hu, "Electron trapping in very thin thermal silicon dioxides," in IEDM Tech. Dig., 1981, p. 396.

[9] T. Hori, H. Iwasaki, and K. Tsuji, "Electrical and physical characteristics of ultrathin reoxidized nitrided oxides prepared by rapid thermal processing," IEEE Trans. Electron Devices, vol.

36, p. 340, 1989.

[10] A. B. Joshi and D. L. Kwong, "Excellent immunity of GIDL to hot-electron stress in reoxidized nitrided gate oxide MOSFET's," IEEE Electron Device Lett., vol. 13, p. 47, 1992.

[11] P. Fazan, M. Dutoit, C. Martin, and M. Ilegems, "Charge generation in thin  $SiO_2$  polysilicon-gate MOS capacitors," Solid-State Electronics, Vol. 30, p. 829, 1987.

[12] T. Hori, H. Iwasaki, "Excellent charge-trapping properties of ultrathin reoxidized nitrided oxides prepared by rapid thermal processing," IEEE Electron Device Lett., vol. 9, p. 168, 1988.

|         | Table 1. Gate oxide fabrication conditions |                                   |                                   |  |  |  |  |
|---------|--------------------------------------------|-----------------------------------|-----------------------------------|--|--|--|--|
| samples | oxidation                                  | nitridation                       | the third step                    |  |  |  |  |
| OX      | O <sub>2</sub> , 850 °C, 70 min            |                                   |                                   |  |  |  |  |
| N2ON    | O <sub>2</sub> , 850 °C, 60 min            | N <sub>2</sub> O , 950 °C, 35 min |                                   |  |  |  |  |
| NO      | O <sub>2</sub> , 850 °C, 70 min            | NH <sub>3</sub> , 950 °C, 35 min  |                                   |  |  |  |  |
| NON2O   | O <sub>2</sub> , 850 °C, 65 min            | NH <sub>3</sub> , 950 °C, 35 min  | N <sub>2</sub> O , 950 °C, 30 min |  |  |  |  |
| RONO    | O <sub>2</sub> , 850 °C, 70 min            | NH <sub>3</sub> , 950 °C, 35 min  | O <sub>2</sub> , 950 °C, 15 min   |  |  |  |  |

Table 2. Initial properties of MOS capacitors studied

| samples                                              | OX  | N2ON | NO  | NON2O | RONO |  |
|------------------------------------------------------|-----|------|-----|-------|------|--|
| $N_{\rm f} (10^{11}  {\rm cm}^{-2})$                 | 0.1 | 0.3  | 10  | 5     | 6    |  |
| $D_{it-m} (10^{11} \text{ eV}^{-1} \text{ cm}^{-2})$ | 0.6 | 1.7  | 3.0 | 1.8   | 1.6  |  |



Fig. 1 Changes in gate voltage required to maintain a constant current density stress vs. injected electron fluence with different gate dielectrics.



Fig. 2. Typical normalized quasi-static capacitance characteristics after 6 min of injection ( $J_G = -1 \text{ mA/cm}^2$ ) for several kinds of capacitors.



Fig. 3. Increase in midgap interface state density  $(\Delta D_{it\cdot m})$  in MOS capacitors with different gate dielectrics under F-N injection stress.



Fig. 4. Flatband voltage shift versus injected charge density for different gate dielectrics.