The HKU Scholars Hub The University of Hong Kong 香港大學學術庫



| Title       | Wide-bandgap high- k Y2 O3 as passivating interlayer for<br>enhancing the electrical properties and high-field reliability of n-<br>Ge metal-oxide-semiconductor capacitors with high- k HfTiO<br>gate dielectric |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Li, CX; Lai, PT                                                                                                                                                                                                   |
| Citation    | Applied Physics Letters, 2009, v. 95 n. 2                                                                                                                                                                         |
| Issued Date | 2009                                                                                                                                                                                                              |
| URL         | http://hdl.handle.net/10722/124700                                                                                                                                                                                |
| Rights      | Applied Physics Letters. Copyright © American Institute of Physics.                                                                                                                                               |

## Wide-bandgap high- $k Y_2O_3$ as passivating interlayer for enhancing the electrical properties and high-field reliability of *n*-Ge metal-oxide-semiconductor capacitors with high-*k* HfTiO gate dielectric

C. X. Li and P. T. Lai<sup>a)</sup>

Department of Electrical and Electronic Engineering, The University of Hong Kong, Pokfulam Road, Hong Kong

(Received 16 May 2009; accepted 24 June 2009; published online 17 July 2009)

High-*k* and wide-bandgap  $Y_2O_3$  was proposed as an interlayer in *n*-Ge metal-oxide-semiconductor (MOS) capacitor with HfTiO gate dielectric for passivating its dielectric/Ge interface, and thus improving its electrical properties and high-field reliability. Results showed that as compared to the Ge MOS capacitor with HfTiO dielectric, the sample with HfTiO/ $Y_2O_3$  dielectric had better electrical properties such as higher dielectric constant (*k*=24.4), lower interface-state density, and less frequency-dependent *C-V* dispersion, and also better reliability with less increases in gate leakage and interface states after high-field stressing. This should be attributed to the excellent interfacial quality of  $Y_2O_3/Ge$  with no appreciable growth of unstable GeO<sub>x</sub> at the interface as confirmed by transmission electron microscopy. Moreover,  $Y_2O_3$  can also act as a barrier against the diffusions of Ge, Hf, and Ti, thus further improving the interface quality. © 2009 American Institute of Physics. [DOI: 10.1063/1.3182741]

High-mobility semiconductor materials such as Ge and SiGe were studied to keep scaling down the size and increase the operating speed of metal-oxide-semiconductor fieldeffect transistors (MOSFETs). Although Ge MOSFETs with high-k gate dielectrics have been successfully demonstrated, <sup>1–3</sup> the quality of high-k dielectric/Ge interface is worse than that of the SiO<sub>2</sub>/Si interface, mainly attributed to the parasitically grown unstable Ge oxide  $(GeO_r)$  interfacial layer. In order to achieve high-quality Ge MOS devices, different surface passivation methods were researched by using dielectrics such as  $\text{GeO}_x N_y$ , <sup>1–3</sup>  $\text{AlO}_x N_y$ , <sup>4</sup>  $\text{CeO}_2$ , <sup>5</sup>  $\text{La}_2 O_3$ , <sup>6</sup> and  $TaO_x N_v$ .<sup>7</sup> Although  $GeO_x N_v$  and  $AlO_x N_v$  interlayers were reported to improve device quality,<sup>1-3</sup> they might not sufficiently passivate the Ge surface,<sup>4</sup> and also had a low kvalue (~6 for  $\text{GeO}_x N_y$  and ~9 for  $\text{AlO}_x N_y$ ), which limits further scaling possibility.  $TaO_x N_y'$  was also demonstrated as an efficient interlayer for Ge MOS devices, but with a small bandgap of 4.4 eV, it suffered from large leakage current. More recently, rare-earth oxides as CeO<sub>2</sub> and La<sub>2</sub>O<sub>3</sub> were studied as the interlayer for Ge MOS capacitors. However, CeO<sub>2</sub> had a small bandgap of 3.3 eV, which produced large gate leakage.<sup>5</sup> Also, La<sub>2</sub>O<sub>3</sub> absorbed moisture,<sup>8</sup> which caused reliability problems. On the other hand,  $Y_2O_3$  was a suitable candidate for the gate dielectric of Si MOS devices due to its relatively high dielectric constant ( $\sim 14-18$ ), high crystallization temperature ( $\sim 2325$  °C) and wide bandgap  $(\sim 5.5 \text{ eV})$ .<sup>9,10</sup> In this work, Y<sub>2</sub>O<sub>3</sub> was proposed as the interlayer between high-k HfTiO gate dielectric and Ge substrate to fabricate n-Ge MOS devices with a stacked gate dielectric of HfTiO/ $Y_2O_3$  for the purposes of both larger k value and better interface properties. Due to lack of reports on the reliability issues of Ge MOS capacitors, high-field reliability was also measured for the n-Ge MOS capacitors in this work.

Germanium MOS capacitors were fabricated on (100) *n*-type substrate with a resistivity of 0.040–0.047  $\Omega$  cm. The wafers were cleaned in organic solvent followed by a rinse in 2% HF and de-ionized water for several times.<sup>7</sup> After N<sub>2</sub> blow dry, the wafers were transferred immediately to the sputtering system chamber. A thin layer ( $\sim 1$  nm) of Y<sub>2</sub>O<sub>3</sub> was deposited by sputtering of Y<sub>2</sub>O<sub>3</sub> target on the clean Ge substrate, followed by the deposition of 9 nm HfTiO by cosputtering of Hf and Ti targets (denoted as stacked sample) as described in Ref. 11. For comparison, a control sample with a 10 nm HfTiO but without the Y<sub>2</sub>O<sub>3</sub> interlayer deposited on Ge wafer was also made (denoted as non-stacked sample). For the purpose of analyzing the interface between  $Y_2O_3$  and Ge, 5 nm  $Y_2O_3$  was deposited on another Ge wafer (denoted as N2 sample). Then, the samples received postdeposition annealing (PDA) at 500 °C for 5 min in N<sub>2</sub>. Al was evaporated and patterned as gate electrode with an area of  $7.85 \times 10^{-5}$  cm<sup>-2</sup>. Finally, a forming-gas annealing was performed at 300 °C for 20 min to achieve better electrical contacts.

After fabrication of the samples, transmission electron microscopy (TEM) was used to observe the interface of dielectric/Ge. High-frequency (HF, 1 MHz) capacitance-voltage (*C*-*V*) characteristics were measured at room temperature using HP4284A precision *LCR* meter. Gate-leakage current was measured by HP4156A precision semiconductor parameter analyzer. Physical thickness of the gate dielectrics was determined by a multiwavelength ellipsometer. High-field stress (at 10 MV/cm for 3600 s) with the capacitors biased in accumulation by HP 4156A precision semiconductor parameter analyzer was used to examine device reliability in terms of gate-leakage ( $J_g$ ) increase and flat-voltage ( $V_{\rm fb}$ ) shift after the stress. All electrical measurements were carried out under a light-tight and electrically shielded condition.

Figure 1(a) shows the cross-sectional TEM picture of the  $Y_2O_3$ /Ge MOS capacitor annealed in  $N_2$  ambient. It is

Downloaded 01 Feb 2011 to 147.8.21.201. Redistribution subject to AIP license or copyright; see http://apl.aip.org/about/rights\_and\_permissions

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Electronic mail: laip@eee.hku.hk.



FIG. 1. TEM picture for the interface of (a)  $Y_2O_3/Ge$  and (b) HfTiO/Ge. IL in (b) indicates a layer (consisting of  $GeO_x$  or GeTiO) grown at the HfTiO/Ge interface during the postdeposition annealing.

clearly shown that the  $Y_2O_3/Ge$  interface is abrupt, smooth, and  $\text{GeO}_x$ -free, similar to the Y<sub>2</sub>O<sub>3</sub>/Ge interface in Ref. 11. The absence of  $\text{GeO}_x$  should be attributed to the stability of the  $Y_2O_3$  interlayer in contact with the Ge substrate. However for the HfTiO/Ge MOS capacitor annealed in N2 ambient in Fig. 1(b), there is an obvious layer grown at the HfTiO/Ge interface, which consists of GeOx or GeTiO compound.<sup>12</sup> Figure 2 shows the C-V and I-V curves of the N2 sample and also its counterpart without PDA (denoted as as-deposit sample). The distortion and hysteresis of the C-Vcurve for the as-deposited sample indicate interface and border traps, respectively. Clearly for the N2 sample, both are reduced due to reduction of border and interface traps after PDA. Moreover, the C-V curve of the N2 sample is shifted to the right and closer to the ideal CV curve, which is associated with the reduction of interfacial defects after PDA. The gate leakage current is also greatly reduced after PDA, as shown in the inset of Fig. 2, implying enhanced interface quality as well as improved bulk quality after the PDA.

Figure 3 shows the *C-V* curves for the non-stacked (HfTiO) and stacked (HfTiO/Y<sub>2</sub>O<sub>3</sub>) samples. There is a small bump in the depletion region for the non-stacked sample, indicating some interfacial defects, while no such distortion occurs for the stacked sample. This could be explained by the fact that Y<sub>2</sub>O<sub>3</sub> has good interface properties with Ge, as mentioned above. Furthermore, Y<sub>2</sub>O<sub>3</sub> can act as a barrier layer, which prevents Ge out-diffusion or Ti/Hf in-diffusion,<sup>11</sup> thus suppressing the interfacial defects. The values of capacitance equivalent thickness (CET), flat-band voltage ( $V_{\rm fb}$ ), oxide-charge density ( $Q_{\rm ox}$ ), and interface-state density near midgap ( $D_{\rm it}$ ) estimated from the HF *C-V* curve by the Terman's method<sup>13</sup> are listed in Table I. The CET of the stacked sample is smaller than that of the non-stacked



FIG. 2. High-frequency C-V curves for the N2 and the as-deposit samples  $(C_{ox}$  is the capacitance in the accumulation region). The inset shows their gate-leakage current vs gate voltage.



FIG. 3. High-frequency C-V curves for the stacked and non-stacked samples. The inset shows their gate-leakage current vs gate voltage.

sample, which should be due to suppressed growth of GeO<sub>x</sub>, as shown in Fig. 1(a). However, for the non-stacked sample shown in Fig. 1(b), there is an interlayer at the HfTiO/Ge interface, made of  $GeO_x$  or Ge–Ti–O compound. As a result, the stacked sample has lower  $D_{it}$  than the non-stacked sample, ascribed to suppressed growth of  $GeO_x$  and thus improved interface quality. Another reason for the smaller  $D_{it}$  is the passivation effects of the  $Y_2O_3$  interlayer, which could function as a barrier layer for suppressing the Ge, Hf, and Ti diffusions.<sup>11</sup>  $Q_{ox}$  is negative for the two samples and is possibly due to the negative charges resulted from the breaking of the Hf–O bonds in the HfTiO dielectric.<sup>14</sup> The dielectric constant can be calculated by  $k_{die} = \varepsilon_{sio_2} \times t_{die}/CET$ , where  $\varepsilon_{sio_2}$  is the relative permittivity of SiO<sub>2</sub> and  $t_{die}$  is the physical thickness of the dielectric. The stacked sample is found to have a larger dielectric constant than the non-stacked sample (24.4 versus 19.5) due to the suppressed growth of low-k GeO<sub>v</sub>.

The inset of Fig. 3 shows the gate leakage properties of the two samples. It is seen that the stacked sample has smaller gate leakage than the non-stacked sample (8.4  $\times 10^{-6}$  A/cm<sup>2</sup> versus  $2.54 \times 10^{-4}$  A/cm<sup>2</sup> at  $V_g = V_{\rm fb} + 1$  V). This should be due to reduced interface traps and thus reduced trap-assisted gate leakage, as mentioned above. Figure 4 shows the *C-V* curves of the two samples under different frequencies. At low frequency, some of the traps could follow the change of the applied voltage ( $V_g$ ), and thus generate additional capacitance.<sup>15</sup> There is a big ledge in the depletion region for the non-stacked sample, which should be due to a large quantity of interface states. However for the stacked sample, the *C-V* curve has no such ledge in the depletion region and also less frequency dispersion, implying less interface states.

A high-field stress (10 MV/cm) is imposed on the capacitors biased in the accumulation region for 3600 s to examine the reliability of the samples. The leakage current and *C-V* curves are measured for the samples before and after the stress. The changes of gate leakage (at  $V_g = V_{fb} + 1$  V) and

TABLE I. Parameters of the Ge MOS capacitors.  $t_{die}$  is the physical thickness of gate dielectric measured by ellipsometry.

| Sample      | CET<br>(nm) | $V_{\rm fb}$ (V) | $D_{\rm it}$ at midgap<br>(cm <sup>-2</sup> eV <sup>-1</sup> ) | $Q_{\rm ox}$<br>(cm <sup>-2</sup> ) | t <sub>die</sub><br>(nm) | k    |
|-------------|-------------|------------------|----------------------------------------------------------------|-------------------------------------|--------------------------|------|
| Non-stacked | 2.0         | 0.27             | $4.3 \times 10^{12}$                                           | $-2.2 \times 10^{12}$               | 10.02                    | 19.5 |
| Stacked     | 1.6         | 0.14             | $7.1 \times 10^{11}$                                           | $-1.3 \times 10^{12}$               | 9.96                     | 24.4 |

Downloaded 01 Feb 2011 to 147.8.21.201. Redistribution subject to AIP license or copyright; see http://apl.aip.org/about/rights\_and\_permissions



FIG. 4. C-V curves measured under different frequencies for the non-stacked sample and stacked sample.

flatband voltage are  $4.5 \times 10^{-5}$  A/cm<sup>2</sup> and 0.16 V, respectively, for the non-stacked sample, and  $6.1 \times 10^{-6}$  A/cm<sup>2</sup> and 0.06 V, respectively, for the stacked sample. Clearly, the nonstacked sample has larger changes of  $J_g$  and  $V_{fb}$ , indicating more defect generation during the stress. This could be explained by the GeO<sub>x</sub> interlayer grown at the HfTiO/Ge interface, which is unstable and easy to be damaged by high-field stress, thus generating new defects. However for the stacked sample, the insertion of a Y<sub>2</sub>O<sub>3</sub> interlayer can effectively suppress the GeO<sub>x</sub> growth, thus resulting in less weak Ge–O bonds and a hardened interface. Consequently, the stacked sample with a Y<sub>2</sub>O<sub>3</sub> interlayer has excellent reliability under high-field condition.

In summary, rare-earth oxide  $Y_2O_3$  is investigated as a passivation layer in *n*-Ge MOS capacitors with high-*k* HfTiO gate dielectric. The  $Y_2O_3$  interlayer can improve the electrical characteristics in terms of less *C-V* frequency dispersion, smaller gate leakage, and less interface states. The involved mechanism lies in the barrier role of the  $Y_2O_3$  interlayer, which effectively blocks the interdiffusions of Ge, Hf, and Ti, thus suppressing the growth of unstable GeO<sub>x</sub> and improving the interface quality. In addition, the reliability of Ge MOS capacitors with a  $Y_2O_3$  interlayer is also improved, i.e., smaller flatband-voltage shift and less gate-leakage increase after high-field stressing. The possible reason is that the  $Y_2O_3$  interlayer has good interface quality with Ge, thus increasing the resistance of the interface against high-field stressing. In a word,  $Y_2O_3$  should be a promising interlayer material for passivating the Ge surface of Ge MOS devices.

This work is financially supported by the Research Grants Council (RGC) of Hong Kong Special Administrative Region (HKSAR), China, under Project No. HKU 713308E and the University Development Fund (Nanotechnology Research Institute, 00600009) of The University of Hong Kong.

- <sup>1</sup>C. O. Chui, H. Kim, P. C. McIntyre, and K. C. Saraswat, IEEE Electron Device Lett. **25**, 274 (2004).
- <sup>2</sup>N. Wu, Q. Zhang, C. Zhu, C. C. Yeo, S. J. Whang, D. S. H. Chan, M. F. Li, B. J. Cho, A. Chin D.-L. Kwong, A. Y. Du, C. H. Tung, and N. Balasubramanian, Appl. Phys. Lett. **84**, 3741 (2004).
- <sup>3</sup>C. X. Li, P. T. Lai, and J. P. Xu, Microelectron. Eng. 84, 2340 (2007).
- <sup>4</sup>F. Gao, S. J. Lee, J. S. Pan, L. J. Tang, and D.-L. Kwong, Appl. Phys. Lett. **86**, 113501 (2005).
- <sup>5</sup>D. P. Brunco, A. Dimoulas, N. Boukos, M. Houssa, T. Conard, K. Martens, C. Zhao, F. Bellenger, M. Caymax, M. Meuis, and M. M. Heyns, J. Appl. Phys. **102**, 024104 (2007).
- <sup>6</sup>G. Mavrou, S. Galata, P. Tsipas, A. Sotiropoulos, Y. Panayiotatos, A. Dimoulas, E. K. Evangelou, J. W. Seo, and Ch. Dieker, J. Appl. Phys. **103**, 014506 (2008).
- <sup>7</sup>J. P. Xu, X. F. Zhang, C. X. Li, and P.T. Lai, IEEE Electron Device Lett. **29**, 1155 (2008).
- <sup>8</sup>G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. **89**, 5243 (2001).
- <sup>9</sup>Y. Zhao, K. Kita, K. Kyuno, and A. Toriumi, Appl. Phys. Lett. **94**, 042901 (2009).
- <sup>10</sup>K. H. Kwon, K. L. Chang, J. K. Yang, S. G. Choi, H. J. Chang, H. Jeon, and H.-H. Park, Microelectron. Eng. 85, 1781 (2008).
- <sup>11</sup>L. K. Chu, W. C. Lee, M. L. Huang, Y. H. Chang, L. T. Tung, C. C. Chang, Y. J. Lee, J. Kwo, and M. Hong, J. Cryst. Growth **311**, 2195 (2009).
- <sup>12</sup>C. X. Li, X. Zou, P. T. Lai, J. P. Xu, and C. L. Chan, Microelectron. Reliab. 48, 526 (2008).
- <sup>13</sup>L. M. Terman, Solid-State Electron. 5, 285 (1962).
- <sup>14</sup>A. Paskaleva, A. J. Bauer, M. Lemberger, and S. Zürcher, J. Appl. Phys. 95, 5583 (2004).
- <sup>15</sup>S. Z. Sze, *Physics of Semiconductor Devices*, 2nd ed. (Wiley, New Delhi, 1983).