

The HKU Scholars Hub





| Title       | Comparative study of HfTa-based gate-dielectric Ge metal-oxide-<br>semiconductor capacitors with and without AION interlayer |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Author(s)   | Xu, JP; Zhang, XF; Li, CX; Chan, CL; Lai, PT                                                                                 |  |  |  |
| Citation    | Applied Physics A: Materials Science And Processing, 2010, v.<br>99 n. 1, p. 177-180                                         |  |  |  |
| Issued Date | 2010                                                                                                                         |  |  |  |
| URL         | http://hdl.handle.net/10722/124018                                                                                           |  |  |  |
| Rights      | The original publication is available at www.springerlink.com                                                                |  |  |  |

# Comparative Study of HfTa-based gate-dielectric Ge metal–oxide–semiconductor capacitors with and without AlON interlayer

J.P. Xu · X.F. Zhang · C.X. Li · C.L. Chan · P.T. Lai

Received: 30 March 2009 / Accepted: 5 November 2009 / Published online: 25 November 2009 © Springer-Verlag 2009

**Abstract** The electrical properties and high-field reliability of HfTa-based gate-dielectric metal-oxide-semiconductor (MOS) devices with and without AlON interlayer on Ge substrate are investigated. Experimental results show that the MOS capacitor with HfTaON/AlON stack gate dielectric exhibits low interface-state/oxide-charge densities, low gate leakage, small capacitance equivalent thickness ( $\sim 1.1$  nm), and high dielectric constant ( $\sim$ 20). All of these should be attributed to the blocking role of the ultrathin AlON interlayer against interdiffusions of Ge, Hf, and Ta and penetration of O into the Ge substrate, with the latter effectively suppressing the unintentional formation of unstable poorquality low-k GeO<sub>x</sub> and giving a superior AlON/Ge interface. Moreover, incorporation of N into both the interlayer and high-k dielectric further improves the device reliability under high-field stress through the formation of strong Nrelated bonds.

#### 1 Introduction

Germanium (Ge) is a promising alternative candidate for future channel material because of its  $4 \times$  higher mobility for

J.P. Xu · X.F. Zhang

C.X. Li · C.L. Chan · P.T. Lai (⊠) Department of Electrical & Electronic Engineering, The University of Hong Kong, Pokfulam Road, Hong Kong, Hong Kong e-mail: laip@eee.hku.hk Fax: +852-25598738 hole and  $2 \times$  higher mobility for electron comparing to silicon [1-3]. However, unlike Si oxide, the thermodynamically unstable and soluble Ge oxide hinders the development of high-performance Ge metal-oxide-semiconductor field-effect transistor (MOSFET). A thin germanium oxynitride  $(\text{GeO}_x N_y)$  interlayer formed by rapid thermal nitridation or low-temperature plasma nitridation prior to deposition of high-k dielectric has been demonstrated to improve the interface properties of Ge MOS devices [4–6]. Bai et al. [7] have shown that surface nitridation can suppress  $GeO_x$  growth and hence achieve a small equivalent oxide thickness (EOT) with low leakage current, while HfO2 gate-dielectric Ge MOS capacitor without surface nitridation exhibited both large EOT and high leakage current density. Although a stable and smooth interface with improved electrical properties has been obtained by inserting a thin  $GeO_x N_y$  layer between high-k dielectric and germanium substrate, lower k value of  $\text{GeO}_{x}N_{y}$  interlayer limits further scalability of Ge MOS devices. Recently, to avoid the lowk GeO<sub>x</sub> interlayer, Kim et al. [8] have demonstrated that atomic layer deposition of insulating nitride layers (AlN:  $k \sim 9$  and Hf<sub>3</sub>N<sub>4</sub>:  $k \sim 20$ ) on Ge prior to high-k oxide formation could effectively passivate the Ge surface and increase the k value of gate dielectrics. In fact, AlN is easy to react with oxygen to form Al oxynitride [9]. So, oxidation of AlN would happen probably prior to Ge oxidation, thus effectively suppressing the formation of  $\text{GeO}_x$ . In this work, using reactive sputtering method, we comparatively study the electric properties and microstructures of HfTa-based gate dielectrics with and without an AlON interlayer. Ta is intentionally added to improve the crystallization temperature and dielectric constant of Hf-based oxide and oxynitride [10]. Improved electrical properties are obtained for the samples with AlON interlayer as compared to those without it.

Department of Electronic Science & Technology, Huazhong University of Science and Technology, Wuhan 430074, People's Republic of China

### 2 Experiments

N-type (100) Ge wafers with a resistivity of 0.040~ 0.047  $\Omega$  cm were cleaned using trichloroethylene, acetone, and ethanol and rinsed with DI water for several times, followed by 15-s diluted HF (1:50) dipping and 15-s DI water rinse for five cycles to remove Ge native oxide. After drying in N<sub>2</sub>, the wafers were immediately transferred into Denton Vacuum Discovery Deposition System. First, a ~1-nm  $AlN_x$  interlayer was deposited by reactive sputtering of Al in an Ar/N<sub>2</sub> (12:18) ambient followed by the deposition of a 5-nm HfTaO or HfTaN by cosputtering of Ta and Hf in an Ar/O<sub>2</sub> (24:3) or Ar/N<sub>2</sub> (24:6) ambient, respectively (denoted as HfTaO/AlON or HfTaON/AlON samples). For deposition of HfTaN, a larger N2 ratio was used to incorporate more nitrogen in the dielectric. For comparison, a 5-nm HfTa or HfTaN was directly deposited on the cleaned Ge substrate without the  $AlN_x$  interlayer to form the control samples (denoted as HfTaO or HfTaON samples). A post-deposition annealing (PDA) was carried out in wet N<sub>2</sub> (500 ml/min) at 500°C for 5 min to transform the films into oxides or oxynitrides (i.e., HfTaO, HfTaON and AlON) by using the oxygen in the water vapor [11]. The wet-N<sub>2</sub> atmosphere was realized by bubbling pure N<sub>2</sub> through deionized water at 95°C with a flow rate of 500 ml/min. Subsequently, Al was evaporated and patterned by lithography as gate electrode with an area of  $A = 7.85 \times 10^{-5}$  cm<sup>-2</sup>. Finally, forming-gas annealing was performed at 280°C for 20 min.

High-frequency (HF, 1-MHz) capacitance–voltage (C-V)characteristics were measured at room temperature using HP4284A precision LCR meter. Gate-leakage current was measured by HP4156A precision semiconductor parameter analyzer. Structure of the films was determined by transmission electron microscopy (TEM). Physical thickness of the gate dielectrics was determined by a multiwavelength ellipsometer and TEM. A high-field stress at 10 MV/cm for 3600 s, with the capacitors biased in accumulation by HP 4156A precision semiconductor parameter analyzer, was used to examine device reliability in terms of gate-leakage increase and flat-voltage  $(V_{\rm fb})$  shift after the stress. All electrical measurements were carried out under light-tight and electrically-shielded conditions.

#### 3 Results and discussion

Typical HF C-V curves of the MOS capacitors with and without AlON interlayer, measured at 1 MHz and 100 kHz, are shown in Fig. 1. As can be seen, small frequency dispersion is observed except for the HfTaO sample implying lower interface-state density. The accumulation capacitance or oxide capacitance ( $C_{ox}$ ), physical oxide thickness ( $t_{phys}$ ), capacitance equivalent thickness (CET), and equivalent k value (=  $C_{\text{ox}} t_{\text{phys}} / \varepsilon_0 A$ ) for the samples are extracted from the HF C-V curves and listed in Table 1. A distortion is observed in the region from depletion to inversion of the C-V curves for the two samples without the AlON interlayer (especially for the HfTaO sample) but does not exist for the two samples with the AlON interlayer. This difference is obviously associated with the AlON interlayer. For the HfTaO sample, significant interfacial defects are probably created due to formation of  $GeO_x$  or strong interdiffusion and reaction between the HfTaO dielectric and Ge substrate due to the absence of the AlON interlayer, which is illustrated to some extent by the rough interface shown in Fig. 2b, while a smooth and distinct interface is formed for the HfTaO/AlON stack gate dielectric due to the blocking role of the AION interlayer against interdiffusion of species



Fig. 1 Typical high-frequency (1 MHz) C-V curve of the Ge MOS capacitors with and without AION interlayer. The solid line is the ideal HF C-V curve

Table 1 Parameters of the Ge MOS capacitors extracted from HF C-V curves and physical thicknesses tphys's of the high-k and interfacial layers determined from TEM images (the second value for the HfTaO and HfTaON samples is for the unintentional  $GeO_x$  interfacial layer)

| Sample                                     | HfTaO/AlON            | HfTaON/AlON         | HfTaO               | HfTaON                |
|--------------------------------------------|-----------------------|---------------------|---------------------|-----------------------|
| $C_{\rm ox}$ (pF)                          | 225                   | 243                 | 181                 | 195                   |
| t <sub>phys</sub> (nm)                     | 5.00/0.88             | 5.08/0.81           | 5.06/0.90           | 5.14/0.92             |
| CET (nm)                                   | 1.2                   | 1.1                 | 1.5                 | 1.4                   |
| Equivalent k                               | 19.0                  | 20.9                | 15.4                | 17.0                  |
| $D_{\rm it}~({\rm eV}^{-1}~{\rm cm}^{-2})$ | $7.5 	imes 10^{11}$   | $7.4 	imes 10^{11}$ | $2.5 	imes 10^{12}$ | $1.6\times 10^{12}$   |
| $Q_{\rm ox}~({\rm cm}^{-2})$               | $-1.7 \times 10^{12}$ | $-1.6\times10^{12}$ | $-2.2\times10^{12}$ | $-2.2 \times 10^{12}$ |





(see Fig. 2a). Therefore, it can be suggested that the AlON interlayer can effectively block the interdiffusion and reaction between the HfTa-based dielectric and Ge substrate and thus effectively passivate the Ge surface. It should be noted that  $C_{\text{ox}}$  of the oxynitrides is larger than that of their oxide counterparts, which leads to larger k value for the oxynitrides (e.g., the largest k value of 20.9 and the smallest CET of 1.1 nm for the TaHfON/AlON sample) than the oxides (k = 15.4 and CET = 1.5 nm for the HfTaO sample) under almost the same physical thickness. Similar phenomenon is also mentioned by Lysaght et al. [12]. From the TEM images in Fig. 2, it is can be seen that no crystallization occurs in the dielectrics, which is probably attributed to the breaking of the periodic crystal arrangement or the inhibition of continuous crystal growth in the gate dielectric by incorporating Ta into Hf-based oxide or oxynitride, thus increasing the crystallization temperature [10] and improving the thermal stability of the gate stack. The equivalent oxide-charge density  $(Q_{\text{ox}} = -C_{\text{ox}}(V_{\text{fb}} - \varphi_{\text{ms}})/q$ , where the work-function difference  $\varphi_{ms}$  between Al gate and n-Ge substrate is calculated to be 0.0706 V) and the interface-state density near midgap  $(D_{it})$  estimated by the Terman's method [13] are also listed in Table 1. As compared to the control samples,  $D_{\rm it}$  is obviously reduced by inserting a thin AlON interlayer between the high-k gate dielectric and Ge substrate. Moreover, smaller  $Q_{ox}$  is also obtained for the two samples with the AlON interlayer comparing to the control samples, especially for the HfTaON/AION sample. These demonstrate that the AlON interlayer plays a key role as a barrier against penetration of oxygen into the Ge substrate and outdiffusion of Ge during the high-temperature annealing, greatly suppressing the formation of a  $\text{GeO}_x$  interlayer and thus reducing  $D_{\rm it}$  and  $Q_{\rm ox}$ . The negative  $Q_{\rm ox}$  should be mainly related to the wet-annealing ambient [14]. The origin of the negative charges might be OH<sup>-</sup>, which cannot diffuse out from the interface at an annealing temperature below 550°C [15].



**Fig. 3** Gate leakage current density of the Ge MOS capacitors, with  $J_g @V_{\text{fb}} + 1 \text{ V}$  vs. *CET* shown in the *inset* 

Figure 3 shows the gate leakage properties of the samples. The two samples with the AION interlayer have lower leakage current than their control samples, while the leakage current of the oxynitride samples is smaller than their oxide counterparts, with the smallest and largest leakage current densities  $(5.9 \times 10^{-3} \text{ and } 8.9 \times 10^{-2} \text{ A cm}^{-2} \text{ at } V_g = V_{\text{fb}} + 1 \text{ V})$  for the HfTaON/AION and HfTaO samples, respectively. It was reported that the incorporation of nitrogen into high-*k* dielectrics could reduce gate leakage current by inhibiting interdiffusion of species and changing local coordination of high-*k* material and thus suppressing onset of crystallization [12]. Therefore, the smaller leakage current for the oxynitride samples should be ascribed to N incorporation.

A high-field stress at 10 MV/cm [=  $(V_g - V_{fb})/t_{phys}$ ] for 3600 s, with the capacitors biased at accumulation, is used to examine the reliability of the samples. The  $I_g-V_g$  property is measured before and after stressing the samples, as



Fig. 4 Gate-leakage increase of the Ge MOS capacitors after a high-field stressing at 10 MV/cm for 3600 s, with the samples biased at accumulation. The *inset* shows the flat-band-voltage shift of these samples after the stress

shown in Fig. 4. The  $V_{\rm fb}$  shift after stress is extracted from the HF *C*–*V* curves measured before and after stressing and is shown in the insert of Fig. 4. Increases of the leakage current and flat-band voltage after the stress are larger for the control samples than the samples with the AlON interlayer due to growth of an unstable GeO<sub>x</sub> at the high-*k* dielectric/Ge interface of the former. Among the samples, the HfTaON/AlON sample exhibits the best reliability due to the formation of strong N-related bonds by significant incorporation of N in both the interlayer and high-*k* gate dielectric.

## 4 Conclusions

In conclusion, a thin AlON interlayer between high-k dielectric and Ge substrate deposited by reactive sputtering can give largely improved device performances due to its strong barrier role against species diffusions of Hf, Ta, Ge, and O and its good interface properties with the Ge substrate. Moreover, the electrical properties and high-field reliability of the devices are further improved by using nitrided high-k dielectric due to N incorporation and thus formation of

strong N-related bonds. Therefore, the HfTaON/AlON stack dielectric is a promising gate structure for making high-performance Ge-based MOSFET.

Acknowledgements This work is financially supported by the National Natural Science Foundation of China (Grant No. 60776016), the Research Grant Council of the Hong Kong Special Administrative Region (HKSAR), China (Project No. HKU 713308E), and the University Development Fund (Nanotechnology Research Institute, 00600009) of the University of Hong Kong.

## References

- A. Ritenour, S. Yu, M.L. Lee, N. Lu, Wu. Bai, A. Pitera, E.A. Fitzgerald, D.L. Kwong, D.A. Antoniadis, in *IEEE IEDM Digest*, Washington, DC, USA, December 8–10, 2003, p. 18.2.1
- P. Zimmerman, G. Nicholas, B. De Jaeger, B. Kaczer, A. Stesmans, L.-A. Ragnarsson, D.P. Brunco, F.E. Leys, M. Caymax, G. Winderickx, K. Opsomer, M. Meuris, M.M. Heyns, in *IEEE IEDM Digest*, San Francisco, USA, December 10–13, 2006, p. 655
- S. Joshi, C. Krug, D. Heh, H.J. Na, H.R. Harris, J.W. Oh, P.D. Kirsch, P. Majhi, B.H. Lee, H.-H. Tseng, R. Jammy, J.C. Lee, S.K. Banerjee, IEEE Electron. Dev. Lett. 28, 308 (2007)
- C.O. Chui, H. Kim, D. Chi, P.C. McIntyre, K.C. Saraswat, IEEE Trans. Electron. Dev. 53, 1509 (2006)
- 5. C.X. Li, P.T. Lai, J.P. Xu, Microelectron. Eng. 84, 2340 (2007)
- Q.C. Zhang, N. Wu, C.X. Zhu, Jpn. J. Appl. Phys. 43, L1208 (2004)
- W.P. Bai, N. Lu, J. Liu, A. Ramirez, D.L. Kong, D. Wristers, A. Ritenour, L. Lee, D. Antoniadis, in *VLSI Tech. Dig.*, Honolulu, USA, June 11–13, 2002, p. 121
- K.H. Kim, R.G. Gordon, A. Ritenour, D.A. Antoniadis, Appl. Phys. Lett. 90, 212104 (2007)
- F. Gao, S.J. Lee, J.S. Pan, J. Tang, D.-L. Kwong, Appl. Phys. Lett. 86, 113501 (2005)
- X. Yu, C. Zhu, M.F. Li, A. Chin, A.Y. Du, W.D. Wang, D.L. Kwong, Appl. Phys. Lett. 85, 2893 (2004)
- K. Muraoka, in 13th IEEE international Conference on Advanced Thermal Processing of Semiconductors (2005), p. 37
- P.S. Lysaght, J. Barnett, G.I. Bersuker, J.C. Woicik, D.A. Fischer, B. Foran, H.H. Tseng, R. Jammy, J. Appl. Phys. 101, 024105 (2007)
- E.H. Nicollian, J.R. Brews, *MOS Physics and Technology* (Wiley, New York, 1982)
- J.P. Xu, P.T. Lai, C.X. Li, X. Zou, C.L. Chan, IEEE Electron. Dev. Lett. 27, 439 (2006)
- H. Yano, F. Katafuchi, T. Kimoto, H. Matsunami, IEEE Trans. Electron. Dev. 46, 504 (1999)