

The HKU Scholars Hub



| Title       | Improved electrical properties of metal-oxide-semiconductor capacitor with HfTiON gate dielectric by using HfSiON interlayer |
|-------------|------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Xu, JP; Ji, F; Li, CX; Lai, PT; Guan, JG; Liu, YR                                                                            |
| Citation    | Applied Physics Letters, 2007, v. 91 n. 15                                                                                   |
| Issued Date | 2007                                                                                                                         |
| URL         | http://hdl.handle.net/10722/57453                                                                                            |
| Rights      | Creative Commons: Attribution 3.0 Hong Kong License                                                                          |

# Improved electrical properties of metal-oxide-semiconductor capacitor with HfTiON gate dielectric by using HfSiON interlayer

## J. P. Xu and F. Ji

Department of Electronic Science and Technology, Huazhong University of Science and Technology, Wuhan 430074, People's Republic of China

# C. X. Li and P. T. Lai<sup>a)</sup>

Department of Electrical and Electronic Engineering, the University of Hong Kong, Pokfulam Road, Hong Kong

### J. G. Guan

State Key Laboratory of Advanced Technology for Materials Synthesis and Processing, Wuhan University of Science and Technology, Wuhan 430070, People's Republic of China

#### Y. R. Liu

Institute of Polymer Optoelectronic Materials and Devices, South China University of Technology, Guangzhou 510640, People's Republic of China and The School of Physics Science andam Technology, South China University of Technology, Guangzhou 510640, People's Republic of China

(Received 17 August 2007; accepted 23 September 2007; published online 10 October 2007)

Metal-oxide-semiconductor (MOS) capacitor with HfTiON/HfSiON stack structure as high-*k* gate dielectric is fabricated, and its electrical properties are compared with those of a similar device with HfTiON only as gate dielectric. Experimental results show that the device with HfTiON/HfSiON gate dielectric exhibits better interface properties, lower gate leakage current, and enhanced high-field reliability. All these improvements should be attributed to the fact that the HfSiON buffer layer effectively blocks the diffusion of Ti atoms to the Si substrate, thus resulting in a SiO<sub>2</sub>/Si-like HfSiON/Si interface. © 2007 American Institute of Physics. [DOI: 10.1063/1.2798248]

The development of alternative high-k gate dielectrics future complimentary metal-oxide-semiconductor for (CMOS) devices is indispensable for achieving both low leakage current and small equivalent oxide thickness.<sup>1</sup> Recently, Hf oxide and Hf silicate have been receiving more and more attention for the forthcoming CMOS technologies.<sup>2–4</sup> However, the k values of Hf oxide and silicate are not high enough to satisfy the requirements of highk gate dielectric. So, titanium was added into Hf oxide and silicate to increase the k value because both Ti oxide and silicate have higher dielectric constant.<sup>5</sup> As a result, HfTiON is a promising high-k gate dielectric for small MOS devices. Besides small band offset with Si, the small bandgap<sup>6,7</sup> and poor thermodynamic stability<sup>8,9</sup> of titanium oxide compared to hafnium oxide suggest that a buffer layer should be used to isolate the Ti atoms in HfTiON from the Si substrate. It is well known that N-incorporated Hf silicate can suppress phase separation and microcrystallization, thus increasing the k value and decreasing the leakage current.<sup>10</sup> In this work, a stack structure of HfTiON on HfSiON is designed and fabricated as the high-k gate dielectric of MOS device. Experimental results show that excellent electrical properties and reliability can be obtained for the stack gate dielectric structure.

MOS capacitor with HfTiON/HfSiON stack gate dielectric (denoted as the stack sample) was fabricated on (100)oriented *n*-type Si wafers with a doping concentration of 2  $\times 10^{17}$  cm<sup>-3</sup>. After RCA cleaning, the wafers were put in diluted HF for 1 min to remove the native SiO<sub>2</sub>. Then, the wafers were immediately loaded into the vacuum chamber of a sputtering system made by DENTON Corporation. A HfN film (~2 nm) was deposited at room temperature by the sputtering of a Hf target at 25 W rf power in an Ar/N<sub>2</sub> (=24/6) ambient. Igniting pressure and sputtering pressure were 60 and 6.6 mTorr, respectively. Then, HfTiN was deposited at room temperature through cosputtering of Hf at 25 W rf power and Ti at 33 W dc power in the same ambient and pressure as for the deposition of HfN. Next, the sample was transferred to a postdeposition annealing (PDA) system. The PDA was performed in N<sub>2</sub> (500 ml/min) at 700 °C for 30 s to oxidize the HfN and HfTiN films by consuming the residual oxygen in the N<sub>2</sub> ambient. During the PDA, Si out diffused into the buffer layer to form a HfSiON interlayer. A control sample with only HfTiON as gate dielectric (i.e., without the buffer layer, denoted as the control sample) was



FIG. 1. XPS of the stack sample.

**91**. 152905-1

Downloaded 27 Apr 2009 to 147.8.17.95. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Electronic mail: laip@eee.hku.hk

<sup>© 2007</sup> American Institute of Physics



FIG. 2. Typical high-frequency C-V curves of the two samples.

also fabricated. Then, Al was thermally evaporated and patterned using lithography technology as the gate electrode with an effective area of  $7.85 \times 10^{-5}$  cm<sup>2</sup>. Also, Al was evaporated as the back electrode of the MOS devices to decrease contact resistance. Finally, both samples were annealed at 400 °C for 25 min in forming gas with N<sub>2</sub>/H<sub>2</sub> =95/5.

High-frequency (1 MHz) *C-V* curves were measured at room temperature using HP4284A precision *LCR* meter. Flatband voltage ( $V_{\rm fb}$ ), and oxide-charge density ( $Q_{\rm ox}$ ) were extracted from the high-frequency *C-V* curves. The interfacestate density ( $D_{\rm it}$ ) at midgap was also extracted from the high-frequency *C-V* curve using the Terman method.<sup>11</sup> Highfield stress (2 MV/cm for 5000 s), with the capacitors biased in accumulation by HP4156A precision semiconductor parameter analyzer, was used to examine device reliability under high-field stress in terms of flatband-voltage shift ( $\Delta V_{\rm fb}$ ) and gate-leakage increase. All measurements were carried out under a light-tight and electrically shielded condition.

The physical thickness  $T_{ox}$  of the high-*k* gate dielectric is measured to be 7.8 nm by ellipsometry. Ti and Hf distribution profiles of the stack sample are analyzed by x-ray photoelectron spectroscopy (XPS), as shown in Fig. 1. Obviously, Ti sharply decreases near the HfTiON/HfSiON interface and cannot penetrate to the Si surface, resulting in little reaction between Ti and Si. The *C-V* curves of the stack and control samples are shown in Fig. 2. Since the stack sample has an interlayer of HfSiON with a *k* value lower than that of HfTiON, it exhibits slightly smaller accumulation capacitance compared to the control sample.

Electrical parameters of the two samples are extracted from the HF *C*-*V* curves and listed in Table I. The equivalent oxide-charge density ( $Q_{ox}$ ), including fixed charges, bordertrap charges, mobile-ion charges, and interface-state charges, is calculated according to  $Q_{ox}=-C_{ox}$  ( $V_{fb}-\phi_{ms}$ )/q, where  $\phi_{ms}$  is the work-function difference between aluminum and

TABLE I. Electrical properties of the samples.

| Sample  | $D_{\rm it} (10^{11} {\rm cm}^{-2} {\rm eV}^{-1})$ | $V_{\rm fb}~({ m V})$ | $Q_{\rm ox} \ (10^{11} \ {\rm cm^{-2}})$ | k    | CET (nm |
|---------|----------------------------------------------------|-----------------------|------------------------------------------|------|---------|
| Stack   | 2.15                                               | -0.11                 | 5.69                                     | 19.7 | 1.51    |
| Control | 8.27                                               | -0.20                 | 18.4                                     | 20.8 | 1.40    |



FIG. 3. Gate leakage current density of the two samples.

Si substrate;  $C_{ox}$  is oxide capacitance per unit area. For the control sample, large  $Q_{ox}$  implies that a large amount of defects are generated near the interface, probably due to the reaction of Ti with Si at the interface.<sup>9</sup> For the stack sample, the reaction is greatly suppressed due to the isolation role of the HfSiON interlayer ( $\sim 2$  nm), as shown in Fig. 1, resulting in smaller  $Q_{\rm ox}$ . Accordingly, a smaller  $V_{\rm fb}$  shift is observed for the stack sample (-0.11 V) than the control sample (-0.20 V). Capacitance equivalent thickness (CET) can be obtained from the C-V curve based on CET  $=k_0k_{SiO_2}/C_{ox}$ , where  $k_0$  and  $k_{SiO_2}$  are dielectric constants of vacuum and SiO<sub>2</sub>, respectively. As compared to the control sample, smaller accumulation capacitance of the stack sample means a slightly larger CET. Moreover, the suppressed reaction between Ti and Si means that the stack sample has a lower interface-state density  $(2.15 \times 10^{11})$  $\text{cm}^{-2} \text{ eV}^{-1}$ ) than the control sample  $(8.27 \times 10^{11} \text{ cm}^{-2} \text{ eV}^{-1})$ , due to the formation of a SiO<sub>2</sub>/Si-like interface (i.e., HfSiON/Si interface). The k value of the stack sample is only slightly lower than that of the control sample due to the existence of the HfSiON interlayer.

Gate leakage current is another important device parameter. To evaluate the gate leakage performance of the devices, the *I-V* curve is measured in both accumulation and inversion, as shown in Fig. 3. Oxide charges and especially inter-



FIG. 4. Increase of gate leakage current after high-field stressing. Downloaded 27 Apr 2009 to 147.8.17.95. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp



FIG. 5. Shift of flatband voltage ( $\Delta V_{\rm fb}$ ) during high-field stressing.

face states could be responsible for the leakage properties. Owing to its smaller  $Q_{ox}$  and  $D_{it}$ , the stack sample exhibits lower gate leakage current than the control sample.

A high-field stressing at 2 MV/cm  $[=(V_g - V_{fb})/T_{ox}$ , where  $V_g$  is gate voltage] for 5000 s is used to evaluate the reliability of the devices. After stressing, increase of gate leakage current and shift of flatband voltage for the two samples are shown in Figs. 4 and 5, respectively. Obviously, the stack sample has much better reliability than the control sample due to the formation of a hardened oxynitrided interface without titanium silicide.

In summary, MOS device with HfTiON/HfSiON stack gate dielectric is fabricated, and excellent electrical properties are obtained, with lower interface-state/oxide-charge densities, lower gate leakage current, and better high-field reliability, as compared to the control sample without the HfSiON buffer. This is attributed to the HfSiON interlayer which effectively prevents Ti from penetrating to the Si surface, and thus forms an oxynitrided and  $SiO_2/Si$ -like interface. Therefore, the HfTiON/HfSiON stack dielectric is a promising technology for preparing high-*k* gate-dielectric MOS devices with excellent electrical performances.

This work is financially supported by the National Natural Science Foundation of China (NSFC) under Grant No. 60376019, Open Foundation of State Key Laboratory of Advanced Technology for Materials Synthesis and Processing (Project No. WUT2006M02), and the University Development Fund (Nanotechnology Research Institute, 00600009) of the University of Hong Kong.

- <sup>1</sup>G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. **89**, 5243 (2001).
- <sup>2</sup>Y. Kim, G. Gebara, M. Freiler, and J. Barnett, Tech. Dig. Int. Electron Devices Meet. **2001**, 455.
- <sup>3</sup>S. J. Rhee, C. S. Kang, and C. H. Choi, Tech. Dig. Int. Electron Devices Meet. **2004**, 837.
- <sup>4</sup>K. Honda, A. Skaki, and M. Sakashita, Jpn. J. Appl. Phys., Part 1 43, 1571 (2004).
- <sup>5</sup>J. Mcpherson, J. Kim, A. Shanware, H. Mogual, and J. Rodriguez, Tech. Dig. - Int. Electron Devices Meet. **2002**, 633.
- <sup>6</sup>G. Lueovsk, Microelectron. Reliab. 43, 1417 (2003).
- <sup>7</sup>H. Huff, A. Hou, C. Lim, Y. Kim, J. Barnett, G. Bersuker, G. A. Brown, C. D. Young, P. M. Zeitzoff, J. Gutt, P. Lysaght, M. I. Gardner, and R. W.
- Murto, Microelectron. Eng. **69**, 152 (2003).
- <sup>8</sup>A. Shanware, M. R. Visokay, and J. J. Chambers, Tech. Dig. Int. Electron Devices Meet. **2001**, 137.
- <sup>9</sup>M. Li, Z. Zhang, S. A. Campbell, W. L. Gladfelter, M. P. Agustin, D. O. Klenov, and S. Stemmer, J. Appl. Phys. **98**, 054506 (2005).
- <sup>10</sup>M. Yamaguchi, T. Sakoda, H. Minakata, S. Xiao, Y. Morisaki, K. Ikeda, and Y. Mishima, IEEE Trans. Electron Devices **53**, 923 (2006).
- <sup>11</sup>L. M. Terman, Solid-State Electron. 5, 285 (1962).