

CORE



| Title       | Enhanced mobility for pentacene TFT built on NH3-annealed thermally grown SiO2                                                                                                                                                                                                                                                                                 |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Author(s)   | Kwan, MC; Cheng, KKH; Lai, PT; Che, CM                                                                                                                                                                                                                                                                                                                         |
| Citation    | The 2005 IEEE Conference on Electron Devices and Solid-State<br>Circuits (EDSSC), Hong Kong, 19-21 December 2005. In<br>Conference Proceedings, 2005, p. 567-570                                                                                                                                                                                               |
| Issued Date | 2006                                                                                                                                                                                                                                                                                                                                                           |
| URL         | http://hdl.handle.net/10722/45692                                                                                                                                                                                                                                                                                                                              |
| Rights      | ©2005 IEEE. Personal use of this material is permitted. However,<br>permission to reprint/republish this material for advertising or<br>promotional purposes or for creating new collective works for<br>resale or redistribution to servers or lists, or to reuse any<br>copyrighted component of this work in other works must be<br>obtained from the IEEE. |

# Enhanced Mobility for Pentacene TFT Built on NH<sub>3</sub>-Annealed Thermally Grown SiO<sub>2</sub>

M. C. Kwan, Kenneth K. H. Cheng, P. T. Lai and C. M. Che

Abstract – We have enhanced the mobility of pentacene OTFTs using NH<sub>3</sub>-annealed SiO<sub>2</sub> as gate dielectric and this annealing method is often applied in the semiconductor industry for inorganic transistors. The device has field-effect mobility higher than 0.5 cm<sup>2</sup>/Vs, with on/off current ratio larger than 10<sup>6</sup>, and subthreshold slope less than 2.5 V per decade. When compared with the control sample, which uses N<sub>2</sub>-annealed SiO<sub>2</sub>, the mobility of the proposed pentacene OTFT increases by over 50%.

## I. INTRODUCTION

In the past decade, organic thin-film transistor (OTFT) has been studied extensively [1] due to its potentially low-cost applications such as radio-frequency identification (RFID) and flexible, light-weight large-screen displays. Among all organic materials used to fabricate OTFT, pentacene is the most commonly used organic material to act as the active layer because of its high carrier mobility in OTFTs [2] and high stability in air. The performance of OTFT is determined by its mobility, which in turn is greatly influenced by the interface properties between the active layer and the dielectric layer. Octadecyltrichlorosilane (OTS) [3]-[5] and other materials [6]-[7] were used to modify the surface of the dielectric layer to enhance the OTFT mobility. In this work, we perform an ammonia (NH<sub>3</sub>) annealing after the growth of thermal SiO<sub>2</sub> in order to modify the surface of the SiO<sub>2</sub>. Our results show that the NH<sub>3</sub> annealing can increase the mobility of the pentacene OTFT by up to 58%.

#### **II. EXPERIMENTAL**

In our process, n-type silicon wafers were first cleaned using the standard RCA process. The wafers were then oxidized in dry oxygen at  $1100^{\circ}$ C for 200 minutes. This step was followed by either NH<sub>3</sub> or N<sub>2</sub> annealing at  $1100^{\circ}$ C for 60 minutes. The device fabricated on N<sub>2</sub>-annealed SiO<sub>2</sub> was for comparison purpose. The thickness of SiO<sub>2</sub> measured by F20 Thin-Film

M. C. Kwan, Kenneth K. H. Cheng, and P. T. Lai are with the Department of Electrical and Electronic Engineering, the University of Hong Kong, Pokfulam Road, Hong Kong,

C. M. Che is with the Department of Chemistry, the University of Hong Kong, Pokfulam Road, Hong Kong,

Measurement System (Filmetrics, Inc) was 274 nm for the NH<sub>3</sub>-annealed SiO<sub>2</sub> and 238 nm for the N<sub>2</sub>-annealed SiO<sub>2</sub>. Before pentacene deposition, the SiO<sub>2</sub> at the back of both wafers was removed using 20% HF solution. The back of the silicon wafers then acted as the gate of the OTFT. Pentacene was deposited using Edward Auto 306 thermal evaporator. During the pentacene deposition, the chamber pressure was kept at 10<sup>-6</sup> torr. and the deposition rate was about 1.3 nm per minute. The thickness of the pentacene thin film was 30 nm which was measured by a quartz-crystal thin-film thickness monitor. After pentacene deposition, gold source and drain contacts were evaporated onto the pentacene thin film through a shadow mask. The channel length (L) and channel width (W) were around 30  $\mu$  m and 300  $\mu$  m respectively. The electrical characteristics of OTFTs were measured by Hewlett Packard 4145B semiconductor parameter analyzer. The I-V characteristics of all OTFTs were measured at room temperature in dark environment. Fig. 1 shows the structure of the pentacene OTFT.

| Gold                           |  | Gold |  |  |
|--------------------------------|--|------|--|--|
| 30 nm pentacene                |  |      |  |  |
| 274 nm/238 nm SiO <sub>2</sub> |  |      |  |  |
| n-Si                           |  |      |  |  |

Fig. 1 Pentacene thin-film transistor structure. Top gold contacts for source and drain, while n-Si substrate for gate.

### **III. RESULTS AND DISCUSSION**

OTFT operates due to the field effect, which is similar to that in MOSFET. However, OTFT operates in the accumulation regime, not in the inversion regime as in MOSFET. In a p-type OTFT, when a negative voltage is applied to the gate terminal, positive charges or holes will accumulate at the interface between the dielectric layer and the organic active layer. If the applied negative voltage is large enough to accumulate a large amount of holes, then a conductive channel is formed and the OTFT is said to be in the "on state". The voltage required to turn on the OTFT is called the threshold voltage  $V_T$ .

Once the OTFT is on, applying a negative voltage to the drain terminal will lead to a current flow from the source terminal to the drain terminal due to the movement of holes. The drain current  $I_D$  in the linear and saturation regions is given by equation (1) and (2), respectively

$$I_{D} = \frac{W}{L} \mu C_{O} (V_{G} - V_{T} - \frac{V_{D}}{2}) V_{D}$$
(1)

$$I_{D} = \frac{W}{2L} \mu C_{O} (V_{G} - V_{T})^{2}$$
(2)

where  $V_D$  and  $V_G$  are the drain and gate voltages; W and L are the channel width and length;  $C_0$  is the capacitance per unit area of the insulator; and  $\mu$  is the carrier mobility.

The channel transconductance  $g_m$  in the linear and saturation regions are given by equation (3) and (4), respectively

$$g_m = \frac{\partial I_D}{\partial V_G} \bigg|_{V_D = cons \tan t} = \frac{W}{L} \mu C_O V_D$$
(3)

$$g_{m} = \frac{\partial I_{D}}{\partial V_{G}} \Big|_{V_{D} = cons \tan t} = \frac{W}{L} \mu C_{O} (V_{G} - V_{T})$$
(4)

The field-effect mobility  $\mu$  can be calculated from the slope of the plot of  $\sqrt{I_D}$  versus V<sub>G</sub> in the saturation regime. Fig. 2 shows the I-V characteristic curves of the OTFT with N<sub>2</sub>-annealed SiO<sub>2</sub>. This device has a channel length and width of 32  $\mu$  m and 297  $\mu$  m, respectively. The thicknesses of pentacene and SiO<sub>2</sub> are 30 nm and 238 nm respectively. The field-effect mobility in the saturation region is 0.33 cm<sup>2</sup>/Vs. The threshold voltage is -30.5 V and the subthreshold slope is 3.4 V/decade. The device has an on/off current ratio of 1.2x10<sup>6</sup>.



Fig. 2 FET characteristics of a pentacene thin-film transistor with a 238-nm film fabricated on N<sub>2</sub>-annealed SiO<sub>2</sub>/Si substrate. L = 32  $\mu$ m and W = 297  $\mu$ m. The field-effect mobility in the saturation region is 0.33 cm<sup>2</sup>/Vs at V<sub>D</sub> = -80 V. (a) I<sub>D</sub> versus V<sub>D</sub> characteristics. (b) I<sub>D</sub><sup>1/2</sup> versus V<sub>G</sub> characteristics.

Fig. 3 shows the I-V characteristic curves of the OTFT with NH<sub>3</sub>-annealed SiO<sub>2</sub>. This device has a channel length and width of 33  $\mu$  m and 266  $\mu$  m, respectively. The thicknesses of pentacene and oxynitride are 30 nm and 274 nm respectively. The field-effect mobility at saturation region is 0.53 cm<sup>2</sup>/Vs. The threshold voltage is -25.6 V and the subthreshold slope is 2.4 V/decade. The device has an on/off ratio of 1.3x10<sup>6</sup>.



Fig. 3 FET characteristics of a pentacene thin-film transistor with a 274-nm film fabricated on NH<sub>3</sub>-annealed SiO<sub>2</sub>/Si substrate. L = 33  $\mu$ m and W = 266  $\mu$ m. The field-effect mobility in the saturation region is 0.53 cm<sup>2</sup>/Vs at V<sub>D</sub> = -80 V. (a) I<sub>D</sub> versus V<sub>D</sub> characteristics. (b) I<sub>D</sub><sup>1/2</sup> versus V<sub>G</sub> characteristics.

When comparing the mobilities of these two devices, the mobility of OTFT with NH<sub>3</sub>-annealed SiO<sub>2</sub> is 60% higher than its counterpart. Under high temperature and in pure ammonia gas, oxygen atoms in SiO<sub>2</sub> layer are replaced by nitrogen atoms forming an oxynitride layer [8]. The nitrogen concentration decreases with the distance from the exposed SiO<sub>2</sub> surface [8]-[10]. The incorporation of N can reduce dangling bonds and mechanical stress, resulting in a passivated surface [11]. This provides a "better" surface for the deposition of the pentacene layer, and the pentacene layer could be formed with improved morphology. As a result, the field-effect mobility increases.

There is a 15% decrease in magnitude of the threshold voltage for the OTFT with  $NH_3$ -annealed  $SiO_2$  although it has a thicker gate dielectric. The decrease in threshold voltage may be due to the fact that hydrogen species in the oxynitride film induced by the  $NH_3$  annealing increase the trapping of electrons [12], which is equivalent to a built-in negative gate voltage. Therefore, the OTFT can be turned on by using smaller gate voltage.



Fig. 4 Mobility versus  $V_G$  in  $N_2$  (a) and in  $NH_3$  (b) at  $V_D = -80$  V.

Fig. 4 shows the relation between the field-effect mobility and gate voltage. At low gate voltage, the field-effect mobility increases with the gate voltage. This phenomenon can be explained by the multiple trapping and release (MTR) model developed by Thiais group [13]-[15]. In their model, the field-effect mobility is gate-bias dependent. When the gate bias is increased, the Fermi level gradually approaches the nearest delocalized band edge. There exist near the delocalized bands localized levels, which act as traps for charge carriers. At low gate bias, nearly all induced charges go to the localized levels, where their mobility is very low and do not contribute to charge transport. With an increase of the gate voltage, the Fermi level approaches the delocalized band and more traps are filled, which leads to an increase of the concentration of mobile carriers in the delocalized levels. As a result, the effective mobility increases. Fig. 4

shows that the maximum mobility reaches 0.33 cm<sup>2</sup>/Vs and 0.53 cm<sup>2</sup>/Vs for  $N_2$  annealed and NH<sub>3</sub> annealed respectively.

Further increase of the gate voltage will lead to a decrease in mobility in both cases. This may due to the fact that, at high gate voltage, too many carriers accumulate at the interface between the dielectric layer and the pentacene active layer. Scattering among carriers hinders the movement and results in lower mobility.

## **IV. CONCLUSION**

We have demonstrated a method commonly used in the semiconductor industry to modify the gate dielectric of OTFT for better device performance. The method is to do a NH<sub>3</sub> annealing after the growth of the SiO<sub>2</sub> dielectric. Results show that OTFT built on NH<sub>3</sub>-annealed SiO<sub>2</sub> has a mobility increased by over 50% to 0.5 cm<sup>2</sup>/Vs.

#### ACKNOWLEDGEMENT

This work is supported by the RGC of HKSAR, China (Project No. HKU 7158/04E) and the URC for Seed Fund for Strategic Research Theme of HKU. The authors wish to thank Mr. C. L. Chan for discussions on device fabrication.

#### REFERENCE

- [1] C. D. Dimitrakopoulos, S. Purushothaman, J. Kymissis, A. Callegair, and J. M. Shaw, "Low-Voltage Organic Transistors on Plastic Comprising High-Dielectric Contant Gate Insulators," *Science*, vol. 283, p.822, 1999.
- [2] Hagen Klauk, Marcus Halik, Ute Zschieschang, Gunter Schmid, Wolfgang Radlik, and Werner Weber, "High-mobility polymer gate dielectric pentacene thin film transistors," *Journal of Applied Physics*, vol. 92, p.5259, 2002.
- [3] Hagen Klauk, Marcus Halik, Ute Zschieschang, Gu nter Schmid, Wolfgang Radlik, and Werner Weber, "High-mobility polymer gate dielectric pentacene thin film transistors," *Journal of Applied Physics*, vol. 92, p.5259, 2002.
- [4] Y. Y. Lin, D. J. Gundlach, S. F. Nelson, and T. N. Jackson, "Stacked Pentacene Layer Organic Thin-Film Transistors with Improved Characteristics," *IEEE Electron Device Letters*, vol.. 18, p.606, 1997.
- [5] David J. Gundlach, Hagen Klauk, Chris D. Sheraw, Chung-Chen Kuo, Jiunn-Ru Huang, and Thomas N. Jackson, "High-Mobility, Low Voltage Organic Thin Film Transistors," *IEDM*, p.111, 1999.
- [6] Jong-Moo Kim, Joo-Won Lee, Jai-Kyeong Kim, Byeong-Kwon Jub, Jong-Seung Kim, Yun-Hi Lee, and Myung-Hwan Oh, "An organic thin-film transistor of high mobility by dielectric surface modification with organic molecule," *Applied Physics Letter*, vol. 85, p.6368, 2004.
- [7] Tommie Wilson Kelley, Larry D. Boardman, Timothy D. Dunbar, Dawn V. Muyres, Mark J. Pellerite, and Terry P. Smith, "High-Performance OTFTs Using Surface-Modified Alumina Dielectrics," J. Phys.

Chem. B, vol. 107, p.5877, 2003.

- [8] Takashi Ito, Tetsuo Nakamura, and Hajime Ishikawa, "Advantages of Thermal Nitride and Nitroxide Gate Films in VLSI Process," *IEEE TRANSACTIONS ON ELECTRON DEVICES*, Vol. ED-29, p.498, 1982.
- [9] Shuo-Tung Chang, N. M. Johnson, and S. A. Lyon, "Capture and tunnel emission of electrons by deep levels in ultrathin nitrided oxides on silicon," *Applied Physics Letters*, vol. 44, p.316, 1984.
- [10] R. Bashir, T. Su, J. M. Sherman, G. W. Neudeck, J. Denton, and A. Obeidat, "Reduction of sidewall defect induced leakage currents by the use of nitrided field oxides in silicon selective epitaxial growth isolation for advanced ultralarge scale integration," J. Vac. Sci. Technol. B, vol. 18, p.695, 2000.
- [11] D. A. Buchanan, "Scaling the gate dielectric: Materials, integration, and reliability," *IBM J. RES. DEVELOP*, vol. 43, p. 245, 1999.
- [12] Maurizio Severi and Maurizio Impronta, "Charge trapping in thin nitrided SiO<sub>2</sub> films," *Applied Physics Letters*, vol. 51, p.1702, 1987.
- [13] P. G. Le Comber and W. E. Spear, "Electronic Transport in Amorphous Silicon Films," *Physical Review Letters*, vol. 25, p.509, 1970.
- [14] Gilles Horowitz, "Organic Field-Effect Transistors," Advanced Materials, vol. 10, p.365, 1998.
- [15] Suyong Jung and Zhen Yao, "Organic field-effect transistors with single and double pentacene layers," *Applied Physics Letters*, vol. 86, p.083505, 2005.