The HKU Scholars Hub The University of Hong Kong 香港大學學術庫



| Title       | A novel technique of N2O-treatment on NH3-nitrided oxide as gate dielectric for nMOS transistors                                                                                                                                                                                                                                                               |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Author(s)   | Zeng, X; Lai, PT; Ng, WT                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Citation    | IEEE Transactions on Electron Devices, 1996, v. 43 n. 11, p.<br>1907-1913                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Issued Date | 1996                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| URL         | http://hdl.handle.net/10722/42734                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Rights      | ©1996 IEEE. Personal use of this material is permitted. However,<br>permission to reprint/republish this material for advertising or<br>promotional purposes or for creating new collective works for<br>resale or redistribution to servers or lists, or to reuse any<br>copyrighted component of this work in other works must be<br>obtained from the IEEE. |  |  |  |  |

# A Novel Technique of N<sub>2</sub>O-Treatment on NH<sub>3</sub>-Nitrided Oxide as Gate Dielectric for nMOS Transistors

Xu Zeng, Pui To Lai, Member, IEEE, and Wai Tung Ng, Member, IEEE

Abstract—A novel technique of  $N_2O$  treatment on  $NH_3$ -nitrided oxide is used to prepare thin gate oxide. Experiments on MOS capacitors and nMOSFET's with this kind of gate dielectric show that  $N_2O$  treatment is superior to conventional reoxidation step in suppressing both electron and hole trappings and interface trap creation under high-field stress. Interface hardness against hot-carrier bombardment and neutral electron trap generation are also improved. Thus,  $N_2O$  treatment on  $NH_3$ -nitrided oxide shows excellent electrical and reliability properties, while maintaining sufficiently high nitrogen concentration in gate oxide which offers good resistance to dopant penetration.

#### I. INTRODUCTION

OS VLSI circuits require devices with high quality thin gate and tunnelling oxides. The problems associated with charge flow under Fowler-Nordheim (F-N) and/or hot carrier injection through such oxides adversely affect device reliability, and are therefore of primary concern. In addition, good diffusion-barrier property is a key requirement for gate oxide, especially in dual-gate CMOS technology, where p<sup>+</sup> doped poly-Si gate pMOSFET's are used [1]. Therefore, various oxynitride dielectrics fabricated by different techniques have been extensively investigated in the past as an alternative to conventional SiO<sub>2</sub> in submicrometer MOS devices [2]-[15]. For example, NH<sub>3</sub> nitridation can introduce sufficiently high nitrogen concentration [N] at the Si/SiO2 interface which improves the interface hardness against hot-carrier bombardment. However, hydrogen-related species are also incorporated in the resulting oxides (NO), which introduce a large amount of electron traps and consequently increase electron trapping significantly [2]. Reoxidation of NH<sub>3</sub>-nitrided oxides (RONO) can only partially eliminate the nitridation-induced electron traps [2], [3]. Recently developed N<sub>2</sub>O-nitrided (N<sub>2</sub>ON) [4], [5] and N<sub>2</sub>O-grown (N<sub>2</sub>OG) [6] oxides eliminate hydrogenrelated species from processing environment, but these kinds of oxides may not contain sufficient nitrogen to prevent boron penetration from  $p^+$  doped poly-Si gate [7]. In this paper, a new technique, namely N2O treatment of NH3-nitrided oxides (N2ONO), is proposed. On the basis of preliminary study

Manuscript received November 13, 1995; revised April 22, 1996. The review of this paper was arranged by Editor D. P. Verret. This work was supported by the CRCG, the RGC, the Croucher Fundation, and the Li Ka Shing Foundation of Hong Kong University.

X. Zeng and P. T. Lai are with the Department of Electrical and Electronic Engineering, University of Hong Kong, Hong Kong.

W. T. Ng is with the Department of Electrical and Computer Engineering, University of Toronto, Toronto, Ont., Canada M5S 1A4.

Publisher Item Identifier S 0018-9383(96)07725-8.

[8], [9], the charge-trapping properties and device degradation under both F-N high-field stress and channel hot-carrier stress on MOS capacitors and nMOSFET's with this kind of oxide are studied comparatively in more detail with four other kinds of oxides, with emphasis on the comparison between the reoxidation step and N<sub>2</sub>O treatment.

## II. EXPERIMENTAL

MOS capacitors and nMOSFET's were fabricated on 6-8  $\Omega$ ·cm (100) p-type Si substrate using conventional n<sup>+</sup> polysilicon-gate MOS technology. The channel doping of nMOSFET's (~ $2 \times 10^{17}$  cm<sup>-3</sup>) was controlled by boron implant through a sacrificial oxide which was stripped after the implant. Then, five kinds of gate dielectrics were prepared according to the conditions listed in Table I. Note that the oxidation durations for the five gate dielectrics are slightly different in order to achieve similar thickness of resulting oxides. All gate oxides were finally annealed in N2 at 950  $^\circ\text{C}$ for 25 min. Polysilicon-gate, 450 nm-thick, was then deposited by LPCVD at 625 °C, followed by phosphorous diffusion at 950 °C and annealed in nitrogen at 960 °C for 20 min. Gates were defined by RIE etching. Al metallization and sintering in forming gas at 430 °C for 30 min completed the process. The equivalent thickness of gate dielectrics is listed in Table I as measured by CV techniques. No passivation film was used.

The experimental set-up used to test and stress the devices consisted of an HP 4145B semiconductor parameter analyzer for constant current injections, stresses, and measurements, an HP 4140B pA meter and an HP 4284A precision LCR meter for quasistatic and high-frequency (1 MHz) CV measurements respectively. All instruments used were controlled by a desktop computer. F-N injections on capacitors were performed at a constant current level of  $-1 \text{ mA/cm}^2$  (negative gate bias), which corresponded to an average electric field in the oxide of  $9 \sim 10$  MV/cm. This current density was comparable to those encountered in  $E^2$ PROM's. CV measurements on the capacitors were alternated with F-N injections to determine the flatband voltage  $(V_{\rm FB})$  and interface state density  $(D_{\rm it-m})$ . Measurements showed that the interruptions of injection necessary to record the CV curves only negligibly affected the charges generated in the oxide, since difference of gate voltages required to maintain constant current injection before and after CV measurements was negligibly small (<5 mV). A low-density constant current (-0.01 mA/cm<sup>2</sup>) stress on MOS capacitors was also conducted to investigate the hole trapping

0018-9383/96\$05.00 © 1996 IEEE

| samples | oxidation                       | nitridation<br>(35 min)  | the third step<br>(30 min) | $N_f (10^{11} \text{ cm}^{-2})$ | $D_{it-m} (10^{11} \text{ eV}^{-1} \text{ cm}^{-2})$ | thickness (Å) |
|---------|---------------------------------|--------------------------|----------------------------|---------------------------------|------------------------------------------------------|---------------|
| OX      | O <sub>2</sub> , 850 °C, 70 min | ****                     |                            | 0.1                             | 0.6                                                  | 138           |
| N2ON    | O <sub>2</sub> , 850 °C, 60 min | N <sub>2</sub> O, 950 °C |                            | 0.3                             | 1.7                                                  | 142           |
| NO      | O <sub>2</sub> , 850 °C, 70 min | NH3, 950 °C              |                            | 10                              | 3.0                                                  | 136           |
| N2ONO   | O <sub>2</sub> , 850 °C, 65 min | NH3, 950 °C              | N <sub>2</sub> O, 950 °C   | 5                               | 1.8                                                  | 128           |
| RONO    | O <sub>2</sub> , 850 °C, 70 min | NH3, 950 °C              | O <sub>2</sub> , 950 °C    | 6                               | 1.6                                                  | 126           |

 TABLE I
 .

 Gate Oxide Fabrication Conditions and the Initial Properties Measured on Mos Capacitors

rate of these oxides [10]. The area of the capacitors was  $100 \times 200 \ \mu m^2$ . To stress the nMOSFET's, a constant injection current density of 0.5 mA/cm<sup>2</sup> with the gate positively biased was applied to the gate while the source and drain shorted to the substrate and grounded. The shifts in the threshold voltage  $(V_T)$  and subthreshold gate-voltage swing (S) of the devices were taken as measures of device degradation.  $V_T$ was defined as the linearly extrapolated value of gate voltage at  $I_D = 0$  with  $V_D = 50$  mV. S was calculated as the gatevoltage swing needed to reduce subthreshold current by one decade. To minimize small-size effects and to ensure uniform F-N injection, nMOSFET's with large device dimensions  $(L/W = 100 \ \mu\text{m}/100 \ \mu\text{m})$  were selected in this stress. Moreover, hot carrier reliability under various stress conditions was studied on the nMOS transistors with smaller device size  $(W_{\rm drawn}/L_{\rm drawn} = 12/1.2 \ \mu m)$ . The effective channel length  $L_{\text{eff}}$  was 1.0  $\mu$ m ( $\Delta L = 0.2 \ \mu$ m), as was extracted by measuring IV characteristics on a group of nMOSFET's with different channel lengths but same width based on BSIMPro program [11]. All measurements in this work were conducted at room temperature.

# III. RESULTS AND DISCUSSIONS

#### A. Initial Characteristics

Initial fixed charge  $(N_f)$  and midgap interface state density  $(D_{it-m})$  extracted from CV data on MOS capacitors with various gate dielectrics are presented in Table I. Like the reoxidation step for RONO samples, the N2O treatment on NO samples (N<sub>2</sub>ONO) reduces the  $N_f$  to the similar level as RONO samples, and the  $D_{it-m}$  values are comparable among the N<sub>2</sub>ON, RONO, and N<sub>2</sub>ONO samples. The dependence of initial transconductance  $(G_m)$  on gate voltage  $(V_G)$  of nMOSFET's with different gate dielectrics is shown in Fig. 1. Lower peak  $G_m$  is found in the NO, RONO and N<sub>2</sub>ONO gate oxide devices, as compared to OX and N<sub>2</sub>ON devices due to the relatively heavy nitridation of gate oxides [2]. However,  $N_2ONO$  device exhibits less peak  $G_m$  degradation than NO and RONO device. And improved  $G_m$  in the high- $V_G$  regime is observed in RONO and N<sub>2</sub>ONO gate oxide devices when compared with OX devices, which is typical as a result of nitridation-induced residual mechanical stress [12]. Since this phenomenon is not observed in the N<sub>2</sub>ON device, it can be deduced that the nitridation level in the N<sub>2</sub>ON device is quite low and might not be sufficient to prevent boron penetration in p<sup>+</sup> poly-gate pMOSFET's.



Fig. 1. Dependence of initial transconductance on gate bias for the nMOS devices with OX, RONO, NO,  $N_2ON$ , and  $N_2ONO$  gate dielectrics.

## B. Oxide Characteristics of MOS Capacitors under High-Field Stress

Electron trapping properties of oxides were studied by monitoring the change in gate voltage  $(\Delta V_G)$  to maintain a constant current density  $(-1 \text{ mA/cm}^2)$  in MOS capacitors. As shown in Fig. 2, in general, NO oxides show the largest  $\Delta V_G$ , indicating significant electron trapping by NH3-nitridationinduced electron traps [13]. On the other hand, N<sub>2</sub>ONO oxides show only a small  $\Delta V_G$ , suggesting greatly suppressed electron trapping, which is comparable to N<sub>2</sub>O-nitrided oxides (N<sub>2</sub>ON) and superior to RONO and conventional thermal oxides (OX). In detail, in the lower injection fluence region where  $\Delta V_G$  does not go up linearly, electron trapping mainly takes place in pre-existing traps. In NO oxides, hydrogenrelated species such as -H and -OH bonds produced by the decomposition of NH<sub>3</sub> in the oxide bulk are mainly responsible for these traps [14]. Therefore, results in Fig. 2 indicate that N<sub>2</sub>O treatment (N<sub>2</sub>ONO oxide) is more effective in reducing these electron traps than reoxidation process (RONO oxide) by annealing out the hydrogen. The amount of pre-existing electron traps in N<sub>2</sub>ONO oxides is similar to that in N<sub>2</sub>ON oxides. In the higher injection fluence region where  $\Delta V_G$  goes up linearly, electron trapping is dominated by newly generated electron traps. The generation rate is constant and proportional to  $dV_G/dF$ , where F is tunnelling fluence [15]. Consequently, the lowest electron trap generation rate is observed in Fig. 2 for N<sub>2</sub>ONO oxides. Fig. 3 gives some typical quasistatic



Fig. 2. Change in gate voltage required to maintain a constant current density  $(J_G = -1 \text{ mA/cm}^2)$  versus injected electron fluence for OX, N<sub>2</sub>ON, NO, N<sub>2</sub>ONO, and RONO oxides.



Fig. 3. Typical normalized quasistatic capacitance-voltage characteristics after 6 min of injection  $(J_{cf} = -1 \text{ mA/cm}^2)$  for several kinds of capacitors.

capacitance characteristics after 6 min of high-field injection

 $(-1 \text{ mA/cm}^2)$ . The extracted midgap interface-state creation  $(\Delta D_{\mathrm{it-m}})$  due to the stress is presented in Fig. 4. Increased interface state generation  $(\Delta D_{\mathrm{it}})$  is observed in NO oxides as compared to OX oxides [13], [17]. However,  $\Delta D_{\mathrm{it}}$  in N<sub>2</sub>ONO oxides is comparable to the N<sub>2</sub>ON oxides and superior to RONO and OX oxides. Large  $\Delta D_{\mathrm{it}}$  in NO oxides is attributed to a distorted interfacial region due to the formation of mismatched Si-N bonds in the Si-O network. N<sub>2</sub>O treatment on NO oxides significantly suppresses this undesirable effect, as seen from Fig. 4.

Depicted in Fig. 5 is the corresponding flatband voltage shift  $(\Delta V_{\rm FB})$  under the same stress condition as that used in Fig. 4. Unlike  $\Delta V_g$ , which is most sensitive to charges located near the cathode,  $\Delta V_{\rm FB}$  is the combined effect of charge trapping at the interface states and in the bulk oxide, and mainly reflects the charges near the Si/gate-oxide interface [18]. A large positive  $\Delta V_{\rm FB}$  in NO oxide, shown in Fig. 5,



Fig. 4. Increase in midgap interface state density  $(\Delta D_{it-m} \text{ of MOS capac$ itors with different gate dielectrics under F-N injection stress (-1 mA/cm<sup>2</sup>).



Fig. 5. Flatband voltage shift versus injected charge density on MOS capacitors for different gate dielectrics under the same stress condition as that used in Fig. 4.

indicates severe negative charge trapping, and in this case, bulk trapping plays a major role in determining  $\Delta V_{\rm FB}$ . For the other four dielectrics, a negative-going shift in  $V_{\rm FB}$  is observed, implying the trapping of positive charges. In this case, trapping near the interface dominates since bulk electron trapping is greatly suppressed in these four gate oxides, as is evident in Fig. 2. The positive charges are due to generated donor-like interface states [19], which are positively charged when they are unoccupied under *CV* measurement conditions, and/or the generation of positively charged "slow states," or "anomalous positive charge" (APC) [20]. From Fig. 5, we can see N<sub>2</sub>ONO and RONO oxides exhibit least donor-type  $D_{\rm it}$ or APC generation.

## C. Hole Trapping Properties of MOS Capacitors

Hole trapping in the gate dielectric is a key phenomenon for the reliability of nMOS transistors [21] and oxide breakdown

1909



Fig. 6. Gate voltage shift versus injected electron fluence during low-density constant current injection ( $J_G = -10 \ \mu \text{A/cm}^2$ ) on MOS capacitors for various kinds of oxides.

under high-field current injection stress [22]. Hole trapping rate of the oxides studied was investigated by applying a low-density constant current  $(-0.01 \text{ mA/cm}^2)$  stress on MOS capacitors. The data are presented in Fig. 6. The trapping of positive charge is characterized by the gate voltage reduction during the initial period of current stressing in a low electron fluence region ( $<10^{17}$ /cm<sup>2</sup>). According to this figure, N<sub>2</sub>O treatment after NH<sub>3</sub>-nitridation (N<sub>2</sub>ONO) is superior to the reoxidation process (RONO) in suppressing hole trapping. Our results also show that NH<sub>3</sub>-nitridation reduces the hole trapping as compared to the control oxide, in agreement with the previous reports in [23], [24] on the basis of measurements using both the hole avalanche injection and high-field stress techniques. Moreover, reoxidation process does not definitely further decrease the hole trapping, as the case in our sample shown in Fig. 6. It has been pointed out that a relatively heavy reoxidation is required to bring about a further reduction of the hole trap density, which is correlated to the formation of an oxygen-rich layer near the silicon interface [23]. Further, it appears that the hole trapping takes place mainly in the pre-existing traps, since low applied voltage required for low current density injection is less likely to produce traps. This argument is further supported by the voltage saturation trend at the higher-fluence regime in the Fig. 6. The appearance of positive charges is believed to be due to the holes generated at the anode interface as a result of impact ionization by tunnelling electrons and subsequently trapped near the anode valence band edge [25].

## D. NMOSFET Degradation under F-N Stress

Figs. 7 and 8 describe the degradations of  $V_T$  and S in nMOSFET's ( $L/W = 100 \ \mu m/100 \ \mu m$ ) with increasing injected charge under F-N constant current stress (+0.5 mA/cm<sup>2</sup>). N<sub>2</sub>ONO oxide is superior to OX, NO, and RONO oxides in terms of  $V_T$  and S shifts, and is slightly worse than N<sub>2</sub>ON oxide. It is worth noting that, although  $\Delta V_T$  of OX and NO oxides are comparable as shown in



Fig. 7. The shift of threshold voltage vs injected charge for the five kinds of nMOSFET's under positive gate voltage F-N constant current stress  $(J_G = +0.5 \text{ mA/cm}^2)$ .



Fig. 8. The shift in subthreshold gate-voltage swing versus injected charge for the five kinds of nMOSFET's under the same stress condition as that used in Fig. 7.

Fig. 7, the corresponding  $\Delta S$  of OX oxide is much larger than that of NO oxide, as can be seen in Fig. 8, indicating the  $\Delta V_T$  of OX devices mainly arises from the interface state generation, while the  $\Delta V_T$  of NO devices is dominated by bulk charge trapping due to a high density of electron traps. Both mechanisms are greatly suppressed especially in the N<sub>2</sub>ONO and N<sub>2</sub>ON oxides. The results in Figs. 7 and 8 also suggest that N<sub>2</sub>O treatment on the NH<sub>3</sub>-nitrided oxide (N<sub>2</sub>ONO) gives better gate oxide quality than reoxidation treatment (RONO).

## E. NMOSFET's Degradation under Channel Hot Carrier Stress

Three hot-carrier stress conditions were employed to investigate the reliability of nMOS transistors with the different gate dielectrics studied. The first one is called channel hot electron (CHE) stress with  $V_G = V_D = 6.5$  V, which induces mainly electron traps in the gate oxide and fills them with the



Fig. 9. Threshold voltage shifts of nMOS transistors with four kinds of gate dielectrics under CHE stress ( $V_G = V_D = 6.5$  V) and DAHC stress ( $I_{b,max}$  and  $V_D = 7$  V). Stress time is 2400 s. Stress biases illustrated by the point of A and B in the inset.

injected channel hot electrons [26]. The second one is drain avalanche hot carrier (DAHC) stress. During this stressing, the gate voltage is adjusted to achieve maximum substrate current  $(I_{b,max})$ , while the drain voltage is increased to the drain avalanche regime ( $V_D = 7$  V), which is characterized by a sharp increase in drain current as a result of electron-hole pair generation through impact ionization in drain junction. The bias conditions for the CHE and DAHC stressings are illustrated by the A and B points, respectively, in the inset of Fig. 9. Low gate voltage hot-carrier stressing ( $V_G \approx$  $V_D/5$ ,  $V_D = 7$  V) was employed as the third one. During this type of stressing, both hole and electron traps are created in gate dielectrics, as well as a small quantity of interface states [27], [28], as a result of the injection of hot holes generated by impact ionization [29]. However, since the generated electron traps are initially neutrally charged, a short electron injection phase (at  $V_G = V_D = 6.5$  V for 20 s) was used to fills the neutral electron traps so that their influence on the  $I_D$ - $V_G$  curves can be fully characterized [27]. Such damage is especially important in dynamic operating environment where neutral traps can be generated and filled, resulting in enhanced degradation [30]. Source and substrate were tied to ground in all the above stress measurements.

Threshold voltage shifts  $(\Delta V_T)$  of nMOS devices with OX, N<sub>2</sub>ON, N<sub>2</sub>ONO, and RONO gate dielectrics under CHE and DAHC stressings for 2400 s are shown in Fig. 9. Largest  $\Delta V_T$  is observed for RONO device in channel electron injection stress ( $V_G = V_D = 6.5$  V). While N<sub>2</sub>ONO device exhibits much smaller  $\Delta V_T$ , which is comparable with OX and N<sub>2</sub>O devices. This result indicates that N<sub>2</sub>O treatment after NH<sub>3</sub>-nitridation is much more effective than reoxidation process in reducing electron traps induced by NH<sub>3</sub>-nitridation. Under DAHC stress ( $I_{b,max}$  and  $V_D = 7$  V), both RONO and N<sub>2</sub>ONO devices show much suppressed  $V_T$  degradation than OX device, since interface state generation now is the dominant damage [26]. Devices with nitrided gate dielectrics therefore exhibit enhanced interface resistance against stress degradation than conventional thermal oxide as a result of interfacial nitrogen incorporation, which introduces stronger Si-N bonds ( $E_{Si-N} \sim 4.6 \text{ eV}$ ) [16], [31] and relaxes interfacial strained Si-O bonds [32]. Higher [N] may exist in the N<sub>2</sub>ONO oxide than RONO oxide, since reoxidation step reduces not only hydrogen concentration, but also [N] both at surface and in the bulk [16]. Thus, improved immunity of interface state generation under hot-carrier bombardment in the N<sub>2</sub>ONO oxide as compared to RONO oxide is expected.

Changes in threshold voltage  $(V_T)$  and peak linear transconductance  $(G_m)$  of the nMOS devices with the gate dielectrics studied under low  $V_G$  stress for 2400 s and subsequent 20 s of electron injection are given in Fig. 10(a) and (b), respectively. A negative  $V_T$  shift and an increase in  $G_m$  are observed in the first low  $V_G$  stress phase due to the channel shortening effect caused by hole trapping in gate dielectrics localized near the drain junction [27], [28]. This property could be used as an estimate of hole injection into the gate dielectric. The results shown in curve A of Fig. 10(a) and (b) indicate that N<sub>2</sub>ON oxide has minimum hole trapping and OX oxide has the maximum. N<sub>2</sub>ONO oxide, once again, exhibits slightly improved hole trapping property, in agreement with the results in Fig. 6 obtained from low-density constant current stress. Subsequent short electron injection shifts the curve A to B as shown in Fig. 10. Large positive  $V_T$  shift and  $G_m$  degradation are obtained due to compensation of trapped holes and filling of neutral electron traps by injected electrons. It should be



Fig. 10. Threshold voltage change (a) and percentage degradation of peak linear transconductance (b) of nMOS transistors with various kinds of gate dielectrics. Curve A: immediately after low gate voltage stress at  $V_G = 1$  V,  $V_D = 7$  V for 2000 s. Curve B: following a short electron injection phase at  $V_G = V_D = 6.5$  V for 20 s.

noted that the electron injection itself introduced negligible damage because of its short stress time, as is verified by measuring fresh devices. As expected, N<sub>2</sub>ONO oxide shows suppressed neutral electron trap generation under low  $V_G$  stress in comparison with RONO oxide, as indicated by curve B in Fig. 10, since the neutral electron traps are believed to be created through the recombination of injected electrons and trapped holes [33] and hole trap density in N<sub>2</sub>ONO oxide has been verified to be lower than that in RONO oxide. Furthermore, the neutral traps are likely to lie in the vicinity of interface because the injected holes are unable to penetrate deep in the dielectric bulk [34]. Therefore, their influence on device characteristics is significant. Thus, suppression of this kind of damage is critical in improving device reliability, especially under AC dynamic stress [30].

#### IV. CONCLUSION

In conclusion, a new technique of N<sub>2</sub>O treatment on NH<sub>3</sub>nitrided oxide is used to prepare thin gate dielectric for nMOS transistors. The charge-trapping properties of the gate

dielectrics on MOS capacitors and degradation of nMOSFET's under F-N constant current stresses and channel hot-carrier stresses were comparatively investigated among several dielectrics fabricated by different techniques. We have found that this new kind of oxide (N<sub>2</sub>ONO) has significantly lower preexisting bulk electron and hole traps, and greatly suppressed bulk electron trap and interface state generation under F-N stress as compared to reoxidized NH3-nitrided (RONO) oxide. Moreover, various channel hot-carrier stress experiments demonstrate that electron trapping, interface damage, and neutral electron trap generation under channel hot-carrier stress of nMOSFET's with N<sub>2</sub>ONO gate oxide are less than the ones of devices with RONO gate oxide, which can be attributed to the  $N_2O$  treatment giving a higher nitrogen concentration [N] in N<sub>2</sub>ONO oxide. As for the comparison between N<sub>2</sub>ONO and  $N_2O$ -nitrided ( $N_2ON$ ) oxides, the former one shows slightly worse reliability properties. However, it has higher [N] through the use of NH<sub>3</sub> nitridation. This higher [N] in N<sub>2</sub>ONO oxide gives rise to a better resistance to boron diffusion in  $p^+$  polygate p-MOSFET's, which could be a serious problem if N<sub>2</sub>ON oxide is used as gate oxide.

## REFERENCES

- [1] J. R. Pfiester, F. K. Baker, T. C. Mele, H. H. Tseng, P. J. Tobin, J. D. Hayden, J. W. Miller, C. D. Gunderson, and L. C. Parrillo, "The effects of boron penetration on p<sup>+</sup> polysilicon gated pMOS devices," *IEEE Trans. Electron Devices*, vol. 37, p. 1842, 1990. [2] H. S. Momose *et al.*, "Very lightly nitrided oxide gate MOSFET's for
- deep-submicron CMOS devices," in *IEDM Tech. Dig.*, 1991, p. 359.
- 131 G. J. Dunn and J. T. Krick, "Channel hot-carrier stressing of reoxidized nitrided oxide p-MOSFET's," IEEE Trans. Electron Devices, vol. 38, 901, 1991
- [4] H. Fukuda, M. Yasuda, T. Iwabuchi, and S. Ohno, "Novel N2Ooxynitridation technology for forming highly reliable EEPROM tunnel oxide film," IEEE Electron Device Lett., vol. 12, p. 587, 1991
- [5] J. Ahn, W. Ting, and D. L. Kwong, "Furnace nitridation of thermal SiO2 in pure N2O ambient for ULSI MOS applications," IEEE Electron Device Lett., vol. 13, p. 117, 1992.
- [6] G. Q. Lo, W. Ting, J. Ahn, and D. L. Kwong, "Improved performance and reliability of MOSFET's with ultrathin gate oxides prepared by conventional furnace oxidation of Si in pure N2O ambient," in Tech. Dig. Symp. VLSI Tech., 1991, p. 43
- [7] G. W. Yoon, A. B. Joshi, J. Kim, and D. L. Kwong, "MOS characteristics of NH3-nitrided N2O-grown oxides," IEEE Electron Device Lett., vol. 14, p. 179, 1993.
- [8] Z. Xu, P. T. Lai, and W. T. Ng, "A novel technique of N<sub>2</sub>O-treatment on NH3-nitrided oxide for fabricating gate oxide in n-MOSFET's," in Proc. 4th Int. Conf. VLSI and CAD (ICVC'95), 1995, pp. 303-306.
- [9] L. K. Han, J. Kim, G. W. Yoon, J. Yan, and D. L. Kwong, "High quality oxynitride gate dielectrics prepared by reoxidation of NH3-nitrided SiO2 in N2O ambient," Electron. Lett., vol. 31, p. 1196, 1995.
- [10] M. S. Liang, C. Chang, Y. T. Tzow, C. Hu, and R. Broderson, "MOSFET degradation due to stressing of thin oxide," IEEE Trans. Electron Devices, vol. 31, p. 1238, 1984.
- BSIMPro for Windows, version 2.0., BTA Technology, Inc., Feb. 1994.
- [12] H. S. Momose, T. Morimoto, K. Yamabe, and H. Iwai, "Relationship between mobility and residual-mechanical stress as measured by Roman spectroscopy for nitrided-oxide gate MOSFET's," in IEDM Tech. Dig., 1990, p. 65
- [13] T. Hori, H. Iwasaki, Y. Naito, and H. Esaki, "Electrical and physical characteristics of thin nitrided oxides prepared by rapid thermal nitridation," *IEEE Trans. Electron Devices*, vol. 34, p. 2238, 1987. [14] S. K. Lai, J. Lee, and V. K. Dham, "Electrical properties of nitrided-
- oxide systems for use in gate dielectrics and EEPROM," in IEDM Tech. Dig., 1983, p. 190.
- [15] M. S. Liang and C. Hu, "Electron trapping in very thin thermal silicon dioxides," in IEDM Tech. Dig., 1981, p. 396.
- T. Hori, H. Iwasaki, and K. Tsuji, "Electrical and physical character-[16] istics of ultrathin reoxidized nitrided oxides prepared by rapid thermal processing," IEEE Trans. Electron Devices, vol. 36, p. 340, 1989.

- [17] A. B. Joshi and D. L. Kwong, "Excellent immunity of GIDL to hotelectron stress in reoxidized nitrided gate oxide MOSFET's," *IEEE Electron Device Lett.*, vol. 13, p. 47, 1992.
  [18] P. Fazan, M. Dutoit, C. Martin, and M. Ilegems, "Charge generation in
- [18] P. Fazan, M. Dutoit, C. Martin, and M. Ilegems, "Charge generation in thin SiO<sub>2</sub> polysilicon-gate MOS capacitors," *Solid-State Electron.*, vol. 30, p. 829, 1987.
- [19] T. Hori, H. Iwasaki, "Excellent charge-trapping properties of ultrathin reoxidized nitrided oxides prepared by rapid thermal processing," *IEEE Electron Device Lett.*, vol. 9, p. 168, 1988.
- [20] R. K. Freitag, D. B. Brown, and C. M. Dozier, "Experimental evidence of two species of radiation induced trapped positive charge," *IEEE Trans. Nucl. Sci.*, vol. 40, no. 6, p. 1316, 1993.
- [21] R. B. Fair and R. C. Sun, "Threshold-voltage instability in MOSFET's due to channel hot-hole emission," *IEEE Trans. Electron Devices*, vol. 28, p. 83, 1981.
- [22] I. C. Chen, S. E. Holland, and C. Hu, "Electrical breakdown in thin gate and tunnelling oxide," *IEEE Trans. Electron Devices*, vol. 32, p. 413, 1985.
- [23] M. Severi, L. Dori, M. Impronta, and S. Guerri, "Process dependence of hole trapping in thin Nitrided SiO<sub>2</sub> films," *IEEE Trans. Electron Devices*, vol. 36, p. 2447, 1989.
- [24] S. K. Lai, T. Lee, and V. K. Dham, "Electrical properties of nitridedoxide systems for use in gate dielectrics and EEPROM," in *IEDM Tech. Dig.*, 1983, p. 190.
- [25] Z. A. Weinberg, "Hole injection and transport in SiO<sub>2</sub> films on Si," *Appl. Phys. Lett.*, vol. 27, p. 437, 1975.
  [26] B. S. Doyle, M. Bourcerie, J.-C. Maretaux, and A. Boudou, "Interface
- [26] B. S. Doyle, M. Bourcerie, J.-C. Maretaux, and A. Boudou, "Interface state creation and charge trapping in the medium-to-high gate voltage range (V<sub>d/2</sub> ≥ V<sub>g</sub> ≥ V<sub>d</sub>) during hot carrier stressing of nMOS transistors," *IEEE Trans. Electron Devices*, vol. 37, p. 744, 1990.
- [27] B. S. Doyle, M. Bourcerie, C. Bergonzoni, R. Benecchi, A. Bravis, K. R. Mistry, and A. Boudou, "The generation and characterization of electron and hole traps created by hole injection during low gate voltage hotcarrier stressing of n-MOS transistors," *IEEE Trans. Electron Devices*, vol. 37, p. 1869, 1990.
- [28] R. Bellens, P. Heremans, G. Groeseneken, and H. E. Maes, "Hot-carrier effects in n-channel MOS transistors under alternating stress conditions," *IEEE Electron Device Lett.*, vol. 9, p. 232, 1988.
- [29] E. Takeda, N. Suzuki, and T. Hagiwara, "Device performance degradation due to hot-carrier injection at energies below the Si-SiO<sub>2</sub> energy barrier," in *IEDM Tech. Dig.*, 1983, p. 396.
- [30] K. R. Mistry and B. S. Doyle, "The role of electron trap creation in enhanced hot-carrier degradation during AC stress," *IEEE Electron Device Lett.*, vol. 11, p. 267, 1990.
- [31] T. Y. Chu, W. Ting, J. H. Ahn, S. Lin, and D. L. Kwong, "Study of the composition of thin dielectrics grown on Si in a pure N<sub>2</sub>O ambient," *Appl. Phys. Lett.*, vol. 59, p. 1412, 1991.
- [32] R. P. Vasquez and A. Madhukar, "Strain-dependent defect formation kinetics and a correlation between flatband voltage and nitrogen distribution in thermally nitrided SiO<sub>x</sub>N<sub>y</sub>/Si structures," *Appl. Phys. Lett.*, vol. 47, p. 998, 1985.

- [33] I. Chen, S. Holland, and C. Hu, "Electron trap generation by recombination of electrons and holes in SiO<sub>2</sub>," J. Appl. Phys., vol. 61, p. 4544, 1987.
- [34] M. Brox and W. Weber, "Dynamic degradation in MOSFET's—Part I: The physical effects," *IEEE Trans. Electron Devices*, vol. 38, p. 1852, 1991.

**Xu Zeng** received the B.S. degree from Beijing University, and the M.S. degree from Xiamen University, both in physics. He is pursuing the Ph.D. degree in electronic engineering at the University of Hong Kong.

He is currently working as an engineer at Chartered Semiconductor Manufacturing Ltd., Singapore.



**Pui To Lai** (M'90) performed the Ph.D. degree research at the University of Hong Kong. The work was related to the design of small-sized MOS transistor with emphasis on narrow-channel effects, and involved the development of both analytical and numerical models, the study of this effect in relation to different isolation structures, and the development of efficient numerical algorithms for device simulation.

He the was a Post-Doctoral Fellow at the University of Toronto, Toronto, Ont., Canada, proposing

and implementing a novel self-aligned structure for bipolar transistor; designed and implemented a poly-emitter bipolar process with emphasis on selfalignment and trench isolation. He is now looking at various factors that control the ultimate performance of VLSI devices and circuits.

Wai Tung Ng (S'83–M'83) received the B.A.Sc., M.A.Sc., and Ph.D. degrees from the University of Toronto, Toronto, Ont., Canada, in 1983, 1985, and 1990, respectively.

Since then, he has worked at the Semiconductor Process Design Center, Texas Instruments, Dallas, TX, in the area of intelligent power integrated circuit technology. In January 1992, he became a Member of the Department of Electrical and Electronic Engineering, University of Hong Kong. He returned to the University of Toronto in the summer of 1993 as an Assistant Professor in Electrical and Computer Engineering. He has specialized in the research area of VLSI circuit and process design.