# Five-level active NPC converter topology: SHE-PWM control and operation principles 

Sridhar Reddy Pulikanti
University of Sydney, sridhar@uow.edu.au
Vassilios G. Agelidis
University of Sydney

Follow this and additional works at: https://ro.uow.edu.au/eispapers
Part of the Engineering Commons, and the Science and Technology Studies Commons

## Recommended Citation

Pulikanti, Sridhar Reddy and Agelidis, Vassilios G., "Five-level active NPC converter topology: SHE-PWM control and operation principles" (2007). Faculty of Engineering and Information Sciences - Papers: Part A. 368.
https://ro.uow.edu.au/eispapers/368

Research Online is the open access institutional repository for the University of Wollongong. For further information contact the UOW Library: research-pubs@uow.edu.au

# Five-level active NPC converter topology: SHE-PWM control and operation principles 


#### Abstract

The neutral-point-clamped (NPC) inverter topology has been the centre of research and development effort for numerous applications, including medium- and high-voltage electric motor drives, static compensators (STATCOMs) and other utility type of power electronic systems for almost three decades now. Pulse-width modulation (PWM) control methods have been developed for such topology for respective three-level and multilevel versions. The issue of voltage balancing between the DC bus capacitors is a drawback that requires attention and the problem becomes more serious as the number of levels increases. Selective harmonic elimination PWM can be applied to control the topology as a method to reduce the switching transitions to the lowest possible number. The active NPC (ANPC) topology is derived from the NPC topology by adding an active switch in anti-parallel to each clamping diode. Hybrid configurations combining flying capacitors are also possible. The five-level topology discussed in this paper is derived through different connections of active clamping paths. A novel recently proposed fivelevel symmetrically defined SHE-PWM method is applied. The simulation results presented in the paper confirm the suitability of the new method.


## Keywords

topology, she, five, pwm, converter, control, npc, operation, level, principles, active

## Disciplines

Engineering | Science and Technology Studies

## Publication Details

S. Reddy. Pulikanti \& V. G. Agelidis, "Five-level active NPC converter topology: SHE-PWM control and operation principles," in 2007 Australasian Universities Power Engineering, AUPEC, 2007, pp. 1-5.

# Five-Level Active NPC Converter Topology: SHE-PWM Control and Operation Principles 

Sridhar Reddy Pulikanti, Student Member, IEEE, and Vassilios. G. Agelidis, Senior Member, IEEE


#### Abstract

The neutral-point-clamped (NPC) converter topology has been the centre of research and development effort for numerous applications, including medium- and high-voltage electric motor drives, static compensators (STATCOMs) and other utility type of power electronic systems for almost three decades now. Pulse-width modulation (PWM) control methods have been developed for such topology for respective three-level and multilevel versions. The issue of voltage balancing between the DC bus capacitors is a drawback that requires attention and the problem becomes more serious as the number of levels increases. Selective harmonic elimination PWM can be applied to control the topology as a method to reduce the switching transitions to the lowest possible number. The active NPC (ANPC) topology is derived from the NPC topology by adding an active switch in anti-parallel to each clamping diode. Hybrid configurations combining flying capacitors are also possible. The five-level topology discussed in this paper is derived through different connections of active clamping paths. A novel recently proposed five-level symmetrically defined SHE-PWM method is applied. The simulation results presented in the paper confirm the suitability of the new method.


Index Terms- SHE-PWM method, ANPC converter topology, floating capacitor.

## 1. Introduction

There are mainly three types of multilevel converters, namely, the neutral point clamped (NPC) converter [1], the flying capacitor (FC) converter [2] and
the cascaded H -bridge converter [3] which are shown in Figure 1. The introduction of three-level NPC converter topology in early 1980's has made revolutionary changes in the utilization of power electronics in high power applications. However, as the converter level increases, voltage unbalances between the series capacitors need attention [4] which can be solved by separate DC sources or by voltage regulators for each level. The above mentioned method is not suitable for many applications because extra isolation transformers and switching devices are necessary [4].
However, in order to reduce unbalance voltages across the series DC capacitors, to improve the distribution of losses across the devices of the multilevel converter and to increase

[^0]the level of converter topology to higher than three-level, different level versions of the above mentioned multilevel topologies can be connected in different combinations, such as: two-level and three-level NPC converters [5] and combination of NPC and FC converters [6]. The topology introduced in [6] shown in Figure 2 is known as the five-level active neutral-point-clamped (ANPC) converter topology. The three-level ANPC converter topology [7] is the extension of the three-level diode-clamped NPC VSC topology derived by replacing the clamping diodes with active switches. The ANPC VSC allows a significant improvement of unequal loss distribution among the switches [7], [8].

(a)

(b)

(c)

Figure 1. Multilevel converter topologies. (a) NPC, (b) Flying capacitor and (c) Cascaded H-bridge and basic cell.

This paper reports on the suitability of a recently presented novel five-level symmetrically defined SHE-PWM method proposed in [11] through its implementation in the five-level three-phase ANPC converter topology proposed in [6].The paper is organized in the following way: Section 2 presents the five-level ANPC converter topology operational principles and control. The simulation results obtained by implementing a five-level SHE-PWM method in the five-level three-phase ANPC converter topology are presented in section 3 and conclusions are summarized in section 4.

## 2. Five-Level AnPC converter topology, operational PRINCIPLES AND CONTROL

The simplified five-level ANPC converter topology is shown in Figure 2 [6]. This topology consists of one floating capacitor $\left(C_{f}\right)$ and is capable of generating the five different voltage levels, namely, $-2 E,-E, 0, E$ and $2 E$. The charging or discharging of $C_{f}$ takes place at middle voltage levels $-E$ and $E$ depending upon the direction of the load current as shown in Table 1. The voltage across the floating capacitor $V_{C_{f}}$ should be maintained at $E$ which is affected by the switching states V2, V3, V6 and V7 [6]. The voltage across each switch in this topology is one fourth of the DC bus voltage $4 E$. This topology has redundancy in switching states which balance the voltage across the $C_{f .} . E_{\text {out }}$ in Figure 2 represents the line-to-neutral voltage of the phase.


Figure 2. Simplified five-level ANPC converter topology [6].

| Switch state |  |  |  |  |  |  |  | Phase Voltage ( $E_{\text {out }}$ ) | Effect on $\mathrm{C}_{f}$ |  | Switching State |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S1 | S2 | S3 | S4 | S5 | S6 | S7 | S8 |  | $I_{\text {load }}>0$ | $l_{\text {lacd }}<0$ |  |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | -2E | - | - | V1 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | - E | Discharge | Charge | V2 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | -E | Charge | Discharge | V3 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | - | - | V4 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | - | - | V5 |
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | $E$ | Discharge | Charge | V6 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | $E$ | Charge | Discharge | V7 |
| 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | $2 E$ | - | - | V8 |

TABLE 1. SWITCHING STATES AND ITS EFFECT ON THE FLOATING CAPACITOR VOLTAGE.

## 2. 3 Different switching states and their behaviour

In Figure 2 it is seen that the ANPC converter topology consists of twelve switching devices (S1 to S8) with antiparallel diodes across each switching device namely, D1 to D8. For notation S5 to S8 there are two switching devices in series with their respective diodes in antiparallel (D5 to D8). In the above mentioned switches there exist switch pairs that require complementary control signals. These switch pairs are: (S1, S2), (S3, S4), (S5, S6) and (S7, S8). The
switches (S5, S7) require same control signals and the switches (S6, S8) require same control signals which are complementary to ( $\mathrm{S} 5, \mathrm{~S} 7$ ) respectively. For simple analysis, it is assumed that $I_{\text {load }}$ is greater than zero.

$$
\begin{align*}
& I_{C_{f}}=\left(X_{3}-X_{1}\right) \cdot I_{\text {load }}  \tag{1}\\
& \frac{d}{d t} V_{C_{f}}=\frac{I_{\text {load }}}{C_{f}} \cdot\left(X_{3}-X_{1}\right) \tag{2}
\end{align*}
$$

$X_{1}$ and $X_{3}$ are the switch states of the switches S1 and S3 respectively. The rate of change of the voltage across the floating capacitor $V_{C_{f}}$ depends on size of the capacitor, the current $I_{C_{f}}$ flowing through it and the switch states $X_{1}$ and $X_{3}$. During the switching states V1, V4, V5 and V8, the switch states of the switches S1 and S3 is equal to 1 which implies that $I_{C_{f}}$ is equal to zero from equation (1) and during these switching states $C_{f}$ is not connected to the load. During these switching states the operation principles of five-level ANPC converter topology are similar to the three-level ANPC converter topology [7], [8] which generates $2 E, 0$ and $-2 E$ voltage levels of the phase voltage across the load. During the switching states V2 and V7, this topology generates middle voltage levels $-E$ and $E$ respectively. Charging or discharging of $C_{f}$ depends on the switch states $X_{1}$ and $X_{3}$. During the switching states V2 and V7, the operation principles of the five-level ANPC converter topology are similar to the threelevel FC converter topology but in the three-level FC converter topology the DC bus is connected to the load through the floating capacitor in order to generate zero output phase voltage.

During switching states V3 and V6, the neutral point of the five-level ANPC converter topology is connected to the load through floating capacitor and during these states, this topology generates middle voltage levels $-E$ and $E$ respectively. In switching state V3 the values of $S$ 1, $S 3$ are 0 , 1 and in switching state V6 the value of S1, S3 are 1, 0 respectively. The voltage deviation at the neutral point NP can be controlled by using the switching state V3 and V6 for same time interval during each fundamental period such that the time interval of charging and discharging of $C_{f}$ is equal and the average variation of voltage across the floating capacitor is zero.
The direction of the flow of current through different conducting elements depends on the direction of load current $\left(I_{\text {load }}\right)$. The following discussion is about the conduction of different elements for different switching states when $I_{\text {load }}>0$
(a) Switching state V1: During this state the current flows through the conducting elements D8, D4 and D2 as mentioned in Table 2.
(b) Switching state V2: In this state the current flows through the conducting elements D8, D4 and S1 as
mentioned in Table 2. During this state $C_{f}$ If $V_{1}$ is the amplitude of the fundamental component to be discharges.
(c) Switching state V3: In this state the current flows through the conducting elements D6, D2 and S3 as mentioned in Table 2. During this state $C_{f}$ charges.
(d) Switching state V4: During this state the current flows through the conducting elements D6, S3 and S1 as mentioned in Table 2.
(e) Switching state V5: During this state the current flows through the conducting elements D4, D2 and S7 as mentioned in Table 2.
(f) Switching state V6: In this state the current flows through the conducting elements D4, S7 and S1 as mentioned in Table 2. During this state $C_{f}$ discharges.
(g) Switching state V7: In this state the current flows is through the conducting elements D2, S5 and S3 as mentioned in Table 2. During this state $C_{f}$ charges.
(h) Switching state V8: During this state the current flows through the conducting elements S5, S3 and S1 as mentioned in Table 2.

| Switching <br> State | Conducting elements <br> when $I_{\text {lasd }}>0$ | Conducting elem ents <br> when $I_{k x d}<0$ |
| :---: | :---: | :---: |
| V1 | D8, D4 and D2 | S8, S4 and S2 |
| V2 | D8, D4 and S1 | S8, S4 and D1 |
| V3 | D6, D2 and S3 | S6, S2 and D3 |
| V4 | D6, S3 and S1 | S6, D3 and D1 |
| V5 | D4, D2 and S7 | S4, S2 and D7 |
| V6 | D4, S7 and S1 | S4, D7 and D1 |
| V7 | D2, S5 and S3 | S2, D5 and D3 |
| V8 | S5, S3 and S1 | D5, D3 and D1 |

TABLE 2. CONDUCTING ELEMENTS FOR EACH SWITCHING STATE MAPPED AGAINST THE SWITCHING STATES AS SHOWN IN TABLE 1.

## 2. 3 The five-level SHE-PWM waveform

The five-level SHE-PWM strategy is proposed in [11] where seventeen angles were considered for the first quarter wave cycle of the line-to-neutral voltage waveform as shown in Figure 3. In a generalized form, the set of equations that need to be solved is as follows:

$$
\begin{gather*}
M=\sum_{i=1}^{k}\left((-1)^{i-1} \cos \left(\alpha_{i}\right)\right)+\sum_{i=k+1}^{k+m}\left((-1)^{i-(1+k)} \cos \left(\alpha_{i}\right)\right)  \tag{4}\\
0=\sum_{i=1}^{k}\left((-1)^{i-1} \cos \left(5 \alpha_{i}\right)\right)+\sum_{i=k+1}^{k+m}\left((-1)^{i-(1+k)} \cos \left(5 \alpha_{i}\right)\right)  \tag{5}\\
\cdot  \tag{6}\\
0=\sum_{i=1}^{k}\left((-1)^{i-1} \cos \left(n \alpha_{i}\right)\right)+\sum_{i=k+1}^{k+m}\left((-1)^{i-(1+k)} \cos \left(n \alpha_{i}\right)\right)
\end{gather*}
$$

Where

$$
\begin{align*}
& n=3 N-2  \tag{7}\\
& 0 \leq M \leq 2 \tag{8}
\end{align*}
$$

generated, then

$$
\begin{align*}
& V_{1}=\frac{4 M}{\pi}  \tag{9}\\
& 0 \leq \alpha_{1} \leq \alpha_{2} \leq \ldots \ldots \ldots . . \quad \alpha_{i} \leq \alpha_{k+m} \leq \frac{\pi}{2} \tag{10}
\end{align*}
$$



Figure 3. A five-level defined (line-to-neutral) SHE-PWM waveform shown for a distribution ratio of $5 / 12$.


Figure 4. Switching angles for ratios (a) $5 / 12(1.1 \leq M \leq 1.31)$ (b) $9 / 8$ (0.96 $\leq M \leq 1.03$ ) [11].


Figure 5. Switching pattern for multiple angles SHE-PWM method $(k=3 / 4)$.
By solving the above set of transcendental equations (4)-(6), angles for different ratios of $k / m$ are obtained. The value of $k$ is odd and the value of $m$ is even. The total sum of $k$ and $m$ must always be equal to the maximum switching transitions. In this case the maximum switching transitions $N=17$ for different $\mathrm{k} / \mathrm{m}$ ratios are shown in Figure 4. The switching angles obtained for all the modulation indices are between zero and 90 degrees following the constraints of eqn. (10). This makes certain that by reflection of these angles we
obtained a line-to-neutral waveform in which $N-1$ harmonics are eliminated other than the triplen harmonics. The switching pattern shown in Figure 5 is implemented in this paper. The states V4 and V5 mentioned in Table 1[6] are defined in such a way that there is no change in switching states at 0 and $\pi$. The switching transitions of the switches $\mathrm{S} 1, \mathrm{~S} 2, \mathrm{~S} 3$, and S 4 is $2 N$ and the switching transition of the switches $\mathrm{S} 5, \mathrm{~S} 6, \mathrm{~S} 7$ and S 8 is $2 k$.

## 3. Simulation results

In this section the above mentioned techniques are implemented to confirm their suitability for the five-level ANPC converter topology. The three-phase five-level ANPC converter with power rating 2 MVA and 4.0 kV DC link voltage is considered. The floating capacitor value is chosen to be $400 \mu \mathrm{~F}$. Some of the solutions obtained from the fivelevel symmetrically defined SHE-PWM method (Figure 4) are implemented in the three-phase five-level ANPC converter topology. In Figure 6 the charging or discharging of the floating capacitor is observed at the middle voltage levels of the line-to-neutral voltage of phase $\mathrm{A}\left(E_{\mathrm{A}}\right)$ and it is also observed that $E_{\mathrm{A}}$ is deviating from zero due to the variation of the neutral point voltage. Due to the variation in the neutral point voltage, it is noticed that in the harmonic spectrum of line-to-line voltage of phase A and phase $\mathrm{B}\left(E_{\mathrm{AB}}\right)$ there are small amounts of lower order harmonics. The SHE-PWM method implemented in this paper can eliminate harmonics up to the $49^{\text {th }}$ harmonic. The 51 st harmonic happens to be a multiple of three which is cancelled out in a three-phase system for the line-to-line voltage waveforms. If the voltage across the floating capacitor is maintained constant, as shown in Figure 8, the frequency spectrum shown in Figure 9 is almost a clear spectrum till the 53rd harmonic. Also it is observed that the magnitude of fundamental line-to-neutral voltage in Figure 9 is higher than the fundamental line-toneutral voltage in Figure 7. The variation of the neutral point voltage would effect the fundamental line-to-neutral voltage output.


Figure 6. The line-to-neutral voltage of phase $\mathrm{A}\left(E_{\mathrm{A}}\right)$ across the Y-connected load for $5 / 12$ SHE-PWM pattern, $M=1.16$.

Figure 10 represents the harmonic spectrum of the $E_{\mathrm{AB}}$ across the Y-connected load for $9 / 8$ SHE-PWM pattern contains lower order harmonics in small amounts because of the variation in voltage at neutral point. The variation of the neutral point voltage can be controlled by using the switching
state V3 and V6 for same time interval during each fundamental period such that the time interval of charging and discharging of $C_{f}$ is equal. From Figure 11 it is observed that if the voltage across the floating capacitor is maintained constant, the harmonic spectrum of $E_{\mathrm{AB}}$ across the Yconnected load is clear spectrum till the 53rd harmonic.


Figure 7. The harmonic spectrum of the line-to-line voltage ( $E_{\mathrm{AB}}$ ) across the Yconnected load for 5/12 SHE-PWM pattern, $M=1.16$.

Line-to-neutral voltage


Figure 8. The $E_{\mathrm{A}}$ across the Y-connected load when the floating capacitor is replaced by DC voltage source of 1.0 kV for $5 / 12$ SHE-PWM pattern, $M=1.16$. Harmonics in EAB


Figure 9. The harmonic spectrum of $E_{\mathrm{AB}}$ across the Y-connected load when the floating capacitor is replaced by DC voltage source of 1.0 kV for $5 / 12$ SHEPWM pattern, $M=1.16$.

[1] 1.45745
Figure 10. The harmonic spectrum of $E_{\mathrm{AB}}$ across the Y-connected load for $9 / 8$ SHE-PWM pattern, $M=0.96$.


Figure 11. The harmonic spectrum of $E_{\mathrm{AB}}$ across the Y-connected load when the floating capacitor is replaced by a DC voltage source of 1.0 kV for $9 / 8 \mathrm{SHE}-$ PWM pattern, $M=0.96$.

## 4. Conclusion

The five-level three-phase ANPC converter topology has potential in high-power high-voltage power electronic systems not only for motor drives applications but also utility apparatus such as STATCOMs and FACTS in general. The simulation results presented in this paper confirmed that the novel five-level symmetrically defined SHE-PWM method can be implemented successfully in the said topology.

## 5. References

[1] A.Nabae, I. Takahashi, and H.Akagi, "A new neutral-point-clamped PWM inverter", IEEE Trans. on Ind. Appl., vol. 17, no. 5, pp. 518-523, Sept. /Oct. 1981.
[2] T.A. Meynard and H. Foch, "Multilevel conversion: High voltage choppers and voltage source inverters", in Proc. of IEEE PESC 1992, pp. 397-403.
[3] J. Lai and F.Z.Peng, "Multilevel converters- anew breed of power converters", IEEE Trans. on Ind. Appl., vol. 32, no. 3, pp. 509-517, May/Jun. 1996.
[4] F.Z.Peng, J.S.Lai, J.McKeever and J.Vancoevering, "A multilevel voltage source converter system with balanced DC voltages" in Proc. of IEEE PESC 1995, pp.1144-1150.
[5] G.S.Perantzakis, F.H.Xepapas and S.N.Manias, "A novel four-level voltage source inverter-influence of switching strategies on the distribution of power losses", IEEE Trans. on Power Electron., vol. 22, no. 1, pp. 149159, Jan 2007.
[6] P.Barbosa, P.Steimer, M.Winkelnkemper, J.Steinke and N.Celanovic, "Active-neutral-point clamped (ANPC) multilevel converter technology", in Proc. of EPE Conference, 11-14 Sep 2005.
[7] T. Bruckner and S. Bernet, "Loss balancing in three-level voltage source inverters applying active NPC switches", in Proc. IEEE PESC 2001, Vancouver, BC, Canada, p. 1135-1140.
[8] T. Bruckner, S. Bernet and H. Guldner, "The active NPC converter and its loss-balancing control", IEEE Trans. on Ind. Electron., vol. 52, no. 3, pp. 855-868, Jun. 2005,
[9] J.Meili, S.Ponnaluri, L.Serpa, P.K.Steimer and J.W.Kolar, "Optimized pulse patterns for the 5-level ANPC converter for high speed high power applications" in Proc. of IEEE IECON 2006, pp. 2587-2592.
[10] V. G. Agelidis and M. Calais, "Application specific harmonic performance evaluation of multicarrier PWM techniques", in Proc. of IEEE PESC 1998, Fukuoka, Japan, pp. 172-178.
[11] V. G. Agelidis, A. Balouktsis, I. Balouktsis and C. Cossar, "Five-level selective harmonic elimination PWM strategies and multi carrier phase shifted sinusoidal PWM: A comparison", in Proc. of IEEE PESC 2005, pp.1685-1691. (Accepted by the IEEE Transactions on Power Electronics, 2007).


Sridhar Reddy Pulikanti (S'06) received the B.Tech. degree in electrical and electronics engineering from Jawaharlal Nehru Technological University, Hyderabad, India, in 2003, and the M.Sc. degree in electric power engineering from Chalmers University of Technology, Gothenburg, Sweden, in 2006. He is currently working towards the Ph.D. degree in electrical engineering at the University of Sydney, Sydney, Australia. His primary areas of interest include power electronics and its application in power systems.


Vassilios G. Agelidis (SM'00) was born in Serres, Greece. He received the B.Eng. degree in electrical engineering from Democritus University of Thrace, Thrace, Greece, in 1988, the M.S. degree in applied science from Concordia University, Montreal, QC, Canada, in 1992, and the Ph.D. degree in electrical engineering from the Curtin University of Technology, Perth, Australia, in 1997.

From 1993 to 1999, he was with the School of Electrical and Computer Engineering, Curtin University of Technology. In 2000, he joined the University of Glasgow, UK, as a Research Manager for the Glasgow-Strathclyde Centre for Economic Renewable Power Delivery. In addition, he has authored/coauthored several journal and conference papers as well as Power Electronic Control in Electrical Systems (2002). From January 2005 to December 2006, he was the inaugural Chair of Power Engineering in the School of Electrical, Energy and Process Engineering, Murdoch University, Perth, Australia. Since January 2007, Professor Agelidis holds the EnergyAustralia Chair of Power Engineering at the University of Sydney.

Dr. Agelidis received the Advanced Research Fellowship from the United Kingdom's Engineering and Physical Sciences Research Council (EPSRC-UK) in 2004. He was the Vice President Operations within the IEEE Power Electronics Society for 2006-2007. He was an Associate Editor of the IEEE POWER ELECTRONICS LETTERS from 2003 to 2005, and served as the PELS Chapter Development Committee Chair from 2003 to 2005. He is currently an AdCom member of IEEE PELS for 2007-2009. He will be the Technical Chair of the 39th IEEE PESC'08, Rhodes, Greece.


[^0]:    The authors are with the School of Electrical and Information Engineering, University of Sydney, Sydney, NSW-2006, Australia (e-mail: srpulikanti@ee.usyd.edu.au; v.agelidis@ee.usyd.edu.au ).

