

Calhoun: The NPS Institutional Archive

# A switch mode transistor power amplifier for sonar transducers. 

Orzalli, John B.
Monterey, California: U.S. Naval Postgraduate School

A SWHCOH MOH TRANSISTOR POWBR AMPMHIMR FOR GONAR TRANSDUCHRS

WHN B. ORZALUI

[^0]$$
371814
$$

## A SWITCH MODE

# TRANSISTOR PONER AMPLIFIER 

FOR SONAR TRANSDUCERS

$$
\because \% ~ \% ~ 丷 ~ \% ~
$$

John B. Orzalli


## A SWITCH MODE

## TRANSISTOR POWER AMPLIFIER

 FOR SONAR TRANSDUCERSby<br>John B. Orzalli Lieutenant, United States Navy

Submitted in partial fulfillment of the requirements for the degree of

MASTER OF SCIENCE
IN
ENGINEERING ELECTRONICS

United States Naval Postgraduate School
Monterey, California
1960
A SWITCH MODE
TRANSISTOR POWER AMPLIFIERFOR SONAR TRANSDUCERS
byJohn B. Orzalli
This work is accepted as fulfillingthe thesis requirements for the degree ofMASTER OF SCIENCE
INENGINEERING ELECTRONICS
from theUnited States Naval Postgraduate School

## ABSTRACT

The operation of power transistors in a switch mode circuit is considered for application as a power amplif'ier, at 3.5 KCS , to drive sonar transducers. A method of reducing the undesired effects of resonant loading is investigated, and a method of obtaining reduced power output through pulse width modulation is considered. The effects of transistor rise, storage, and fall time is evaluated. Transistor and circuit characteristics are reviewed as a basic for design.

The design and testing of an experimental, two transistor, switch mode amplifier which delivers 166 watts of fundamental power is described. The feasibility of switch mode application is evaluated for amplifiers capable of power output in excess of one kilowatt.

The work for this thesis was done at Raytheon Company, Airborne Sonar Section, Waltham, Massachusetts, during the period 4 January 1960 through 10 March 1960, and at the U. S. Naval Postgraduate School from 15 March through 5 April 1960.

The writer wishes to express his appreciation for the suggestions and assistance furnished by Vartan Vartanian, and Stanley Ehrlich of Raytheon Company, and to Dr. Malcolm Bauer and Professor Raymond Murray of the U. S. Naval Postgraduate School for their encouragement and guidance.
侸

## TABLE OF CONTENTS

Item Title ..... Page
CHAPTER I Introduction ..... 1
CHAPTER II Transistor Characteristics ..... 2
CHAPTER III Criterion for the Selection of the ..... 8Switch Mode Amplifier
CHAPTER IV Circuit Problems in the Switch Mode Amplifier ..... 12
CHAPTER V The Switch Mode Amplifier ..... 16
CHAPTER VI Conclusions ..... 29
BIBLIOGRAPHY ..... 31
APPENDIX I Amplifier Efficiency ..... 32
APPENDIX II Synthesis of Output Waveform ..... 34
APPENDIX III Circuit Waveforms ..... 36
APPENDIX IV Test Circuit and Equipment ..... 47
APPENDIX V Transistor Engineering Data ..... 50

Figure ..... Page

1. Constant Resistance Crossover Network ..... 13
2. General Schematic of a Series Tuned Ceramic Transducer ..... 13
3. Lead Networks ..... 15
4. Preliminary Pulse Width Modulation Circuit ..... 16
5. Pulse Width Modulation Circuit ..... 20
6. Input Impedance Test Circuit ..... 22
7. Test Circuit No. I ..... 24
8. Final Test Circuit ..... 26~27
Appendix III Figures 1-17 Circuit Waveforms ..... 38-46
Appendix IV Figures 1-3 Test Circuit and Equipment ..... 47-49


$\alpha$ Direct current forward transfer ratio, common base
$(\alpha)$ configuration. $\alpha$, same with functions of collector and emitter interchanged.
qe High frequency current amplification factor, common emitter Direct current forward current transfer ratio, common base, qo low collector voltage

C Capacitance
db decibels
DC Direct current
$h_{F E} \quad D C$ current amplification factor, common emitter
Ibl Initial base current
Ib2 Base current flowing just prior to switching
Ib3 Projected base current when switching to the off state.
Ic Collector current
Icbo Collector cut off current
KCS Kilocycles per second
L Inductance
M Multiplication factor
ma milliampere
mh millihenry
ms millisecond
PWM Pulse width modulation
R Resistance
Rie DC base input impedance, common emitter configuration
Re Resistance, emitter to ground
tf fall time
tj junction temperature
to ambient temperature
tr rise time
ts storage time
$\mu f$ micro farad
Hsec micro second
$W_{6}$ inverted angular cut off frequency with the function of the collector and emitter interchanged

Wav angular cutoff frequency, common emitter
Win angular cutoff frequency, common base

## CHAPTER I

A. Objectives

The application of solid state devices in sonar equipment has advanced rapidly in the past three years. The advantage of transistors with regards to physical size of the units, and their associated circuitry, over the same characteristics of vacuum tube application, makes transistors or other solid state devices, preferable in circuits within their capabilities. Sonar equipment in particular, offers a fertile field of solid state application.

The development of airborne sonar, with its inherent light weight requirements, lends itself readily to transistorized equipment. The array transducer of surface, and subsurface sonars, appears to be ideally suited to multiple drive units, which might well increase overall power output, with a decrease in size, weight, and source power requirements, when compared with conventional tube circuits.

The trend towards lower frequency sonars also permits easier application of transistors, as the present high power transistors are somewhat frequency limited.

The particular problem considered in this paper concerns the utilization of transistors, in a power amplifier circuit, to drive a sonar transducer. In order to take full advantage of transistor capabilities, the circuit chosen for study is the "switch mode" amplifier. Pertinent transistor characteristics, circuit configurations, and design problems, are discussed to provide a logical development of the final circuit evolved.

## A. Power Transistors

Power transistors, as any other circuit device, have several electrical limits which determine the operation of the unit. In order to better understand the problems of constructing a power transistor amplifier, these limits will be discussed, and the relative merits of several different amplifier configurations, and modes of operation will be evaluated.

The germanium power transistor, capable of currents in excess of one ampere, came into being during 1955. The development of the germanium power transistor appears to have reached a performance peak with units such as the $2 N 174$, rated at 15 amperes and a maximum collector voltage of 80. During 1959, high voltage, high current, silicon transistors have become available. While silicon power transistors are not readily available from commercial suppliers at this date, units such as the Westinghouse 1016D are in production and can be obtained with considerable lead time. (See Appendix V for l016D characteristics).

## B. Power Output

Power output is determined by the maximum amount of power the transistor can dissipate, providing certain voltage limitations are not exceeded. The internal dissipation limit is set by the maximum junction temperature that still permits transistor action. While the maximum junction temperature for any solid state device can be theoretically determined from the physical properties of the materials used, it is usually determined by controlled temperature experiments conducted by the transistor manufacturer. [1]

$$
\begin{aligned}
& =-2=2
\end{aligned}
$$


(

4

The engineer has meager means of determining the junction temper ature directly, so a figure relating the junction temperature to measureable quantities is generally given by the manufacturer. This figure is called the "Thermal resistance, junction to case", or "Thermal resistance, junction to mounting base", and is given in units of temperature per unit of power dissipated. Junction temperature is therefore determined indirectly by multiplying the "thermal resistance" value given, by the internal power dissipated, and adding the result to the ambient.

Transient junction temperature response is discussed in current literature, [2] but for the applications considered herein, the thermal rise time of the junction is sufficiently short (i.e. approximately 30 ms .), so that calculations involving power dissipation will be made on a steady state basis, assuming an infinite heat sink. [3]

Referring to Appendix $V$, the $2 N 174$ has a maximum thermal resistance of 0.8 degrees Centigrade per watt. Its maximum continuous junction temperature is 95 degrees Centigrade. Assuming the transistor is mounted on an infinite heat sink, and the ambient temperature at 25 degrees Centigrade, the unit should be capable of dissipating 87.5 watts. $\left.\frac{(95-25}{0.8}=87.5\right)$. In actual practice, the assumed ambient temperature would be closer to 55 degrees centigrade, and the method of mounting the transistor to the heat sink could contribute an additional thermal resistance of $0.2[4]$ degrees centigrade per watt. For this condition the maximum dissipation for the $2 N 174$ would be 40 watts.

Once the maximum thermal dissipation for a particular type of mounting is known, and the ambient temperature limits given, the maximum power output to the load may be determined.


Thermal runaway occurs in transistors from the effects of an uncontrolled increase in leakage current caused by an elevated junction temperature. That portion of the leakage current (Icbo) flowing through the emitter will be amplified by the transistor and result in an increased collector current. This increase in collector current causes a further rise in the junction temperature which starts the cycle over again. With this action going on in the transistor, the collector current increases until limited by the external circuit, or the unit fails completely.

In treating the problem of thermal runaway, the stability factor of the circuit is considered. That portion of the Icbo flowing in the base is not amplified by the transistor, so does not contribute to thermal runaway. The stability factor is defined as the ratio of the increase in collector current to the increase in Icbo, and may vary from unity (i.e. all Icbo flows through the base) to the $h_{F E}$ of the transistor (i.e. all Icbo flows through the emitter). Methods of computing the stability factor of a circuit are given by many of the transistor texts. $[5,6]$

## D. Voltage Limitations

The voltage at which a transistor breaks down is a function of both the individual transistor characteristics, and the circuit employed. In order to understand the dependency on the circuit, the three basic modes of voltage breakdown will be discussed. None of these breakdown phenomena is by itself destructive. It is the power, and resulting heat developed by the high current flow under breakdown conditions, that gives rise to a permanent degradation of the transistor characteristics.



## E. Avalanche Breakdown

Avalanche breakdown is the failure of the collector to base junction, and is in no way dependent on transistor action [7] . This mechanism of breakdown is the same means by which a "zener"l diode reaches and maine tains a constant potential with the application of a reverse current. The additional carriers that lead to the breakdown are formed by collisions between the rapidly accelerated minority carriers and the valence electrons of the germanium atoms in the crystal network.

The ratio between the actual current at any voltage, and the current that would flow if there had been no increase from electron collision is defined as the multiplication factor, M. This factor is unity at low voltage, and reaches infinity at the avalanche breakdown voltage。

## F. Alpha Equals Unity Breakdown

The M, defined above, multiplies the alpha of the transistor as well as the leakage current. Therefore, the alpha of the transistor at low voltage is taken as a reference, $\chi_{0}$. The alpha at any other higher voltage will be $M \alpha_{c}$, where $M$ is an increasing function of the voltage applied. The $D C$ common emitter amplification factor $h_{F E}$, is also a function of $M$ by the relation:

II-I

$$
h_{F E}=\frac{\alpha_{0} M}{1-\alpha_{U M}}
$$

At some voltage considerably less than the avalance breakdown voltage, the factor $M$ will be such that $M \alpha_{0}$ is unity, $(\alpha=1)$. This results in an infinite $h_{\text {FE, }}$ or a common emitter breakdown.
${ }^{1}$ The action of a "zener" diode is comparable to the Townsend effect of a gas tube, and not a true Zener effect, which is the stripping of the valence electrons. [8]
G. Punch Through Breakdown

When a negətive voltage is applied to the collector of PNP transistor, the holes in the P-type collector will be attracted to that negative potential. This attraction of the carriers away from the junction creates a depletion layer in which there are no free carriers. In an alloyed junction transistor such as the $2 N 174$, the base region has a much higher resistivity than does the collector; therefore, as voltage is increased, the expansion of the depletion layer will occur mainly in the base region. At some elevated voltage, this depletion layer will extend entirely through the base region, and come into contact with the emitter junction. When this occurs, there will be no recombination in the base region as it is free of carriers. A short circuit now exists from collector to emitter. When punch through occurs, the base signal loses all ability to control the action within the transistor. This is in contrast to the $\alpha=1$ phenomenon, in which the base is still capable of control until avalanche breakdown is reached.

## H. Frequency Dependent Parameters

The three paramoters of primary importance in considering a switch mode power amolffier are rise time (tr), storage time (ts), and fall time ( tf ). The usual method of determining these parameters involves the use of the frequency dependent parmeters to arrive at an equivalent circuit for the transistor. An analysis of this method is carried out by Golahny [9]. The equations derived are reproduced below in $[T=?, 3,40$

Fundamentally the three parameters may be deseribed as follows:
a.trg The time required for the collector current to reach $90 \%$ of its inal value in response to a sep input. For a transistor in the comon emáter configuration, the equation for tir is:

 $\qquad$

$-\square$

 $=$ aren
再
$\qquad$
.
4?
1
$\qquad$

176 $\qquad$

- $\qquad$
2
2

II-2

$$
\operatorname{tr}=-\frac{1}{W_{A E}} \ln \left[\frac{I b_{1}}{I b_{1}-9 I_{z \varepsilon}}\right]
$$

Examination of equation II-2 indicates that increasing IbI would decrease the rise time.
b. ts: The excess concentration of minority carriers at the collector-base junction during saturation causes a delay between the removal of the drive signal and collector current drop. After the drive is removed, the excess carriers will drift into the collector region, and meintain collector current flow until their concentration reaches equilibrium, and current flow goes to zero during fall time.

II-3

$$
t s=\frac{w_{n}+\omega_{1}}{w_{n} \omega_{0}\left(i-u_{n} x_{0}\right)} \ln \left[\frac{I b_{1}-I b z}{\frac{I e\left(1-a_{n}\right)}{x_{n}}}-I b z\right]
$$

Considering the relative magnitudes of the quantities contained in the brackets of equation II-3, one solution to obtain a decrease in storage time is available by decreasing Ib2 to a value just sufficient to hold the transistor in saturation.
c. tf: The time required for the collector current to reach $10 \%$ of its initial value.
II-4 $\quad \mathrm{tf}=\frac{1}{\text { WaEE }} \ln \left[\frac{I_{c m a x}-\alpha E^{\prime} I b_{3}}{0.1 I_{c m a x}-\alpha \varepsilon_{3} I b_{3}}\right]$.
A method of decreasing the fall time would be most easily accomplished by increasing Ib3.

## 

A. Power Amplifiers

Considoring the fundamental power and voltage limits of transistors, only two modes of operation have been considerec applicable to sonar transducer drive units. The first application involves the use of transistors in class B linear circuity, the second would employ transistors in the switch mode.

In December, 1959, both methods were investigated by the Submarine Signal Division of Raytheon Company. [10] This particular study was undertaken to determine the most desirable circuit capable of delivering one kilowatt of power to a section of a large sub-surface sonar transducer. In adjitional requirerent in this application was the capability of reduced power output to 30 db below one kilowatt in six steps.

The results of this study led to a selection of the class B linear type of driver. The main reasons given for the selection of the Class B linear drive over switch mode were as follows:

1. Reduced power output is obtained through reduced signal drive to the amplifier.
2. The resonant load presented to the power amplifier offers no particular problem to continuous class B operation.

## B. Circuit Characteristics

The above listed advantages seem sufficient to choose linear operation in preference to switch mode of operation, as either of the above advantages is immediately lost in switch mode. Other considerations detract from the desirability of linear operation. Maximum internal
dissipation could be reached before the transistors deliver their full capability. In this application this point is especially pertinerit as maximum dissipation occurs at reduced signal drive。 Appendix I contains a. detailed explanation of linear dissipation.

As the power amplifier is pulsed in sonar applications, the resonant characteristics of the load still presents problems of initial voltage or current transients, dependent on whether the load is series or parallel tuned. Unless the signal drive is controlled to insure that each pulse comences as a sine wave, i.e. current or voltage drive is zero at time zero, for each pulse, initial transients are as possible as with a switched amplifier. An alternate solution is to derate the transistor in order to keep any undesired transients from destroying the units. It is interesting to note that the manufacturer's recommendation (see Appendix V) for the 2 N 174 suggest the use of a 12 volt supply where high voltage transients are to be encountered, although the 2 N174 is rated as an 80 volt transistor.

Switch mode operation offers some distinctive advantages over any type of sinusoidal operation. The major advantage of switch mode lies in its high efficiency.
C. Output Power

A simplified comparison between switch mode and class B linear operae tion will now be given to point out the major advantage of the former method. Easis for the figures obtained in the example will be found in Appendix I. Pertinent excerpts from manufacturer's engineering sheets for the $2 N 174$ are contained in Appendix $V$.

青

5en
-

## $+$

In class $B$ operation, the voltage applied to the of'f transistor is twice the supply voltage, so that our chosen supply voltage is 40 . The load to each transistor is therefore 2.66 ohms to obtain 15 amps of collector current. The saturation resistance, the "off" state leakage current, and the signal drive power will be omitted from the calculations as their effects are negligible. The linear amplifier can deliver 300 watts of fundamental power, $\frac{(\operatorname{Emax} \operatorname{Imax}}{2}=$ Power out). With two transistors delivering 300 watts of useful power, 85 watts must be dissipated internally.

For the same two transistors operated in the switch mode, the power output would be ( $40 \times 15$ ) 600 watts. Of this 600 watts, $80 \%$, or 485 watts is contained in the fundamental frequency of the square wave obtained. The internal dissipation of the transistors will be calculated on the tr and tf, plus the "on" and "off" state losses, which will be consider: ablylower then the 85 watts obtained in the linear amplifier. The switch mode transistors offer a $62 \%$ theoretical increase in power output, with a considerable decrease in internal dissipation.

The reader will no doubt wonder at this point why two transistors are used in push-pull switching rather than one, which if switched at maximum rating would deliver the same power, i.e. 80 volts $x 15$ amperes $x \frac{1}{2}=600$ watts. Were it not for the limitations imposed by the frequency dependent parameters and the increased size of the output transformer required to handle the resultant unbalanced direct current, single ended operation would be highly attractive.


Even neglecting the secondary internal power losses in the linear amplifier, each transistor is required to dissipate 42.5 watts of power. This would set an absolute ambient temperature maximum. Utilizing the assumptions made on page 3:

III-I

$$
\begin{aligned}
\text { To } \max & =95^{\circ} \mathrm{C}-\left(42.5 \text { watts } \times 1.0^{\circ} \mathrm{C} / \text { watt }\right) \\
& =52.5^{\circ} \mathrm{C}
\end{aligned}
$$

The results of equation III-I indicates linear operations at maximum limits is not permitted if one is to meet the requirements of present military specification. [11]
(

## CIRCUIT PROBLEMS IN SWITCH MODE APPLICATION

## A. General

It has been shown that the switch mode amplifier offers an advantage over the linear amplifier with regards to two primary considerations. On the decision to take advantage of these two factors, three major problems confront the designer. In order of importance considered by the writer, the problems are as follows:

1. Resonant loads, such as sonar transducers, prohibit square wave voltage and current, as would be obtained from a switch mode amplifier.
2. Reduced power output must be available from the circuit utilized.
3. Power transistors are low frequency devices that might require some sort of signal drive wave shaping.

## B. Amplifier Load

Work done by Kirkland [12] involves the use of switch mode amplifiers in which either current or voltage waveform is kept square, while the opposite of the chosen square waveform is allowed to vary with the load. This approach immediately loses the advantage of having both square current and voltage, in that internal dissipation for the switched transistor is about the same as the sinusoidal application. An alternate approach, and the one chosen for the work presented herein, is the use of a crossover network to provide a frequency independent load to the amplifier. In considering a crossover network for this application, the simple L-section, constant resistance type was chosen. [13]



## Figure 1. Constant Resistance Crossover Network

The component values for the network of Fig. I may be found in most design handbooks [14], and the calculations involved present no particular problem once the Ro is specified. It is of interest to compare the low frequency side of Fig. 1 with the general schemitic of a series tuned ceramic transducer element. [15]


$$
\sqrt{L_{1} C_{1}}=\sqrt{L_{2} C_{2}}
$$

Figure 2. General Schematic of a Series Tuned Ceramic Transducer
The similiarity is obvious, and while no further investigations were made, the implication is such, that it was considered appropriate to look upon the entire low frequency L-section, with termination, as a first approximation of a transducer.

By placing the high frequency arm of the network on the primary side of the coupling transformer, the possibility of including the leakage reactance of the transformer in the calculation of the series inauctance in the low frequency arm, is within the realm of application.

The theoretical attenuation for this type of network is given as 12 db [16] per octave. Square wave frequency analysis yields only odd harmonics (see Appendix II), so that fundamental power losses in the high frequency termination should be less than seven per cent, if the crossover frequency is at 7 KC .

## C. Reduced Power Output

The advantages to be gained from switch mode operation demand that the transistor be operated so that the ratio of AC to DC current is high Reduced power requires a reduced power supply, or pulse width modulation. To illustrate the effects of pulse width modulation, a frequency analysis of a wave so modulated is carried out in Appendix II. Problems involved in reducing the voltage of the power supply indicate that a less "brute force" method would be a low level pre-amplifier to obtain the desired pulse width modulation.
D. Response Time Compensation

Equations II-2, II-3, and II-4 indicate the required compensation to reduce tr, ts, and tf. Reduction of these quantities appear to be desirable for two reasons:

1. The approximate trapezoidal output resulting from excessive response time leads to increased internal dissipation, with no increase in power output.
2. The current flowing in the collector of the "off" transistor during ts and $t f$ lowers the $\alpha=1$ voltage. In a push-pull switch circuit, this could be quite detrimental, as the collector voltage to the "off" transistor rises to twice the supply voltage.

Dependent on the type of drive source available, either of two methods may be used to obtain the desired base signal. A resistancecapacitance lead network will accomplish the job where a constant voltage source is available. (Fig. 3a) For a constant current source, a resistance-inductance network is required. (Fig. 3b)



Figure 3.
Lead Networks
The Rin shown in Fig. 3 represents the input impedance to the base of the trasistor. When this value is known, and the desired overshoot on the Ibl is selected, the "other values may be readily calculated. By purposely raising the low frequency response of the coupling transformer, sufficient "droop" on the output waveform could be obtained to give the desired drive characteristics.


## CHAPTER V

## THE S:IITCH MODE AMPLIFIER

A. Pulse Widtr Modulation Circuit

Several methods of pulse width modulation were investigated. Assuming a low level sinusoidal drive is available, the simplest solution appears to be an extension of the principles involved in an overdriven amplifier which is commonly used to obtain square waves. By varying the reverse bias to the base of a switching transistor, pulse width may be varied from full "square" wave to the point where there is insufficient drive to saturate the transistor. Of course there is a degradation in the rise time of the output as the pulse width is reduced. It is of interest to note the transistors are ideally suited for this application since switching transistors are readily available that will saturate with considerable less than one volt drive.

Two Fairchild 2N697 transistors were connected in a push-pull circuit, and variable bias was applied through the center tap of the input transformer to test the feasibility of the method. While $2 N 6975$ are switching transistors, (Appendix V) their use in the circuit was determined primarily on an availability basis rather than their characteristics. Fig. 4 is a schematic of the test circuit.


Figure 4. Preliminary Pulse Width Modulation Circuit


Photographic results of this test are contained in Appendix ili, Fig. 1, 2. Fig. la, and lc shows the general shape of the output obtained from collector to collector. Fig. lb shows the details of the crossover section (porch) of the wave. Fig. 2 gives the details of the "square" wave obtained.

All tests were conducted at 3.5 KCS (period $386 \mu \mathrm{sec}$ ). Porch width was variable from 0 to 100 fsec . With no porch, the tr for one half the peak amplitude was $10 \mu \mathrm{sec}$, with maximum porch width, the $\operatorname{tr}$ was $30 \mu \mathrm{sec}$.

The results of those preliminary tests indicated that the desired modulation could be obtained. Subsequent tests with increased loads indicated that considerable degradation of tr could be expected as the power requirements are increased. In addition, increasing the signal drive, to reduce the tr , leads to a base to emitter breakdown on the reverse biased transistor in the push-pull circuit.

The next step in the design of the modulation circuit was to compute the power required fron the drive transistors. Data available from previous work done at Raytheon $[12]$ included a measurement of the input resistance for $13,2 N 174$ transistors. This data was utilized to compute a mean value of the input resistance. Taking the minimum value of $h_{F E}$ given by the manufacturer, and using .25 ohm emitter resistors, the results provided a mean input resistance of 7.55 ohms. A standard deviation of 1.96 ohms was also obtained from this data. Equation V-l was used in computing the above values.

V-1 Rin $=R i e+h_{F E} R$
To simplify calculations, seven ohms was chosen to represent the input impedance to the 211774s in the proposed circuit. Working from the manufacturer's data, a 10 ampere collector current would require a 500 ma

Tin M


ans
base drive. Allowing for no other losses, the minimum arive power required should be 1.75 watts.

A two stage circuit was designed for the next test. Direct coup ling was employed using PNP, 2N329A's working directly into the bases of the NPN, 2iN697's. This arrangement has two distinct aavantages over transformer or capacitive coupling.

1. No coupling elements are required.
2. A separate biasing circuit is not required in the second stage。 Negative bias is not required, and the small positive bias required for square wave output may be obtained by biasing for a small collector current in the first stage.

At this point in the design, considerable time was expended in the choice of a coupling circuit to be used between the 2 N697 drive transistors, and the bases of the 2N174 output stage. Direct coupling was desired, but was finally rejected on two significant considerations.

1. Reverse bias to the off transistor of the power output stage is not available.
2. The method of obtaining bias for the second stage could result in a quiescent collector current. This collector current, if present in the output stage, would cause both the output transistors to operate in the active region. The only load presented would be that of the DC resistance of the output transformer and the .28 ohm emitter resistors. Destruction of the output transistors under these conditions could easily occur. Capacitive coupling was rejected on the basis of the first reason given above, and in addition, the stability factor in the output stage would be $h_{\text {FE, as no }}$ DC path would exist from base to emitter. Transformer coupling eliminates all of the objections raised for the other two methods.


The circuit of Figure 5 was constructed, and tests conducted. The small emitter resistors used in both stages serve, not only as stabilizing elements, but eliminates input characteristic differences between the individual transistors. Changes in $h_{F E}$ and Rin tend to give unsymetrical "square" waves from the push-pull circuit if the emitter resistors are omitted. The tests conducted utilizing the load of Fig. 5b proved highly satisfactory. Rise times of only $20 \mu s e c$ were obtainable with porch widths of $200 \mu \mathrm{sec}$, (See Appendix III,Fig. 8, 9). On the basis of these tests a special transformer was ordered.

While awaiting the delivery of the transformer, several different transformers immediately available in the laboratory were tried in the configuration of Fig. 5b. Each trial required a separate calculation to determine the termination necessary on the secondary winding to present a 300 ohm load to the transistors. Unfortunately, none of the transformers tested during this trial and error period proved capable of passing the desired waveshape without considerable distortion. During this testing of random transformers, some of the results indicated the possibility of utilizing the transformer design, instead of a lead network, for drive wave shaping. The long lead time required for special transformers precluded this type of application from being included in the overall design。

In the circuit under test, the reader might question the use of only one termination on the secondary of the transformer. As one of the transistors in the output stage is off, the input impedance reflected by that unit is the equivalent of a reverse biased diode, and can be considered infinite with respect to the input impedance of the transistor that is on。

FIGURE 5 PULSE WIDTH MODULATION CIRCUIT

3. Lead Network

Utilizing the general schematic of Fig. 3b, a LaPlace transformation was used to obtain the drive current through Rin in response to a step voltage input. The results of this transformation is summarized in equation $\mathrm{V}-2$. $^{2}$

$$
d(t)=\frac{1}{R+\operatorname{Rin}}+\frac{R}{\operatorname{Rin}(R i n+R)} e^{\frac{\tau(R i n+R)}{\operatorname{Rin} R C}}
$$

With equation V-2, one may select the desired overshoot of Ibl, and given the input impedance of the circuit to be used, compute the component values required. The time constant of the circuit used need not be critical, as long as the transient will decay in half a period of the square wave assumed. The values chosen for experimentation should yield a $50 \%$ overshoot, and a decay time ( 5 time constants) of $50.0 \mu s e c s$. i. e. $R=3.5$ ohms, $C=4 \mu f$, Rin set at 7 ohms for one transistor. C. Termination

A decision to utilize a 300 ohm terminating load was based on verbal information available at Raytheon concerning the characteristics of the transducer units for the $A N / B Q Q-1$ application. [10] Straightforward come putations for the crossover network component values were made using the handbook formulas and a chosen crossover frequency of 6 KCS . Results of these computations yield values for the components of the schematic shown in Fig. l as follows:

$$
\begin{aligned}
& \mathrm{RO}_{0}=300 \mathrm{ohms} \\
& \mathrm{~L}=11.3 \mathrm{mh} \\
& C=0.062 \mathrm{uf}
\end{aligned}
$$

[^1]

If it is desired to reflect the high frequency section of the cross over network to the primary side of the transformer, either the impedance ratio specified, or the turns ratio of the transformer may be used in accordance with equations $V-3$.

$$
\begin{aligned}
C(\text { reflected }) & =\left(N_{2} / N_{1}\right)^{2} C=\left(Z_{2} / Z_{1}\right) C=C^{8} \\
\mathrm{~V}(\text { reflected }) & =\left(N_{1} / N_{2}\right)^{2} L=\left(Z_{1} / Z_{2}\right) L=L^{8} \\
\text { Ro(reflected }) & =\left(N_{1} / N_{2}\right)^{2} \text { Ro }=\left(Z_{1} / Z_{2}\right) \text { Bo }=R_{0}
\end{aligned}
$$

The theoretical calculations were verified with the test circuit of Fig. $6 .^{3}$


Figure 6. Input Impedance Test Circuit
Magnitude of the input impedance may be measured with the $\tau_{c}+$, cir clit of Fig. 6 in the following manner.

1. Connect SI to either terminal A or B.
2. Set $R$ to a convenient multiple, say 10 times, the expected - input impedance.
3. Set the oscillator output to give midscale deflection on VTVM 1 at each frequency used.

[^2]
4. Set VTVM 2 on a lower scale, ( $1 / 10$ that of VTVMI ).
5. Compute input impedance directly from the ratio determined by the $R$ setting and the VTVM readings.

While the above method will not give phase angle, it can be assumed that the input impedance is resistive if the magnitude of the impedance does not change over a considerable frequency range. All tests conducted with this method on the actual circuits indicated that the load was constant at all frequencies from 3.5 KCS to 20 KCS . An extension of this method of measure ment was made to determine the DC primary resistance of the transformers used.

## D. Circuit Tests

The first tests of the amplifier and P'NM circuit were made employing resistive loads in the collector leads of the $2 \mathrm{NL} 74^{\prime} \mathrm{s}$. Fig. 7 illustrates the first test circuit used. The choice of load for these inftial tests was prew dicated on the non-availability of an output transformer, and a desire to evaluate the PrM circuit working into the load for which it was designed. In addition, the results of this test would give a control factor to later tests with a transformer coupled output.

The results of the first test revealed no basic faults with the theory of design. Practical problems which arose from these tests were corrected by increasing the power capability of the PWM circuit by the insertion of 2N158 and 2N1050 transistors for the 2N329A and 2N697 respectively. The final results obtained from these tests are illustrated in the collector to collector waveforms obtained. (Appendix III, Fig. 3-7). The "rounding" of the tops of the waveforms indicated is attributed to power supply deficiencies. Later experimentation proved conclusively that transients in the power supply can cause considerable distortion in the output wave forms.




The final evaluation was made using the circuit of Fig. 8.
Photographs of the breadboard, and test equipment associated with the schematic of Fig. 8 may be found in Appendix $V$. The values indicated in Fig. 8 are those associated with the final tests, and the reader is advised that two different input transformers, and two different output transformers were utilized in the complete evaluation. Referring to Figures 3 through 17 of Appendix III, one may observe the waveforms ob= tained at various points in the circuit, and see the effects of the PNM control.

The distortion introduced in Fig. I4 of Appendix III was the result of inserting $1 N 344$ diodes in the base leads of the 2N174's in an attempt to nullify the overshoot obtained at reduced pulse widths. The slight overshoot on the collector to collector waveform of Fig. 10 is the re= sult of a power supply transient, and not from any reactive component in the load. This overshoot was eliminated entirely in tests made subsequent to the time of the photograph.

The results of the terminating tests on the circuit are summarized as follows:

| Fundamental power output at 3.5 KCS | 166 watts |
| :--- | :--- |
| DG. Power input |  |
| Overall efficiency |  |

As the efficiency for this circuit seems low when compared with the theorectical calculations of Chapter III, some basic considerations will help to justify the figure given.






$$
\begin{aligned}
& \text { Emitter resistors }-0.28 \text { ohms } \\
& \text { Transforner DC resistance }-0.19 \text { ohms } \\
& \text { Supply current ( } 10.8 \text { amperes) }{ }^{2} \times(0.28+0.19) \\
& \text { Assumed power in the harmonics of the "square wave" } \\
& \begin{array}{l}
\text { Fundamental power lost in the HF section of the } \\
\text { crossover network (measured) } \\
\text { Known power losses }
\end{array} \\
& \hline \frac{27 \text { watts }}{124 \text { watts }}
\end{aligned}
$$

The known power losses added to the fundamental power give a total of 292 watts. No attempt to apportion the balance of 76 watts between the dissipation in the transistors, and the core losses of the transformer. A DONNER \#2102 wave analyzer was used to obtain the fundamental power calculated. Pulses of 3 to 5 seconds duration were used to obtain readings on the wave anal? zer. Throughout the experiment a "finger test" failed to detect any noticable temperature rise in either the transistor case, or stud mount. There was no detectable difference in the output obtained with the RC lead network included in the circuit. A power rew duction of 3.2 db was obtained through the use of PWM. With a well regulated power supply, no transient voltage spikes could be detected in the circuit.
促

4

## A. Pulse Width Modulation

The concept of PWM to obtain reduced power output is feasible. If power output is to be reduced by several $d b$, more than two stages will be required in the control circui.t. Reductions in the order of 30 db do not appear to be feasible regardless of the number of stages employed, as the width of the pulse required would be less than the total of the rise and Eall times of the transistors.

## B. Response Time Improvement

Improverents resulting from the use of lcad networks could not be measured relative to the results obtained without compensating devices. The rise tires observed throughout the experiment were less than those given by the manufacturer. On the basis of the experimental evidence it is concluded that the 2 N 174 does not require compensating networks if operated at 3.5 KCS or lower.

## C. Load Termination

The use of a crossover network permits switching operation into reactive loads. All aspects of switching theory may be applied directly to the circui.t with a resistive load assumed. In addition, by inserting the high frequency section of the network in the primary side of the output transformer, the undesirable effects of transformer primary leakage inductance may be eliminated. Application of 2N174 transistors in an amplifier capable of power in excess of one kilowatt does not appear feasible in this circuit configuration. The low impedance required to draw sufficient current would rapidly approach the DC resistance of the primary winding of the coupling transformer.

D. Suggestions For Further Application

The inclusion of a crossover network in present linear amplifiers would eliminate initial voltage transients and the need for timing circuitry in pulsed applications.

With units such as the Westinghouse 1016D, an amplifier capable of one kilowatt fundamental output power would require a maximum of four transistors, and quite possibly two transistors of this type would be sufficient if the power supply capability was not a determining factor. Substituting 2N1016D's directly into the circuit of Fig. 8 and raising the supply voltage to 60 volts would yield an amplifier capable of 530 watts of fundamental output.
er

1. Clevite Transistor Products, Application Bulletin No. I, Gernanium Power Transistors, Waltham, Mass. (No date or author given).
2. S. D. Heaner and A.H. Eiler, Theoretical and Experimental Determination of the Time Response of Junction Temperature of a Power Transistor, Honeywell Publication, Nov. 1957.
3. Loc. Cit., Clevite Transistor Products, ppl.
4. Ibid., pp 2.
5. R.F. Shea, Transistor Circuit Engineering, John Wiley \& Sons, pp. 52-62, 1957.
6. Lo, et.al., Transistor Electronics, Prentice Hall, pp 131-155, 1955.
7. D. C. Mogen, Fundamental Voltage Limitations of a Transistor, Honeywell Publication, pp. l-7, Feb. 1959.
8. Ibid., p. 2
9. Y. Golahny, Application of Power Transistors in Ultra Sonic Devices, Raytheon Mfg. Co., Research Div. Applied Electronics Group, Tech. Memo. No. 15., pp. 1-9, Nov. 1957.
10. M. L. Fiet, $A N / B Q Q-1$ Power Amplifier, Raytheon Co. Submarine Signal Operation, Airborne Engineering, M.I.F. Memo. No. 101, Jan. 1960.
11. Military Equipment Specifications, Mil-E-5422D
12. R.E. Kirkland, Design Considerations for Transistor Power Amplifiers, Raytheon Co., Wayland Laboratory File No. 89-261-32, April 1958.

1ः. W. L. Everitt and G.E. Anner, Communications Engineering, McGraw-Fill Book Co., Inc., pp. 289-291, 1956.
14. F. Langford Smith, Radiotron Designer's Handbook, RCA Tube Div.,p.185,'53
15. Kinsler and Frey, Fundamentals of Accoustics, John Wiley and Sons, p. 473, 1950.
15. Loc. Cit. F. Langford-Smith, p. 184.

In addition to the preceeding specified references, the following papers were useful and pertinent.

1\%. H.W. Henkels, T.P. Norwalk, High Power Silicon Transistors, Westinghouse Electric Corp., Semi.conductor Dept., pp. l-10.
18. Clevite Transistor Products, Application Bulletin No. 2. Collector Breakdown Failure in Power Transistors, Waltham, Mass. (No date or Author given)


## APPENDIX I

## AMPLIFIER EFFICIENCY

## Sinusoidal Amplifier

Normalizing the output of a sine wave amplifier the power output can be expressed:

$$
P_{0}=x(1-x)
$$

where $\mathrm{x}=\mathrm{a}$ sin wt: $\mathrm{a}=$ excitation

$$
P o=a \sin s t\left(1-a_{2} \sin w t\right)
$$

$$
=a \sin w t-a^{2} \sin ^{2} s t
$$

Average power output $=\frac{a^{2}}{2}$
Average power input $=\frac{2}{\pi}$
Defining Efficiency as $\operatorname{Po}(a v g) / \operatorname{Pin}(a v g)=\frac{a^{2}}{2} / \frac{2^{a}}{\pi}=\frac{\pi}{4}$ a
This gives efficiency directly proportional to the excitation, a, and a maximum efficiency of $\pi / 4=78.54 \%$

Also note that dissipation is a function of excitation, and maximum dissipation does not occur at maximum excitation.
i.e.

Power Dissipated $(P d)=a\left(\frac{2}{\pi}-\frac{a^{2}}{2}\right)=a\left(\frac{4-a}{2 \pi}\right)$
Solving for Pd max.

$$
\mathrm{dPd} / \mathrm{da}=\frac{\left(4-\frac{\pi}{2} a\right)}{\pi}-a / 2=0 \text { when } a=\frac{2}{\pi}
$$

Square Wave Amplifier
Assuming a perfect amplifier, the power dissipated is zero, while the efficiency is determined from the analysis of the wave form in terms of fundamental and harmonic power.

$$
\begin{aligned}
& \text { Po }=P_{f} \text { and }+P_{\text {harmonic. }} \\
& e(t)=\frac{4 \pi}{\pi}(\sin w t+1 / 3 \sin 3 w t+1 / 5 \sin 3 w t+\ldots) \\
& \text { Normalizing }
\end{aligned} \begin{aligned}
\text { Power } & =\frac{8}{\pi^{2}}(1+1 / 9+1 / 25+\ldots .) \\
& =\frac{8}{\pi^{2}}(1+K) \\
P_{\text {fund }} & =\frac{8}{\pi^{2}}=.808 P_{\text {harmonics }}=\frac{8 K}{\pi^{2}}=.192
\end{aligned}
$$

## Summary

The table below summarizes the characteristics of the amplifiers considered.

| Mine |  | Input | Output | Dissipation | Efficiency |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Square Wave | 1 | 1 | .803 | .192 | 808 |
| Sin Wave | 1 | .636 | .500 | .136 | 78.5 |
| Sin Wave | .536 | .401 | .202 | .202 | 50.0 |




SYNTHESIS OF OUTPUT WAVEFORM


DEFINE THE WAVEFORM AS FOLLOWS:
AMPLITUDE $=1$

$$
\begin{aligned}
f(t) & =0 & & 0 \text { to } 0 \\
& =1 & & \text { c to } \pi-0 \\
& =0 & & \pi-0 \text { to } \pi+0 \\
& =-1 & & \pi+0 \text { to } 2 \pi-\infty \\
& =0 & & 2 \pi-\infty \text { to } 2 \pi
\end{aligned}
$$

Applying Fourier Series techniques

$$
f(t)=\frac{1}{2} a_{0}+\sum_{n=1}^{\infty}\left(a_{n} \cos n \omega t+b_{n} \sin n w t\right)
$$

By a choice of axis, the odd funotion resulting, leads to an elimination of all $a_{n}$ terms of the series. $b_{n}$ is defined:

$$
b_{n}=\int_{0}^{2 \pi} f(t) \sin n w t d(w t)
$$

# |oter $\quad$ 1 $1 \quad 1 \quad 10$ <br> $-11$ 





$=$
-

1
$2+2+2+2+2+2$

2atin +3

$\sin -\mathrm{y}$

Substituting for the given Waveform:

$$
f(t)=\frac{4}{\pi} \sum_{n=1}^{\infty} \frac{\cos }{n} n c \sin \text { nat } \quad \text { (n odd) }
$$

Note that the above function reduces to the familiar series of a square wave with $c=0$

$$
\begin{aligned}
& b_{n}=\frac{1}{\pi}\left\{\int_{c}^{\pi-c} \sin n(w t) d(w t)-\int_{\pi+c}^{2 \pi-0} \sin n w t d(w t)\right\} \\
& =\frac{2}{\pi} \int_{0}^{\pi-c} \sin n w t d(w t) \\
& =-\frac{2}{\pi n}[\cos \operatorname{mit}]_{0}^{\pi-c} \\
& =-\frac{2}{\pi n}[\cos n(\pi-\theta)-\cos n \theta]= \\
& \frac{4}{\pi^{n}} \cos \mathrm{~N} \text { c for } \mathrm{n} \text { odd: oforn oven }
\end{aligned}
$$




## APPENDIX III <br> CIRSUI'T NAVEFORMS

Appropriate comments relating each of the oscilloscope photographs are found in the corresponding position on the page facing the illustrations.

## $-2$

$2-2-2-2+2$
2


## *

Collector to collector waveforms obtained from the test circuit shom in Figure 4, page $/ 6$ of the text.

Fig. 1

Load waveform obtained
from the test circuit shown in Fig. 5b, page 20 of t'e text. Transformer used is the transformer shown in Fig. 8
(Final test circuit) page 26 of the text.

Collector to collector waveforms obtained from the test circuit shown in Fig. 4, page /6 of the text.

Fig. 2

Collector to collector voltage waveform obtained from the test circuit shown in Fig. 7. (Test circuit No. 1) page 24 of the text.

Fig. 3
Fig. 4


Fig. 1
3.5 kc
3. 8-v peak

Fig. 3
(a) $50 \mu \mathrm{sec} / \mathrm{cm}$
.2 volts/cm
.2 volts/cm

(b) $20 \mu \mathrm{sec} / \mathrm{cm}$

[^3]
3.5 kc
3. 8-v peak
a
b
${ }^{*} \mathrm{c}$
b

Fig. 4


> Fig. 5, 6, $\equiv$ nd 7 were obtained from the test circuit shown in Fig. 7, Test circuit No. 1, page 24or the text.

Base-to-Base drive waveform for the 2N174 output transistors. Full drive.

Fig. 5

Collector to collector 2N174 waveform. Reduced drive. 20 volt power supply.

Collector to collector wa veform. 2 N174. Power supply at 20 volts.

Fig. 6

Waveforms obtrined
from Fig. 5a page of 20 the text.
a. collector-tocollector of the 2N329A's.
b. collector-tocollector of the 2N697's


Fig. 5
$50 \mu \mathrm{sec} / \mathrm{cm}$
2 volts/cm
$50 \mu \mathrm{sec} / \mathrm{cm}$
10 volts $/ \mathrm{cm}$

$\sqrt{\square} \square$

Fig. 7
$50 \mu \mathrm{sec} / \mathrm{cm}$
10 volts/cm
(a) $50 \mu \mathrm{sec} / \mathrm{cm}$
(b) $50 \mu \mathrm{sec} / \mathrm{cm}$ 10 volts/cm
laveforms obtained from the Fulse Jiath Modulation circuit shown in Fig. 5a, page 20 of the text.
a. collector-to-collector of the 2iJ329A's.
b. collector-t,o-collector of the 2N597's.

Fig. 9

Waveform obtained from Final test circuit. Fig. 8, page 27 of the text.
a. collector-tocollector waveform, 2N174's, reduced drive.
b. "Fundamental" output waveform across 300 phm terminating resistor, reduced arive.

Waveforms obtained from the Final Test Circuit, Fig. 8, page 27 of the text.
a. collector-to-collector of the 2NI74's. Overshoot obtained attributed to power supply transients.
b. "fundamental" output across the 300 ohm terminating resistor.

Fig. 10

Waveform obtained from Final Test Circuit. Fig. 8, page 26 of the text.
a. collector-.to-collector waveform. 2N158's, full drive.
b. base-to-base waveform, 2NI74's, full drive.

Fig. 12


Fig. 9
(a) $50 \mu \mathrm{sec} / \mathrm{cm}$

1 volt/cm
(b) $50 \mu \mathrm{sec} / \mathrm{cm}$

10 volts/cm


Fig. 11
$\begin{array}{lr}\text { (a) } 50 \mu \mathrm{sec} / \mathrm{cm} & 20 \text { volts } / \mathrm{cm} \\ \text { (b) } 50 \mu \mathrm{sec} / \mathrm{cm} & 100 \text { volts } / \mathrm{cm}\end{array}$
(a) $50 \mu \mathrm{sec} / \mathrm{cm}$

20 volts/cm
(b) $50 \mu \mathrm{sec} / \mathrm{cm}$



Fig. 12
(a) \& (b)
$50 \mu \mathrm{sec} / \mathrm{cm}$
2 volts/cm


```
All waveforrs described were
obtained from the test circuit
of Fig. 8, page26,27 of the text.
(Final test circuit.)
```

a. Base-to-base, 2N174's, reduced drive.
b. Base-to-base,

2N1050's, reduce $\curvearrowleft d$ drive.

Base-to-base, 2N174's with diode inserted in an attempt to minimize the overshoot obtaine in Appendix III, Fig. 11.
a. full drive.
b. reduced drive.

## Fig. 13

Fig. 14

2N158 base-to-base.
a. full drive
b. reduced drive

Output across the dissipating resistor contained in the high frequency side of the output crossover network.
a. full drive
b. reduced drive.

Fig. 16



Fig. 13
(a) \& (b) $50 \mu \mathrm{sec} / \mathrm{cm} 2$ volts $/ \mathrm{cm}$


Fig. 15
(a) \& (b) $50 \mu \mathrm{sec} / \mathrm{cm}$

2 volts/cm

(a) \& (b) $50 \mu \mathrm{sec} / \mathrm{cm} 2$ volts $/ \mathrm{cm}$


Fig. 16
(a) \& (b) $50 \mu \mathrm{sec} / \mathrm{cm} 20$ volts $/ \mathrm{cm}$


Collector-to-collector voltage wave form of the 2N174 transistors shown in Fig. 8, page 27 of the text. This photograph shows the detail
of the "crossover", and rise time.

Fig. 17
45.


Fig. 17
$20 \mu \mathrm{sec} / \mathrm{cm}$
20 volts $/ \mathrm{cm}$

III-5
46


TEST EQUIPMENT AND CIRCUIT
a. PULSE WIDTH CONTROL
b. ST. NO. 12 NI58
b. ST. NO. 12 NI58
c. IC, ST. NO. 1
d. IC, ST. NO. 2

FIGURE I BREADBOARD AND TEST EQUIPMENT

TEST EQUIPMENT AND CIRCUIT

FIGURE 2 BREADBOARD, BACK VIEW

TEST EQUIPMENT AND CIRCUIT

FIGURE 3 BREADBOARD, BOTTOM VIEW

## TRANSISTOR ENGINEERING DATA

The information contained in this Appendix was taken directly from the Engineering Data Sheets supplied by the transistor manufacturers indicated.

## DELCO 2N174

General Description: The improved Delco Radio 2N174 is a P-N-P germanium power transistor designed for general use with a 28 volt power supply and for use with a 12 volt power supply in applications where high voltage transients are encountered.

Abs slute maximum ratings
Collector diode voltage Vcb 80 volts ( $\mathrm{Veb}=-1.5$ volts)

Emitter diode voltage Vebo 60 colts
Emitter current(continuous) 15 amperes
Base current(continuous) 4 amperes
Maximum junction temperature Continuous
Intermittent
Electrical Characteristics
Temperature at $25^{\circ} \mathrm{C}$

|  | Typical | Maximum |
| :---: | :---: | :---: |
| Collector diode current (Vcbo, -80) | 2 ma | 8 ma |
| Current gain $\mathrm{h}_{\mathrm{FE}}$ (Vce, -2; Ic, 12a) | 20 |  |
| Saturation voltage ( $\mathrm{Ib}=2 \mathrm{a}, \mathrm{Ic}=12 \mathrm{a}$ ) | . 3 volts | . 9 volts |
| Common emitter current, amplification cutoff frequency $f$ かe. ( $I c=5$ a) | 10 KCS |  |
| Rise time ( $\mathrm{Ic}=12 \mathrm{a}$ ) | 15 usec |  |
| Fall time ( $\mathrm{Ic}_{\mathrm{c}}=0$ ) | 15 usec |  |
| Thermal resistance (junction to mounting base) | . 5 | $.8^{\circ} \mathrm{C} /$ watt |



General Description: As a saturating switch, total switching times are a fraction of a $\mu \mathrm{sec}$ at 500ma. Gain bandwidth product is typically 100 megacycles. .... As a power output stage, it delivers 1.5 watts at 20 megacy:les..... All production units are stabalized by extended $300^{\circ} \mathrm{C}$. storage. The Fairchild mesa structure minimizes the effects of thermal and mechanical shock. Units have withstood impacts greater than $20,000 \mathrm{~g}$ for $3 \mathrm{~ms} . . .$.

Absolute maximum ratings
Collector to em + ter voltage (Vce) 40 volts
Collector tr base voltage (Vcbo) 60 volts
Emitter to base voltage (Vebo) 5 volts
Electrical Characteristics $\left(25^{\circ} \mathrm{C}\right)$
Current gain ( $h_{F E}$ ) 75 (typical)
Saturation voltage (Vbe) I volt
Total dissipation at case temperature of $100^{\circ} \mathrm{C} \quad$ I watt
Saturation resistance (approx.) 10 ohms

Texas Instruments 2N1050
General Description: The Tl 2N1050 is an NPN diffused junction silicon transistor capable of 40 watts dissipation at $25^{\circ} \mathrm{C}$ with infinite heat sink......

Maximum ratings
Collector voltage referred to base or emitter at $25^{\circ} \mathrm{C} \quad 120$ volts Junction temperature (maximum range) $-65^{\circ} \mathrm{C}$ to $=200^{\circ} \mathrm{C}$ Electrical Sharacteristics $\left(25^{\circ} \mathrm{C}\right)$
Current gain ( ${ }^{h}$ FE )
30-90
Saturation resistance, ( $I_{c}=200 \mathrm{ma}$ ) $\quad 15$ ohms
Saturation voltage (Vbe), (Ic $=500 \mathrm{ma})$ 10 volts
俋

General Description: The Westinghouse WXIOl6 is a NPN fused silicon power transistor intended for high power switching and amplifier applications. The voltage and current ratings of this transistor, together with its very low saturatior. resistance, enabl.e it to handle high switching povers with a minimum of losses.

Absolute maximum ratings
Collector to emitter diode voltage 200 volts
(Veb $=-1.5$ volts)
Emitter diode voltage (Vebo) ( $I_{c}=0$ ) 25 volts
Emitter current(continuous)
5 amperes
Base current(continuous)
5 amperes
Maximum junction temperature $150^{\circ} \mathrm{C}$

Electrical Characteristics ( $25^{\circ} \mathrm{C}$ )
Collector diode current $($ Vce $=200$, Vbe $=-1.5) \quad 20$ ma
Current Gain $\mathrm{h}_{\mathrm{FE}(\min )}$
10
Common emitter current amplification
cut off frequency (based on $f \alpha e=f \alpha b / h f e) \quad 30 \mathrm{KCS}$
Saturation voltage ( $I c=5$ amperes)
Thermal resistance (junction to case)
2.5 volts
$2.7^{\circ} \mathrm{C} /$ watt
年



[^0]:    DUDLEY KNOX LIBRARY NAVAL POSTGRADUATE SCHOOL MONTEREY CA 33:12-5:01

[^1]:    2. Saturated transistors are a nearly perfect constant voltage source. As evidenced by the inclusion of a R-L lead network in the photographs conteined in Appendix $V$, this fact was not discovered by the writer until late in the experimental stages of the project.
[^2]:    ${ }^{3}$ Several attempts were made to measure the input impedance of the circuit with a bridge. The impedance values to be measured are less than 4.5 ohms, which gave considerable difficulty with the bridges available.

[^3]:    - 

