VOL. 10, NO. 16, SEPTEMBER 2015

ARPN Journal of Engineering and Applied Sciences © 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved.



ISSN 1819-6608

www.arpnjournals.com

## INVESTIGATIONS ON AN IMPROVED SOFT SWITCHED CLLL DC/DC CONVERTER

Deepak Kumar Nayak<sup>1</sup>, S. Sheik Aalam<sup>1</sup>, R. Murugan<sup>1</sup>, K. Selvakumarasamy<sup>1</sup> and S. Rama Reddy<sup>2</sup>

<sup>1</sup>Department of Electronics and Communication Engineering, AalimMuhammedSalegh College of Engineering, Muthapudupet, Avadi, IAF, Chennai, India

<sup>2</sup>Department of Electrical and Electronics Engineering, Jerusalem College of Engineering, Centre for Collaborative Research with Anna University, Pallikaranai, Chennai India

E-Mail: deepaknayak2003@yahoo.com

#### ABSTRACT

A full-bridge CLLL DC/DC converter that uses an auxiliary circuit is proposed in this paper. The soft switching of lagging leg and auxiliary switches is achieved by the proposed circuit for providing reduced switching losses and high efficiency. The theoretical detail operation of the converter is presented. The proposed converter is verified using MATLAB simulation. Closed loop and open loop circuit models are presented for input step change and output load regulation. A prototype of the proposed DC/DC converter is implemented in MATLAB with switching frequency of 20 KHz and output power of 15 W. The performance of the converter is compared with a conventional full-bridge DC/DC converter.

Keywords: CLLL,DC-DC converter, zero voltage switching (ZVS), soft switching techniques, PIC, zero current switching (ZCS).

#### INTRODUCTION

The PWM phase-shift full bridge DC/DC converter is widely used in medium to high power applications [1-8]. These converters can provide all switching devices to operate under ZVS by using the resonance between a leakage inductor and an output capacitor of switches. It is possible to operate all switching devices of these converters with high switching frequency so that its size can be reduced. But the disadvantage of these converters are under light load conditions, to achieve ZVS for the lagging leg switches require a large inductance which causes an increased loss of duty cycle on the secondary side and more voltage ringing across the secondary side rectifiers. To extend the load range of ZVS many methods have been proposed. Extra passive components are used to achieve full range ZVS in [9-11]. However conduction loss is significant which reduces the efficiency of the converter. Extra active components are used to achieve full range ZVS on the primary side [12, 13]. Although these modifications can decrease the conduction loss and reduce the secondary side voltage spike but it uses two additional main switches in the primary side which increases the cost and it is difficult to implement due to the circuit complexity. A new topology is proposed in [14] where active components are used to achieve full range ZVS on the secondary side but it does not address the freewheeling period conduction loss and secondary diode voltage ringing.

The secondary side voltage ringing can be suppressed by adding an active snubber described in [15, 16] but it adds to cost and it is difficult to implement. The secondary side voltage ringing can also be suppressed by using a primary clamping circuit consisting of an inductor and two diodes [17-19] but it may result in increased primary circulating current and loss of duty cycle. In [20], a current driven rectifier is introduced. The proposed topology provides zero current switching for output rectifiers with the help of two parallel passive circuits. The voltage spike across the diode bridge is clamped by the output capacitor filter. Parasitic mechanism is analyzed in detail at the secondary side and suppression countermeasure for full bridge converter proposed in [21]. But the proposed LC auxiliary circuit only extends the ZVS range of the lagging leg switches while at light load condition, ZVS can not be attained by the leading leg switches.

A soft switching full bridge converter with minimizes parasitic oscillation from no load to full load is proposed in [22]. ZVS range of leading and lagging legs extend due to the addition of auxiliary coupled inductor. The above literature does not deal with CLLL network based full bridge DC/DC converter.

In this paper, a soft switching full bridge new DC/DC converter with CLLL network is proposed where ZVS of the primary switches and ZCS of the auxiliary switches are achieved by the energy stored in the inductive component of the auxiliary circuit. The operation principle of the proposed converter is explained in detail. The simulation results using MATLAB and experimental results using PIC microcontroller are presented for 15 W/12 V output. The auxiliary circuit which is used in the proposed converter is very simple to implement and the converter provides ZVS in a wide load range with high efficiency.

#### PROPOSED CIRCUIT AND OPERATION

Figure-1 shows the proposed DC/DC converter. It consists of an auxiliary circuit as shown in dotted line. The auxiliary circuit introduced in the proposed converter, contains two active switches  $S_5$  and  $S_6$ , two diodes  $D_{1a}$  and

 $D_{2a}$ , resonant capacitor  $C_r$ , resonant inductor  $L_{1r}$  and  $L_{2r}$ , and coupling winding L. The main switches of full bridge are  $S_1,S_2,S_3$  and  $S_4$ .



Figure-1.Proposed full bridge DC/DC converter with an auxiliary circuit.

The driving signals for all main switches, auxiliary switches and the principal waveforms of the proposed converter are shown in Figure-2.



Figure-2. Waveforms of the proposed full bridge DC/DC converter with an auxiliary circuit.

Prior to  $t_0$ , body diode  $D_1$  and  $S_4$  are conducting. Body diode  $D_1$  provides ZVS turn on for switch  $S_1$  when it is on at  $t_0$ .

**Mode1:** As shown in Figure-3(a),at  $t=t_0$ , S1 and S<sub>4</sub> are on and rectifier diodes D<sub>5</sub>and D<sub>8</sub> are on and a positive voltage appears across the transformer secondary dotted end. Positive power transfer happens in this interval.

Let  $C_1 = C_2 = C_3 = C_4 = C$  and  $L_{1r} = L_{2r} = L_r$   $L_m$  = magnetizing inductance of the transformer.  $i_m$  = magnetizing current.  $I_0$  = output current  $i_1$  = reflected load current

V<sub>primary</sub>= voltage across the primary of the transformer. I<sub>primary=</sub> current across the secondary of the transformer Voltage across the primary of the transformer and current across the secondary of the transformer during this mode is given as,

ISSN 1819-6608

$$V_{primary}\left(t-t_{0}\right) = \frac{L_{m}di_{m}\left(t-t_{0}\right)}{dt} = V$$
(1)

$$i_{\text{primary}}(t-t_0)=i_1(t-t_0)+i_m(t-t_0)=nI_0+i_m(t-t_0)$$
 (2)

At the end of this interval at  $t=t_1$ ,

$$V_{C_1}(t_1) = V_{C_4}(t_1) = 0$$
 and  $V_{C_2}(t_1) = V_{C_3}(t_1) = V$ 

**Mode2:** As shown in Figure-3(b),  $S_4$  is off and primary current which was flowing through  $S_4$  charges the output capacitance of  $S_4$  and discharges the output capacitance of  $S_3$ . Rectifier diodes  $D_5$  and  $D_8$  continue to conduct because voltage across the transformer primary and secondary remains same. At the end of this interval, body diode  $D_3$  is forward biased so that switch  $S_3$  can be turned on at ZVS. This leading leg ZVS is achieved very easily even for small load because the energy of the large filter inductor in the secondary is used to achieve the ZVS.

$$i_{c4}(t-t_1)+i_{c3}(t-t_1)=i_p(t-t_1)=nI_0+i_m^*$$
(3)

where  $i_m^*$  is the magnetizing current at  $t_1$ .

At the end of this interval at  $t=t_2$ ,

$$V_{C_1}(t_2) = V_{C_3}(t_2) = 0$$
 and  $V_{C_2}(t_2) = V_{C_4}(t_2) = V$ 

**Mode3:** As shown in Figure-3(c),  $S_1$  and  $D_3$  are on during this period which is called a free wheeling period. Voltage across the primary winding is zero since it is shorted by the conduction of the body diodes of  $S_3$  and switch  $S_1$ . Voltage across secondary is zero because primary of the transformer is shorted. So, the secondary voltage is shorted and all the output rectifier diodes are in conduction.

Voltage across the primary of the transformer and current across the secondary of the transformer during this mode is given as,

$$V_{primary}\left(t-t_{2}\right) = L_{m}\frac{di_{m}\left(t-t_{2}\right)}{dt} = 0$$

$$\tag{4}$$

$$I_{\text{Primary}}(t-t_2) = i_1(t-t_2) + i_m(t-t_2) = i_m^*$$
(5)

At the end of this interval at  $t=t_3$ ,

$$V_{C_1}(t_2) = V_{C_3}(t_2) = 0$$
 and  $V_{C_2}(t_2) = V_{C_4}(t_2) = V$ 

**Mode4:** As shown in Figure-3(d),  $S_1$  is off and auxiliary switch  $S_6$  is on. Resonant current flows through the resonant capacitor  $C_r$  and resonant inductor  $L_{2r}$ .

Resonant capacitor voltage  $(V_{C_r})$  and resonant inductor current  $(i_{l_r})$  is given by

$$i_{L_{r}}(t-t_{4}) = nI_{0} + V \sqrt{\frac{C_{r}}{L_{r}}} Sin(w(t-t_{3}))$$
(6)

$$V_{C_r}(t-t_4) = V \cos(w(t-t_3))$$
(7)
Where  $w = \frac{1}{\sqrt{L_r \cdot C_r}}$ 

Body diode of  $S_2$ ,  $D_2$  starts conducting at the end of this interval to ensure ZVS turn-on for  $S_2$ . At the end of this interval, resonant capacitor voltage is given by

$$V_{C_r} = \left(\frac{-V}{K_T}\right)$$

Where  $K_T$  is the turns ratio between primary of power transformer and coupled winding.Output rectifier diodes  $D_6$  and  $D_7$  starts conducting full load current. At the end of this interval at t=t<sub>4</sub>,

$$V_{C_2}(t_4) = V_{C_3}(t_4) = 0$$
 and  $V_{C_1}(t_4) = V_{C_4}(t_4) = V$ 

**Mode5:** As shown in Figure-3(e), at the end of mode4, resonant capacitor voltage  $(-V/K_t)$  resets the resonant current in  $L_{2r}$  to zero. So, S<sub>6</sub> is turned off at ZCS. Output rectifier diodes D<sub>6</sub> and D<sub>7</sub> conducts in the same direction.

At the end of this interval at t=t<sub>5</sub>,

$$V_{C_2}(t_6) = V_{C_3}(t_6) = 0$$
 and  $V_{C_1}(t_6) = V_{C_4}(t_6) = V$ 

Mode6 to Mode10 is similar to Mode1 to mode5







#### SIMULATION RESULTS AND DISCUSSIONS

The designed converter is simulated using matlab simulation and the prototype is fabricated. The converter specifications and component values are shown in Table-1.

Table-1.Converter specifications and component values.

| Specification                      | <b>Component values</b>                                                    |  |  |
|------------------------------------|----------------------------------------------------------------------------|--|--|
| Input voltage: V = 48 V            | Auxiliary inductance: 20 mh                                                |  |  |
| Output voltage: $V_0 = 12 V$       | Auxiliary capacitance:<br>10 μF<br>Auxiliary filter<br>inductance: 1 h     |  |  |
| Switching frequency: f = 20<br>KHz |                                                                            |  |  |
| Power: $P = 15 W$                  | Auxiliary filter<br>capacitance: $C_5=100$<br>$\mu F$ , $C_6=C_7=500\mu F$ |  |  |

The proposed circuit has been simulated by using matlabsimulink and the waveforms are shown in Figure-4. Gating signals for  $S_1$  and  $S_2$  (lagging leg switches) and  $S_5$  and  $S_6$  (auxiliary switches) are shown in Figure-4(a). It is observed that the auxiliary switch  $S_6$  is on when lagging leg switch  $S_1$  is off and  $S_5$  is on when  $S_2$  is off. The conduction time of auxiliary switch is shorter than that of main switch.

The gating signal for  $S_6$ , drain to source voltage of  $S_2$ , resonant inductor current  $i_{Lr}$ , and drving voltage of  $S_2$  are shown in Figure-4(b). It is seen that the resonant inductor current  $i_{Lr}$  is zero before gating signal to  $S_6$ becomes zero.which ensures zero current switching (ZCS) for  $S_6$ . It is also observed that, drain to source voltage of main switch  $S_2$ , is zero before it is gated which ensures zero voltage switching (ZVS) turn on for  $S_2$ .

The transformer primary voltage is shown in Figure-4(c). The transformer secondary voltage is shown in Figure-4(d). DC output voltage is shown in Figure-4(e) and DC output current is shown in Figure-4(f). DC output voltage is 12 V and DC output current is 1.2 A. Table-2 shows the performance of the proposed converter from simulation. From simulation, Figure-5 shows the efficiencies of the proposed converter and the conventional converter as a function of load current.



| % load | Output<br>voltage (V) | Outputcurrent(Amp) | Output<br>power (W) | Input<br>power (W) | Efficiency<br>(%) |
|--------|-----------------------|--------------------|---------------------|--------------------|-------------------|
| 45     | 12.07                 | 0.73               | 8.78                | 9.64               | 91.12             |
| 52     | 12.05                 | 0.84               | 10.15               | 11                 | 92.26             |
| 58     | 12.01                 | 0.94               | 11.29               | 12.14              | 93.03             |
| 68     | 11.95                 | 1.1                | 13.15               | 14.17              | 92.82             |
| 78     | 11.9                  | 1.26               | 15.03               | 16.33              | 92.02             |
| 100    | 11.82                 | 1.61               | 19.03               | 20.73              | 91.79             |





ad (%) Figure-7.Open fo

Figure-5. Efficiency versus load current from simulation.

#### COMPARISON OF OPEN LOOP SYSTEM WITH CLOSED LOOP FOR CHANGE IN INPUT VOLTAGE

The block diagram of closed loop system is shown in Figure-6. The open loop based simulink model of the proposed circuit is shown in Figure-7 with an input disturbance at 0.7 second. Figure-8 shows the input and output voltage with input step change. From Figure-8, we observe that the output voltage changes due to change in input voltage

The closed loop simulink model of the proposed circuit is shown in Figure-9 with a disturbance input at 0.7 second. The instantaneous output voltage is compared with the set voltage of 12V. The error signal is sent to the PI controller which controls the output voltage of the closed loop system. From Figure-10, we observe that output voltage increases and reduces to 12 V. Thus, the steady state error is reduced by using the closed loop system.



Figure-6. Blockdiagram of closed loop system.



Figure-7.Open loop system with input step change.



Figure-8.Input and output voltage with input step change.



Figure-9. Closed loop system with input step change.

# ARPN Journal of Engineering and Applied Sciences

© 2006-2015 Asian Research Publishing Network (ARPN). All rights reserved.

www.arpnjournals.com



Figure-10.Input and output voltage with input step change.

#### COMPARISON OF OPEN LOOP SYSTEM WITH CLOSED LOOP FOR OUTPUT LOAD REGULATION

The open loop system simulink model of the proposed circuit is shown in Figure-11 without output load regulation. The input voltage is 48V DC and load resistance is connected through a breaker. Load resistance is  $10\Omega$  and additional resistance  $10\Omega$  resistance is connected. Initially the breaker is opened and it is closed at 0.5S. Figure-12 shows that due to the change in the load, the DC output voltage changes at 0.5S. The closed loop simulink model of the proposed circuit is shown in Figure-13 with output load regulation. The input voltage is 48V DC. The subtractor in the control loop gets output voltage of the converter as one of input and other input to the subtractor is the reference voltage or set voltage of 12V. The output of the subtractor is given to the PI controller which is called the error signal. The PI controller output is given to the two comparators. The two comparator outputs are the PWM waves which are given as control signals to the gate pulses for switches S<sub>7</sub> and S<sub>8</sub>Initially the breaker is opened and it is closed at 0.5S. The DC output voltage reduces at 0.5S when the breaker is closed and due to the closed loop control, the final output voltage reaches to a value of 12V as shown in Figure-14.



Figure-11. Open loop system without output load regulation.







Figure-13. Closed loop system with output load regulation.



Figure-14. DC output voltage with output load regulation.

#### CONCLUSIONS

This paper presents an improved soft switched full bridge CLLL DC/DC converter. The operating principles with necessary mathematical equations have been presented. The proposed converter is analyzed, and a prototype is developed.In MATLAB. Closed loop and open loop circuit models were developed for input step change and output load regulation and they are successfully used for simulation studies. Conversion of 48V to 12V is done using the proposed method and the results are compared with a conventional method. It has been found that the proposed converter has improved efficiency in comparison to conventional converter. The theoryand simulation results show good agreement. The proposed converter can be used for medium and high power applications where very high efficiency has to be maintained from no load to full load.

### REFERENCES

- [1] J.A. Sabate, V. Vlatkovic, R.B. Ridley, F.C. Lee, B.H. Cho. 1990. Design considerationsforhighvoltage high-power full-bridge zero voltageswitching PWM converter. IEEE-APEC.pp. 275-284.
- [2] J. K. Kim, S.W. Choi, C.E.Kim,G.W.Moon. 2011.A new standby structure using multi-output fullbridge converter integrated flyback converter. IEEE Transactions on Industrial Electronics.58:4763-4767.
- [3] B. Gu, J.S. Lai, N. Knees, C.Zheng. 2013. Hybridswitching full bridge DC-DC converter with minimal voltage stress of bridge rectifier reduced

# Ę.

#### www.arpnjournals.com

circulation losses, and filter requirement for electric vehicle battery chargers.IEEETransactions on Power Electronics.28:1132-1144.

- [4] B.Y. Chen, Y.S. Lai. 2010. Switching control technique of phase-shift- controlled full-bridge converter to improve efficiency under lightload and standby conditions without additional auxiliary components. IEEE Transactions onPower Electronics.25:1001-1012.
- [5] J. H. Cho, K.B.Park, J.S. Park, G.W.Moon, M.J.Youn. 2012. Design of a digital Offset compensatore liminating transformer magnetizing current offset of a phase-shifted full-bridge converter. IEEE Transactions on Power Electronics.27:331-341.
- [6] A.F. Bakan. 2011.A new LVI assisted PSFB DC-DC converter. Turkish Journal of Electrical and Computer Sciences.19:191-206.
- [7] D.S.Wijeratne,G. Moschopoulos. 2014. AZVS-PWM full-bridge converter with reduced conduction losses. IEEE Transactionsons on Power Electronics.29: 3501-3513.
- [8] G.N.B.Yadav, N. Lakshminarasamma. 2014. An active soft switched phase-shifted full- bridge DC-DC converter: analysis, modeling, design, and implementation. IEEE Transactions on Power Electronics. 29: 4538-4550.
- [9] P.K. Jain, W.Kang, H.Soin,Y.Xi. 2002. Analysis and design considerations of a load and line independent zero voltage switching full bridge DC/DC converter topology. IEEE Transactions on Power Electronics.17: 649-657.
- [10] X. Wu, J.Zhang, X.Xie,Z.Qian. 2006. Analysis and optimal design considerations for an improved full bridge ZVS DC-DC converter with high efficiency. IEEE Transactions on Power Electronics.21:1225-1234.
- [11] M. Brunoro, J.L.F.Vieira. 1999. A high-performance ZVS full-bridge dc-dc 0-50-V/0-10- A power supply with phase-shift control. IEEE Transactions on Power Electronics.14:495-505.
- [12]F. Bakan,N. Altıntaş, İ.Aksoy. 2013. An improved PSFBPWM DC-DC converter for high-power and frequency applications. IEEE Transactions on Power Electronics. 28:64-74.
- [13]I.-H.Cho, K.-M.Cho,J.-W.Kim, G.-W. Moon. 2011. A new phase-shifted full-bridge converter with

maximum duty operation for server power system. IEEE International Conference on Power Electronics. pp. 1278-1285.

- [14] M. Cacciato, A. Consoli. 2011. New regenerative active snubber circuit for ZVS phase shift full bridge converter.IEEE-APEC. pp. 1507-1511.
- [15]J.A. Sabate, V. Vlatkovic, R.B. Ridley, F.C. Lee. 1991. High voltage, high-power, ZVS, full-bridge PWM converter employing an active snubber. IEEE-APEC.pp. 158-163.
- [16] T.F. Mishima, M. Nakaoka. 2011.Practical evaluations of a ZVS-PWM DC-D converter with secondary-side phase-shifting active rectifier. IEEE Transactions on Power Electronics.26:3896-3907.
- [17]R.Redl, N.O. Sokal, L.Balogh. 1991. A novel softswitching full bridge DC/DC converter: analysis, design considerations and experimental results at 1.5kW, 100kHz. IEEE Transactions on Power Electronics.6: 408-418.
- [18]C. Qianhong,Y. Lanlan, J. Wang, B. Peng, S. C. Wong, X. Ruan,S. Nagai,X. Chen. Phase-shifted fullbridge PWM converter with clamping diodes and current transformer.IEEE PESC.pp. 2403-2409.
- [19] W. Chen, X. Ruan, Z. Rongrong. 2007. A novel zerovoltage switching PWM full-bridge converter. IEEE PESC.pp. 201-206.
- [20] M. Pahlevaninezhad, P. Das, J. Drobnik, P.K. Jain, A.Bakhshai. 2012. AZVZCS full-bridge DC/DC converter used for electric vehicles. IEEE Transactionson Power Electronics.27: 2752-2769.
- [21]Z.Chen, L. Shi, F.Ji, S. Liu. 2012. Mechanism and suppression countermeasure of voltage oscillation for full bridge converter.IET Transactions on Power Electronics.5: 1535-1543.
- [22]Z.Chen, S. Liu, L.Shi. 2014. A soft switching full bridge converter with reduced parasitic oscillation in a wide load range. IEEE Transactions on Power Electronics.29: 801-811.