

# Effects of self-heating on fT and fmax performance of graphene field-effect transistors

Downloaded from: https://research.chalmers.se, 2021-08-31 10:55 UTC

Citation for the original published paper (version of record):

Bonmann, M., Krivic, M., Yang, X. et al (2020) Effects of self-heating on fT and fmax performance of graphene field-effect transistors IEEE Transactions on Electron Devices, 67(3): 1277-1284 http://dx.doi.org/10.1109/TED.2020.2965004

N.B. When citing this work, cite the original published paper.

©2020 IEEE. Personal use of this material is permitted.

However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.

This document was downloaded from http://research.chalmers.se, where it is available in accordance with the IEEE PSPB Operations Manual, amended 19 Nov. 2010, Sec, 8.1.9. (http://www.ieee.org/documents/opsmanual.pdf).

## Effects of Self-Heating on $f_T$ and $f_{max}$ Performance of Graphene Field-Effect Transistors

Marlene Bonmann, Marijana Krivic, Xinxin Yang, Andrei Vorobiev, *Member, IEEE*, Luca Banszerus, Christoph Stampfer, Martin Otto, Daniel Neumaier, and Jan Stake, *Senior Member, IEEE* 

Abstract—It has been shown that there can be a significant temperature increase in graphene field-effect transistors (GFETs) operating under high drain bias, which is required for power gain. However, the possible effects of selfheating on the high-frequency performance of GFETs have been weakly addressed so far. In this work, we report on a experimental and theoretical study of the effects of selfheating on dc and high-frequency performance of GFETs by introducing a method that allows accurate evaluation of the effective channel temperature of GFETs with a submicron gate length. In the method, theoretical expressions for the transit frequency (f<sub>T</sub>) and maximum frequency of oscillation (fmax) based on the small-signal equivalent circuit parameters are used in combination with models of the field and temperature-dependent charge carrier concentration, velocity and saturation velocity of GFETs. The thermal resistances found by our method are in good agreement with those obtained by solution of the Laplace equation, and by the method of thermo-sensitive electrical parameters. Our experiments and modeling indicate that self-heating can significantly degrade the fT and fmax of GFETs at power densities above 1 mW/ $\mu$ m<sup>2</sup>, from approximately 25 GHz to 20 GHz. This work provides valuable insights for further development of GFETs, taking into account self-heating effects on the high-frequency performance.

Index Terms—field-effect transistors, graphene, microwave amplifiers, self-heating, thermal resistances

#### I. INTRODUCTION

The implementation of the fairly new class of 2D materials, such as graphene [1] and MoS<sub>2</sub> [2], opens up opportunities for new device concepts within electronics and optoelectronics [3], [4]. Among the 2D materials graphene is considered as a promising new channel material for advanced high-frequency field-effect transistors due to its intrinsically high charge

This work was supported in part by the EU Graphene Flagship Core 2 Project under Grant No. 785219 and in part by the Swedish Foundation for Strategic Research (SSF) under Grant No. SE13-0061 in part by the Swedish Research Council (VR) under Grant No. 2017-04504.

- M. Bonmann, M. Krivic, X. Yang, A. Vorobiev, and J. Stake are with the Terahertz and Millimetre Wave Laboratory, Department of Microtechnology and Nanoscience, SE-412 96 Gothenburg, Sweden. (e-mail: marbonm@chalmers.se.)
  - A. Generalov is now with Aalto University, Helsinki, Finland.
- L. Banszerus, and C. Stampfer are with the 2nd Institute of Physics, RWTH Aachen University, 52074 Aachen, Germany.
- M. Otto, and D. Neumaier are with the Advanced Microelectronic Center Aachen, AMO GmbH, 52074 Aachen, Germany.

carrier mobility and saturation velocity [5]-[7]. Recently, graphene field-effect transistors (GFETs) with state-of-theart extrinsic transit frequency  $f_T = 34 \,\mathrm{GHz}$  and maximum frequency of oscillation  $f_{\text{max}} = 37 \,\text{GHz}$  at the gate length  $L_{\rm g}=0.5\,\mu{\rm m}$  have been demonstrated [8]. These values of  $f_{\rm T}$ and  $f_{\text{max}}$  are already comparable to those of the best reported Si MOSFETs, but still well below the III-V HEMTs [9]–[11]. It is well recognized that the development of GFETs, operating in the amplifying mode, i.e. with high  $f_{\rm max}$ , is challenging due to relatively high drain conductance [12]. Additional degradation is possible due to Joule heating, i.e., self-heating, as it has been reported for other high-frequency devices, such as III-V HEMTs [13], [14], and Schottky and heterostructurebarrier-varactor diodes [15], [16]. A considerable increase in temperature, up to several hundred Kelvin, in a graphene sheet on a SiO<sub>2</sub>/Si substrate has been shown via infrared microscopy and Raman spectroscopy at power densities above  $0.1 \,\mathrm{mW/\mu m^2}$  [17], [18]. These power densities are typical for GFETs being developed for current and power amplification applications [8], [19]. This underlines the importance of taking into account the effects of self-heating in practical circuit applications such as GFET mixers and amplifiers [8], [20]–[22], device modeling [23] and optimization of the high-frequency performance, including the gain and noise performance [24]. Dc characteristics and the effect of self-heating on it have been studied theoretically and experimentally [17], [25]–[27]. However, to the best of our knowledge, there are no reported systematic theoretical or experimental studies addressing the effects of self-heating, and/or external heating on the high frequency performance, i.e.,  $f_T$  and  $f_{max}$ , of GFETs with submicron gate length.

In this work, we provide a theoretical and experimental study of the effects of self-heating and external heating on dc and high-frequency performance of GFETs. In contrast to the test structures used in previous temperature studies, the GFETs considered in this work have the design and layout that are practical for advanced high-frequency amplifier applications, as presented in [8]. Theoretical models that have been developed for other device technologies are not applicable, because they either require the knowledge of the thermal conductivities [13] which is in the case of graphene hard to access [28], or technology specific temperature-dependent current-voltage dependencies [29]. Therefore, we develop a



Fig. 1. (a) Device structure of the GFET. The GFET has two gate fingers with gate length  $L_{\rm g}=0.5~\mu{\rm m}$  and a total gate width of  $W_{\rm g}=2\cdot15\mu{\rm m}$ . s is the separation between the gates, and  $L_{\rm a}=0.1~\mu{\rm m}$  is the ungated access length. The top oxide is  $t_{\rm t}=18$  nm thick Al<sub>2</sub>O<sub>3</sub>.  $h_{\rm s}=1$  nm Ti+15 nm Pd+250 nm Au and  $h_{\rm g}=10$  nm Ti+290 nm Au, are the source and gate metal heights, respectively. The substrate is  $t_{\rm s}=300~\mu{\rm m}$  thick Si with  $t_{\rm b}=1~\mu{\rm m}$  thick SiO<sub>2</sub> on top. (b) The small-signal equivalent circuit of the GFET with extracted parameter values. (c) Infrared image of a GFET at  $V_{\rm gs}=1.5~\rm V$  and  $V_{\rm ds}=-1.5~\rm V$ . The gate, drain and source pads of the transistor are labeled and the dashed square indicates the GFET area shown in (a).

method for evaluation of the effective GFET channel temperature using measured dependencies of  $f_{\rm T}$  and  $f_{\rm max}$  on the drain voltage, i.e., dissipated power densities, and at different external temperatures. For this purpose, theoretical expressions for  $f_{\rm T}$  and  $f_{\rm max}$  based on small-signal equivalent circuit parameters are used in combination with models of the field-dependent carrier velocity, and the temperature-dependent and charge carrier concentration-dependent mobility and saturation velocity of GFETs. In contrast to pulsed IV studies, which are usually employed to investigate thermal effects, all velocity saturation effects, such as optical phonon and remote optical phonon scattering, are included and can be studied under the real application conditions in this study [30].

We verify our method by comparing the values of the thermal resistance found by our method, by employing a thermal-resistance model based on the solution of Laplace equation [14] and by thermo-sensitive electrical parameters, i.e., the gate leakage current [31]. This work provides valuable insights for further device optimization considering the heating effects, enabling the development of GFETs for high-frequency applications.

#### II. METHOD

In the following, we introduce a new method for evaluating the field-effect transistor effective channel temperature using the measured values of the drain-source current ( $I_{\rm ds}$ ),  $f_{\rm T}$  and  $f_{\rm max}$ . The method allows us to analyze effects of self-heating and external heating on  $f_{\rm T}$  and  $f_{\rm max}$ , on the output conductance  $g_{\rm ds}$ , on the effective charge carrier concentration n, on the effective velocity v, on the saturation velocity  $v_{\rm sat}$ , and on the charge carrier mobility  $\mu$ . Measurements are based on two-finger top-gated GFETs presented in [8] with  $L_{\rm g}$ =0.5  $\mu$ m and  $W_{\rm g}=2\cdot15\,\mu$ m, and the ungated access length  $L_{\rm a}=0.1\,\mu$ m. The top-dielectric is a  $t_{\rm t}=18\,{\rm nm}$  thick Al<sub>2</sub>O<sub>3</sub> layer with relative permittivity  $\epsilon_{\rm t}=7.5$ , and the substrate is  $1\,\mu$ m/300  $\mu$ m SiO<sub>2</sub>/high resistive Si. The device structure is shown in Fig. 1(a). The properties are assumed to

be interchangeable for the gate fingers, i.e., not affected by possible variations during fabrication.

#### A. Measurements

We used three different methods and cooresponding set-ups for the measurements.

In the first set-up a QFI InfraScope was used to demonstrate self-heating of the GFET, while using a dual-channel Keithley Source Meter 2604B for biasing between the source-gate and source-drain contact. The connection to the GFET is made with ground-signal-ground dc probes. A reference measurement with an unpowered device at a QFI InfraScope stage temperature of  $60\,\mathrm{C}^\circ$  is conducted to attribute for different emissivity of the different materials on the device sample surface (gold, silicon oxide). Then the temperature is measured under different bias conditions.

In the second set-up, S-parameters were measured using an Agilent E8361A VNA, together with a Keithley Source Meter 2604B for biasing and a Temptronic ThermoChuck for controlling the temperature of the sample holder. The connection to the GFET is made with ground-signal-ground rf probes. Calibration at the rf probe tips is performed with a standard calibration substrate. The temperature was swept from room temperature (RT) up to  $100\,^{\circ}$ C and at each temperature the bias between source and drain was swept from  $V_{\rm ds}=0$  to  $-1.4\,\rm V$  and the source-gate bias is kept at  $V_{\rm gs}$ =-1 V as optimal bias for highest measured  $f_{\rm T}$  and  $f_{\rm max}$ . For each bias point, the measurements are delayed for 30 s to ensure measurement conditions that do not incur fast charging effects of traps in the gate oxide [32]–[34].

S-parameters were measured in the frequency range of 1-50 GHz and were used to calculate the small-signal current gain  $(h_{21})$  and the unilateral power gain (U) [35], [36].  $f_{\rm T}$  and  $f_{\rm max}$  are defined as the frequencies at which the magnitudes of  $h_{21}$  and U, respectively, have decreased to 0 dB.

In the third set-up, IV-measurements were conducted with a Cascade Summit 12000 probe station with a Temptronic ThermoChuck System and an Agilent B1500A semiconductor



Fig. 2. (a) Normalised drain resistance curves  $(R_{\rm ds} \cdot W_{\rm g})$  versus gate voltage  $V_{\rm gs}$ , together with the corresponding transfer curves at  $V_{\rm ds} = -0.1$  V. (b) Normalised drain current  $(I_{\rm ds}/W_{\rm g})$  at  $V_{\rm gs} = -1$ V versus intrinsic power density  $P_{\rm density,int}$ , together with the corresponding output characteristics. (c) Transit frequency  $f_{\rm T}$  and (d) maximum frequency of oscillation  $f_{\rm max}$  versus  $P_{\rm density,int}$ . The arrows indicates external temperatures from  $T_{\rm ext} = 60$ , 70, 80, 90, and 100 °C.

analyzer. For this measurements, dc probes were used and connected to one gate finger at a time. The external chuck temperature and the dc bias were swept in the same way as in the second set-up.

#### B. Parameter extraction

First, the output conductance  $g_{\rm ds}$  is estimated by using the measured values of  $f_{\rm T}$  and  $f_{\rm max}$  and the equations for  $f_{\rm T}$  and  $f_{\rm max}$  based on small-signal equivalent circuit parameters of the equivalent circuit shown in Fig. 1(b) [37], [38]:

$$f_{\rm T} = \frac{g_{\rm m}}{2\pi (C_{\rm gs} + C_{\rm gd})} \frac{1}{1 + g_{\rm ds}R_{\rm C} + \frac{C_{\rm gd}g_{\rm m}R_{\rm C}}{C_{\rm gs} + C_{\rm gd}} + \frac{C_{\rm PAD}}{C_{\rm gs} + C_{\rm gd}}}, \quad (1)$$

$$f_{\text{max}} = \frac{g_{\text{m}}}{4\pi C_{\text{gs}}} \frac{1}{\sqrt{g_{\text{ds}}(r_{\text{i}} + R_{\text{S}} + R_{\text{G}}) + g_{\text{m}}R_{\text{G}}\frac{C_{\text{gd}}}{C_{\text{gs}}}}},$$
 (2)

where  $C_{gs}$  and  $C_{gd}$  are the gate-source and gate-drain capacitances,  $C_{\rm PAD}$  is the parasitic pad capacitance and  $C_{\rm ox} = \epsilon_{\rm t}/t_{\rm t}$ is the oxide capacitance per unit area,  $r_i$  is the charging resistance, and  $R_D = R_S = R_C/2$  are the drain/source resistances, where  $R_{\rm S}$  and  $R_{\rm D}$  consist of the metal-graphene contact resistance and the resistance of the ungated channel access length  $L_a$  of the graphene channel. The contact resistance  $R_C$ is found from fitting the drain-source resistance model to the measured drain-source resistance [39] and changes in the range of 20-23  $\Omega$  with temperature varying in the range of 60-100 °C. The other small-signal parameters are found from fitting of the small-signal equivalent circuit model to the measured Sparameters and are summarized in Fig. 2(b). In contrast to semiconductor MOSFETs, the capacitances  $C_{gs}$  and  $C_{gd}$  of GFETs are not significantly changing with  $V_{ds}$ , due to the lack of a bandgap in graphene which prevents the formation of a depletion region at the drain, and can be considered constant within the studied bias range. The capacitance values can be taken from [8] as  $C_{\rm PAD}=7\,{\rm fF},$  and  $C_{\rm gs}\approx 0.5C_{\rm ox}L_{\rm g}W_{\rm g}$  and  $C_{\rm gd} \approx 0.2 C_{\rm ox} L_{\rm g} W_{\rm g}$ . The value  $r_{\rm i} \approx 1/(3 \cdot g_{\rm m})$  is the charging resistance of the gate-source capacitance [37].

To obtain  $g_{ds}$ , (1) is rewritten to solve for  $g_{m}$  and substituted into (2), which is then solved for  $g_{ds}$ .

Second, the found  $g_{ds}$  is used to calculate  $g_{m}$ .

Third, the effective charge carrier velocity v is estimated using (3):

$$v = \frac{g_{\rm m} \cdot L_{\rm g}}{C_{\rm gs} + C_{\rm gd}}.$$
 (3)

Equation 3 is derived from the expression for the intrinsic transit frequency  $f_{\rm T,int} = g_{\rm m}/(2\pi C_{\rm gs}) = v/(2\pi L_{\rm g})$  [37], with the difference that  $C_{\rm gd}$  needs to be included since GFETs exhibit no real depletion region in the channel [40]. Fourth, knowing the effective charge carrier velocity allows estimating the effective charge carrier concentration n using the measured drain current  $I_{\rm ds}$  and the relation:

$$n = \frac{I_{\rm ds}}{q \cdot W_{\rm g} \cdot v}.\tag{4}$$

In the last step, the field-dependent velocity model [41]:

$$v' = \frac{\mu \cdot E_{\text{ds,int}}}{\left(1 + \left(\frac{\mu \cdot E_{\text{ds,int}}}{n_{\text{rec}}}\right)^{\gamma}\right)^{\frac{1}{\gamma}}},\tag{5}$$

is used together with the temperature- and charge carrier concentration-dependent saturation velocity  $v_{\text{sat}}$  [27]:

$$v_{\text{sat}}(n,T) = \frac{2}{\pi} \frac{\omega_{\text{OP}}}{\sqrt{\pi \cdot n}} \sqrt{1 - \frac{\omega_{\text{OP}}^2}{4\pi \cdot n v_{\text{F}}^2}} \frac{1}{N_{\text{OP}} + 1}$$
 (6)

and temperature- and charge carrier concentration-dependent low-field mobility  $\mu$  [27]:

$$\mu(n,T) = \frac{\mu_0}{1 + (n/n_{\text{ref}})^{\alpha}} \cdot \frac{1}{1 + (T/T_{\text{ref}} - 1)^{\beta}}.$$
 (7)

to solve for the channel temperature T at v=v'.  $E_{\rm ds,int}=(V_{\rm ds}-R_{\rm C}\cdot I_{\rm ds})/L_{\rm g}$  is the intrinsic electric field and  $\gamma=3$  is a model parameter,  $N_{\rm OP}=1/[exp(\hbar\omega_{\rm OP}/k_{\rm B}T)-1]$  is the phonon occupation,  $\hbar\omega_{\rm OP}\approx 81\,{\rm eV}$  the optical phonon energy,  $\mu_0=0.17\,{\rm m^2/Vs}$  is the low-field mobility found from fitting the drain-source resistance model [39] to the measured drain-source resistance, and the parameters  $n_{\rm ref}=1.1\cdot 10^{13}\,{\rm cm^{-2}}$ ,  $T_{\rm ref}=250\,{\rm K},~\alpha=2.2,$  and  $\beta=3$  [27]. The analysis of the results below focuses on the bias range  $V_{\rm ds}=-0.5$  to -1.4 V since (7) is limited to  $n>2\cdot 10^{16}m^{-2}$  [27].

The derivative of the found temperature T with respect to the intrinsic dissipated power  $P_{\rm int} = P_{\rm density,int} \cdot L_{\rm g} \cdot W_{\rm g} = (V_{\rm ds} - R_{\rm C}I_{\rm ds}) \cdot I_{\rm ds}$  is used to estimate the thermal resistance  $R_{\rm th}$  of the GFETs.



Fig. 3. (a) The effective channel temperature T derived using (1-7) (symbols) versus intrinsic dissipated power density  $P_{\text{density,int}}$  (corresponds to  $V_{\text{ds}}$  in the range -0.3 to -1.4 V) at external temperatures  $T_{\text{ext}}$ =25, 60, 80 and 100 °C. The lines are polynomial fitting curves. The temperatures calculated by the thermal-resistance model (dashed lines) [14] are also shown. (b) Thermal resistance  $R_{\text{th}}$  versus intrinsic dissipated power density  $P_{\text{density,int}}$  estimated as derivative of the polynomial fit in (a) and estimated by the thermal-resistance model (dashed line). (c) Gate leakage current  $I_{\text{g}}$  versus  $P_{\text{density,int}}$  and  $T_{\text{ext}}$  ranging from 25 °C to 100 °C. (d)  $R_{\text{th}}$  versus  $P_{\text{density,int}}$  estimated by the method of thermo-sensitive electrical parameters (circles) with polynomial fitting curves (solid lines).

Additionally, the method of thermo-sensitive electrical parameters (TSEP) is used to estimate  $R_{th}$ . The TSEP method relies on the thermal dependence of electrical properties, such as the threshold voltage and saturation current, to estimate the temperature of semiconductor devices where the channel is not accessible by direct temperature measurement methods [31]. In this work, we employ the temperature dependence of the gate leakage current  $(I_g)$ . Fig. 2(c) shows that  $I_g$ increases exponentially with  $P_{density,int}$  and  $T_{ext}$  due to external heating and self-heating in agreement with the most probable conduction mechanisms, such as Poole-Frenkel transport mechanism and the field-enhanced Schottky mechanism [42].  $R_{\rm th}$  is found based on the differential of the gate leakage current  $I_{\rm g}$  with respect to  $P_{\rm int}$  and the temperature T as  $R_{\rm th} =$  $(\partial I_{\rm g}/\partial P_{\rm int}) \cdot (\partial T/\partial I_{\rm g})$ . For  $P_{\rm density,int}$  below  $0.4\,{\rm mW}/\mu{\rm m}^2$  the leakage current is too small to observe a significant change in  $I_{\rm g}$  with changing  $P_{\rm density,int}$  or  $T_{\rm ext}$ . The estimate of  $R_{\rm th}$ analyzed below is evaluated for  $P_{\text{density,int}} > 0.4 \,\text{mW}/\mu\text{m}^2$ .

Furthermore, we calculated  $R_{\rm th}$  by an analytical thermal-resistance model [14].

Finally, we analyze the potential performance of GFETs assuming that there is no degrading due to self-heating by using the charge carrier concentration found from measurements and then estimating v' using (7), (6), and (5) at different external temperatures. Knowing v and n allows us to calculate  $I_{\rm ds}$  as:

$$I_{\rm ds} = q \cdot W_{\rm g} \cdot v' \cdot n, \tag{8}$$

and  $g_{\rm m}$  using (3). Since, in this case,  $I_{\rm ds}$  is not affected by self-heating at high fields, we can estimate  $g_{\rm ds}$  as the derivative  $I_{\rm ds}$  with respect to the intrinsic drain-source voltage  $V_{\rm ds,int} = V_{\rm ds} - R_{\rm C}I_{\rm ds}$  as:

$$g_{\rm ds} = \frac{\partial I_{\rm ds}}{\partial V_{\rm ds,int}}|_{V_{\rm gs} = const.} \tag{9}$$

Then,  $f_{\rm T}$  and  $f_{\rm max}$  are calculated using (1) and (2), respectively.

### III. RESULTS AND DISCUSSION

Investigation of the GFETs by IR microscopy shows clearly that the temperature in the channel region increases with drain bias, as seen in Fig. 1(c). Since the top oxide layer and metal layer are very thin, the temperature on the top of the gate metal can be assumed to be the same as in the channel. However, we can assume that the IR microscope underestimates the real channel temperature, due to resolution limitations of approximately 1.6  $\mu \rm m$  per pixel which is larger than  $L_{\rm g}=0.5\,\mu \rm m$ .

Fig. 2 shows the measured drain-source resistance divided by the gate width and the drain current divided by the gate width as well as  $f_T$  and  $f_{max}$  versus the intrinsic dissipated power density at different external temperatures of  $T_{\text{ext}}$ = 60, 70, 80, 90, and 100 °C. It can be seen from Fig. 2(a) that the voltage for minimal conductance, e.g. the Dirac voltage  $(V_{\rm Dir})$  shifts with the measurements which can be explained by charge carrier detrapping [34]. Detrapping is a thermally activated process leading to the release of more electrons from traps with increasing temperature supported by the negative bias at the gate. This leads to the observed shift from positive  $V_{\rm Dir}$  for the first few measurement sweeps to  $V_{\rm Dir} \approx 0 \, \rm V.$ The resistance is larger at higher external temperatures. This can be associated with a decrease of the low-field mobility with higher temperature (eq. 7), but also with the charge detrapping from the oxide, which leads to a reduction of the residual charge carrier concentration, which originates from charge inhomogeneities in the channel. Additionally, the contact resistance increases slightly from  $20 \Omega$  to  $23 \Omega$ .

Fig. 2(b) shows that the drain-source current  $I_{\rm ds}$  is saturating at intrinsic power densities  $P_{\rm density,int} = (V_{\rm ds} - R_{\rm C} \cdot I_{\rm ds}) \cdot I_{\rm ds}/(L_{\rm g} \cdot W_{\rm g})$  of approximately 1 mW/ $\mu$ m², which corresponds to  $V_{\rm ds} = -1$  V and an intrinsic lateral field of  $E_{\rm ds,int} \approx 1$  V/ $\mu$ m consistent with previous publications [27], [32]. Depending on the bias condition, it is possible to observe a so-called "kink" in the output curve of GFETs. This is attributed to the lack of a bandgap of graphene, which leads to the change of the charge carrier type at the drain side of the GFET channel instead of the formation of a depletion region as in semiconductor counterparts. In our measurements, this condition can be reached at  $V_{\rm ds} \approx -1$  V (for  $T_{\rm ext} = 100$ °C) when  $V_{\rm ds} \approx V_{\rm gs} - V_{\rm Dir}$ . Taking into account the typical width of the kink of approximately 0.5 V [8], one can expect observing the kink at  $V_{\rm ds}$  above



Fig. 4. (a) Charge carrier concentration n derived from measurements at  $T_{\rm ext}=25$  and 100 °C versus intrinsic electric field  $E_{\rm ds,int}$  (solid and open squares, respectively) together with a polynomial fitting curve of the average of these two that is used for the calculations of the solid and dashed lines in (c)-(f). (b) Charge carrier concentration n versus applied gate voltage  $V_{\rm gs}-V_{\rm Dir}$  at  $T_{\rm ext}=25$ , 100, 200, 300 °C calculated as in [43]. (c) Low-field mobility  $\mu$  calculated using (7), (d) velocity saturation  $v_{\rm sat}$  calculated using (6), (e) effective drift velocity v calculated using (5), and (f) drain current divided by gate width  $I_{\rm ds}/W_{\rm g}$  versus drain-source intrinsic electric field  $E_{\rm ds,int}$ , where  $I_{\rm ds}$  is measured or calculated using (8). In (c)-(e), the lines are dependencies simulated without self-heating for  $T_{\rm ext}=25$ , 100, and 250 °C (solid, dashed-dotted and dashed lines, respectively).

1.5 V, which is out of the studied  $V_{\rm ds}$  range, see Fig. 2(b). The weak decrease in saturation current of 5% above  $V_{ds}$ ; 1 V with larger  $T_{\text{ext}}$  can be explained by the decreasing saturation velocity and mobility with temperature. Fig. 2(c-d) shows that both the values of  $f_T$  and  $f_{max}$  decrease rapidly starting from  $P_{\text{density,int}} \approx 1 \text{ mW}/\mu\text{m}^2$ . The strong decrease of  $f_{\text{T}}$  has been similarly observed in InGaP/GaAs heterojunction bipolar transistors [44]. As seen, the effect of the extrinsic temperature on  $f_{\text{max}}$  is more remarkable than on  $f_{\text{T}}$ . It will be shown below that the decrease in  $f_T$  and  $f_{max}$  at higher  $P_{density,int}$  can be fully explained by self-heating. Fig. 3(a) shows the effective channel temperature found using (1-7) and calculated by the thermalresistance model [14] for different  $T_{\text{ext}}$ . The temperatures extracted by the method presented in this work increase strongly for  $P_{\text{density,int}} > 1 \text{ mW}/\mu\text{m}^2$  while the thermal-resistance model predicts lower temperatures. Fig. 3(b) shows the thermal resistance extracted as the derivative of the polynomial fit in Fig. 3(a) together with  $R_{\rm th}$  estimated by the thermalresistance model. For low  $P_{\text{density,int}} \approx 0.6 \,\text{mW/}\mu\text{m}^2$ , the thermal resistance estimated by the thermal-resistance model  $R_{\rm th} \approx 6\,{\rm kK/W}$  agrees well with the temperatures extracted by the method presented in this work. The disagreement at higher  $P_{\text{int}}$  and external temperatures can be explained by an increase in the thermal resistances, which is not taken into account sufficiently by the thermal-resistance model for the GFET system. To evaluate  $R_{\rm th}$  by yet another method we use the temperature and dissipated power dependence of  $I_{\sigma}$  to extract  $R_{th}$  using the TSEP method [31], [45] as described in the METHOD section. Fig. 3(c) shows the gate leakage current  $(I_{\rm g})$  versus  $P_{\rm density,int}$ , which is used to estimate  $R_{\rm th}$  estimated by the TSEP method shown in Fig. 3(d). The resolution ratio of the TSEP method is approximately 0.2. Fig. 3(d) shows the

 $R_{
m th}$  estimated by the TSEP method versus  $P_{
m density,int}.$  It can be seen that the  $R_{th}$  evaluated by the TSEP method agrees fairly well with that calculated with our proposed method. The  $R_{\rm th}$ increases with  $P_{\text{density,int}}$  and  $T_{\text{ext}}$ , explaining, as expected, the deviations of temperature evaluated by the method presented in this work and the thermal-resistance model at higher  $P_{\text{density,int}}$ and  $T_{\text{ext}}$ ; see Fig. 3(a) and (b). The temperature dependence of  $R_{th}$  can be explained by the temperature dependence of the thermal conductivity of the involved materials that may decrease by half for an increase in the temperature by selfheating of approximately 300 K [46], [47]. This is associated with more intensive phonon scattering at higher temperatures, since the thermal conductivity is related to the mean-free path and the phonon group velocity [46], [47]. Analysis of Fig. 2(c),(d) and Fig. 3(a) allows us to conclude that the decrease in  $f_T$  and  $f_{max}$  and higher  $P_{density,int}$ , respectively, can be fully explained by self-heating. Indeed,  $\Delta P_{\text{density,int}}$  of approximately  $0.4\,\mathrm{mW}/\mu\mathrm{m}^2$  results in  $\Delta T$  of approximately 40 °C; see Fig. 3(a). On the other hand, the corresponding increase in  $P_{\text{density,int}}$  from 1.0 to 1.4 mW/ $\mu$ m<sup>2</sup> results in the decrease of  $f_{\text{max}}$  from approximately 20 to 10 GHz, which is similar to that caused by the increase in  $T_{\rm ext}$  from 60 to 100 °C in the same power region; see Fig. 2(d). Other mechanisms that are causing irreversible degradation, such as oxide breakdown or current breakdown can be ruled out since the GFETs recovered after measurements and the gate leakage current is low, i.e., in the nA range, even at high fields and temperatures, and the breakdown current density of graphene has been shown to be three orders of magnitude larger than the maximum current density in this work [48].

Thus, self-heating clearly affects the high-frequency performance of GFETs limiting  $f_{\rm T}$  and  $f_{\rm max}$  at higher source-



Fig. 5. (a) Transconductance divided by gate width  $g_{\rm m}/W_{\rm g}$ , (b) output conductance divided by gate width  $g_{\rm ds}/W_{\rm g}$ , (c)  $f_{\rm T}$ , and (d)  $f_{\rm max}$  versus intrinsic drain-source electric field  $E_{\rm ds,int}$  (corresponding to  $V_{\rm ds}$  in the range from -0.2 to -1.4 V) derived from measurements using (1)-(2) for  $T_{\rm ext}$  = 25 and 100 °C (solid and open squares, respectively) and simulated without self-heating using (9) for  $T_{\rm ext}$  = 25, 100 and 250 °C (solid, dashed-dotted and dashed lines). In (b),  $g_{\rm ds}/W_{\rm g}$  is also shown, calculated using (9) from the measured  $I_{\rm ds}$  shown in Fig. 4(f) for  $T_{\rm ext}$  = 25 and 100 °C (solid and open circles, respectively).

drain fields. However, the self-heating effect can be controlled and minimized by optimizing the transistor layouts and selecting substrate materials with higher thermal conductivity. Calculations, using the analytical thermal-resistance model, indicate that the GFET thermal resistance associated with the SiO<sub>2</sub> layer dominates and is approximately 80% of that of the total SiO<sub>2</sub>/Si substrate. For comparison, the thermal conductivity of sapphire, which, for example, can be used as the GFET substrate without the  $SiO_2$  layer, is  $\approx 35 \text{ W/mK}$ [49], which is significantly higher than that of SiO<sub>2</sub> with 1.4 W/mK [50]. In the analysis below, we simulate the GFET high-frequency performance with and without the self-heating effect. Applying the equations discussed in the METHODS section, we estimated the mobility  $\mu$ , the saturation velocity  $v_{\rm sat}$ , the effective channel velocity v, the drain-source current  $I_{\rm ds}$ , the output conductance  $g_{\rm ds}$ , and  $f_{\rm T}$  and  $f_{\rm max}$  assuming T = 27,100 and 250 °C. Fig. 4(a) shows the charge carrier concentration n estimated from the measured  $f_T$ ,  $f_{max}$ , and  $I_{ds}$ using (1)-(4). The increase of n with  $E_{ds,int}$  can be explained mainly by self-gating since there is no significant difference in n for different  $T_{\text{ext}}$ . Applying  $V_{\text{ds}}$  results in an effective gate bias at the drain side of the channel which will alters the charge carrier concentration. For illustration, Fig. 4(b) shows the charge carrier concentration n versus the applied gate voltage overdrive,  $V_{\rm gs} - V_{\rm Dir}$ , at different temperatures. The charge carrier concentration constitutes the sum of thermally generated charge carriers  $n_{\rm th}$ , residual charge carriers  $n_0$  due to charged impurity doping [51], and gate induced charge carriers  $n_g$ . In our calculations  $n_0 = 1 \cdot 10^{16} \,\mathrm{m}^{-2}$  and  $n_{\rm th} + n_g$ dependent on the position of the Fermi level is calculated as in [43] and the relation between gate bias  $V_{\rm gs}$  and  $E_{\rm F}$ is established as  $V_{\rm gs} = (Q_{\rm g} + Q_{\rm ox})/C_{\rm ox} + E_{\rm F}$  where  $Q_{\rm g}$  is the charge in the graphene sheet and  $Q_{\rm ox}$  the charge in the oxide, which constitutes the charge trapped in deep traps and interface states [43]. Fig. 4(b) shows that higher temperatures only affect n noticeably close to  $|V_{gs} - V_{Dir}| = 0$  V. Therefore, we use the average charge carrier concentration n, shown in Fig. 4(a), in (4), (6), and (7) to estimate  $I_{ds}$ ,  $\mu$ , and  $v_{sat}$  without the effect of self-heating.

Figs. 4(c) and (d) show the low-field mobility  $\mu$  and saturation velocity  $v_{\rm sat}$  versus  $E_{\rm ds,int}$ . Comparing Figs. 4(c-d) and Fig. 4(a) indicates that both  $\mu$  and  $v_{\rm sat}$  correlate with variations in the charge carrier concentration. When removing the effect

of self-heating (lines), the mobility increases from  $\mu \approx 0.1$  to  $0.16\,\mathrm{m}^2/\mathrm{Vs}$  and  $v_{\mathrm{sat}}$  from  $\approx 2\cdot10^5$  to  $2.3\cdot10^5\,\mathrm{m/s}$ , for external temperatures up to 100 °C. For  $T_{\rm ext}$  above 100 °C,  $\mu$  and  $v_{\rm sat}$ and, hence, v are strongly degraded. The low-field mobility below  $E_{\rm ds,int}$  = increases sharply due to the limitation of (7) being only valid for  $n > 2 \cdot 10^{16} m^{-2}$  [27]. Fig. 4(e) shows the effective drift velocity v in the channel versus  $E_{ds,int}$  calculated by (5). The velocity increases with increasing  $E_{ds,int}$  according to the field-dependent velocity model. At  $E_{\rm ds,int} \approx 1.2 \, {\rm V}/\mu{\rm m}$ , the velocity drops rapidly due to self-heating. If self-heating is avoided, the velocity in the channel continues to increase by approximately 20 % compared to the measurements with selfheating. In Fig. 4(f), the measured drain-source current divided by the gate width and  $I_{\rm ds}/W_{\rm g}$  calculated without self-heating using (8) are shown. The  $I_{ds}$  without self-heating is larger at high fields due to the larger velocity for  $T_{\rm ext}$ =25 °C and 100 °C and smaller for  $T_{\rm ext}$ =250 °C due to a strong decrease in  $\mu$ and  $v_{\rm sat}$ . The good agreement of the measured and modeled  $I_{\rm ds}$  at  $E_{\rm ds,int}=1.8\,{\rm V}/\mu{\rm m}$  and  $T_{\rm ext}=250\,{\rm ^{\circ}C}$  indicates that the temperature estimate shown in Fig. 3(a) of approximately 250 °C at  $P_{\text{density,int}} = 1.4 \text{ mW/}\mu\text{m}^2$  is reasonable.

Fig. 5 shows  $g_{\rm m}/W_{\rm g}$ ,  $g_{\rm ds}/W_{\rm g}$ ,  $f_{\rm T}$  and  $f_{\rm max}$  versus  $E_{\rm ds,int}$ , where  $g_{\rm m}$  and  $g_{\rm ds}$  are estimated from measurements using (1)-(2). The values of these parameters without self-heating calculated using (9) are also shown. Due to the relation between v and  $g_{\rm m}$  given by (3) the transconductance exhibits the same dependence as v on  $E_{ds,int}$  and  $T_{ext}$ . Fig. 5(b) shows that  $g_{ds}$  extracted from  $f_{T}$  and  $f_{max}$  is almost constant with  $E_{\rm ds,int}$ . In addition,  $g_{\rm ds}$  calculated using (9) and measured  $I_{\rm ds}$  from Fig. 4(f) is shown. Due to self-heating effects,  $I_{\rm ds}$ exhibits a slightly negative slope at high fields that results in negative  $g_{ds}$  (out of bounds in Fig. 5(b)). Negative  $g_{ds}$  is also observed in MOSFETs and HEMTs and is associated with trapping and heating effects that lead to the reduction of the effective applied gate voltage and a reduction of the saturation velocity and mobility [52], [53]. The  $g_{ds}$  calculated without self-heating follows first the slope of  $g_{ds}$  with self-heating and then increases again at higher fields due to larger current  $I_{ds}$ (see Fig. 4(f)). Fig. 5 shows that  $f_T$  and  $f_{max}$  are not notably affected by self-heating for fields below  $1 \text{ V}/\mu\text{m}$ , which is not surprising since  $g_{\rm m}$  and  $g_{\rm ds}$  are not affected. Channel temperatures below  $T_{\rm ext} \approx 200\,{\rm ^{\circ}C}$  do not significantly affect the temperature-dependent mobility and saturation velocity

[27] and, thus, the high-frequency performance. However, at high fields above  $E_{\rm ds,int}=1\,{\rm V}/\mu{\rm m}$  self-heating leads to a significant increase of the channel temperature, which is additionally boosted by an increase of the thermal resistance. Therefore, there would be a clear improvement in  $f_{\rm T}$  and  $f_{\rm max}$  at  $E_{\rm ds,int}$  above  $1\,{\rm V}/\mu{\rm m}$ , if the self-heating case is avoided, from approximately 18 GHz up to approximately 30 GHz and  $40\,{\rm GHz}$ , respectively.

#### IV. SUMMARY AND CONCLUSIONS

In summary, we studied the effects of self-heating and external heating on the high-frequency performance of graphene field-effect transistors. We presented a new method, that allows for evaluation of the thermal resistance of GFETs with a submicron gate length. The method has the advantage that in addition to the temperature, it also allows for evaluation of the output conductance, the effective channel velocity, the charge carrier concentration, the saturation velocity and the mobility. Hence, it allows for studying the effect of selfheating and external heating on these parameters. Another advantage is that our method does not rely on the estimate of the charge carrier concentration derived from the applied gate voltage, since there is typically some shift of the Dirac point during extensive measurements due to charge trapping and detrapping in the gate oxide, that is dependent on the measurement sweeping rate [33], [34]. Analysis of the experimental and theoretical dependencies of the transit frequency and maximum frequency of oscillation of GFETs on the drainsource voltage and different external temperatures indicates that at the power densities above approximately  $1 \text{ mW}/\mu\text{m}^2$ the high-frequency performance significantly degrades due to self-heating. For instance, the extrinsic  $f_T$  and  $f_{max}$  decrease from approximately 25 GHz down to 20 GHz explained by a decrease in the low-field mobility and saturation velocity, although he drain conductance decreases with temperature. This work provides valuable insights for further development of GFETs for high-frequency applications, taking into account self-heating as well as external heating effects on the highfrequency performance. The self-heating effect can be significant, particularly for GFETs on flexible polymer substrates [54], in which the thermal conductivity is typically lower than that of rigid substrates. In future work, a temperature dependent nonlinear  $R_{th}$  model for the GFET system is required for more accurate simulations of the GFET channel temperature and corresponding further optimization of the device design.

#### REFERENCES

- [1] K. S Novoselov, A. K Geim, S. V Morozov, D Jiang, Y. Zhang, S V Dubonos, I V Grigorieva, and A. A Firsov. Electric field effect in atomically thin carbon films. *Science*, 306:666–669, 2004. doi: 10.1126/science.1102896.
- [2] K. F. Mak, C. Lee, J. Hone, J. Shan, and T. F. Heinz. Atomically thin mos<sub>2</sub>: A new direct-gap semiconductor. *Phys. Rev. Lett.*, 105:136805, Sep 2010. doi:10.1103/PhysRevLett.105.136805.
- [3] F. Schwierz, J. Pezoldt, and R. Granzner. Two-dimensional materials and their prospects in transistor electronics. *Nanoscale*, 7:8261, 2015. doi:10.1039/c5nr01052g.
- [4] X. Li, L. Tao, Z. Chen, H. Fang, X. Li, X. Wang, J.-B. Xu, and H. Zhu. Graphene and related two-dimensional materials: Structureproperty relationships for electronics and optoelectronics. *Appl. Phys. Rev.*, 4(2):021306, 2017. doi:10.1063/1.4983646.

- [5] M. A. Yamoah, E. Yang, W.and Pop, and D. Goldhaber-Gordon. High-velocity saturation in graphene encapsulated by hexagonal boron nitride. ACS Nano, 11(10):9914–9919, Sept. 2017. doi:10.1021/acsnano.7b03878.
- [6] F. Schwierz. Graphene Transistors: Status, Prospects, and Problems. Proc. IEEE, 101(7):1567–1584, Jul. 2013. doi:10.1109/JPROC. 2013.2257633.
- [7] G. Fiori, F. Bonaccorso, G. Innaccone, T. Palacios, D. Neumaier, A. Seabaugh, S. K. Banerjee, and L. Colombo. Electronics Based on Two-Dimensional Materials. *Nat. Nano.*, 9:768, Oct. 2014. doi:10. 1038/NNANO.2014.207.
- [8] M. Bonmann, M. Asad, X. Yang, A. Generalov, A. Vorobiev, L. Banszerus, C. Stampfer, M. Otto, D. Neumaier, and J. Stake. Graphene Field-Effect Transistors With High Extrinsic f<sub>T</sub> and f<sub>max</sub>. *IEEE Electr. Device L.*, 40(1):131–134, Jan. 2019. doi:10.1109/LED.2018.2884054.
- [9] A. Leuther, A. Tessmann, P. Doria, M. Ohlrogge, M. Seelmann-Eggebert, H. Maßler, M. Schlechtweg, and O. Ambacher. 20 nm metamorphic hemt technology for terahertz monolithic integrated circuits. In 2014 9th European Microwave Integrated Circuit Conference, pages 84–87, Oct. 2014. doi:10.1109/EuMIC.2014.6997797.
- [10] D.-H. Kim, B. Brar, and J. A. del Alamo.  $f_T$ =688 GHz and  $f_{max}$  = 800 GHz in  $L_g$ = 40 nm  $In_{0.7}Ga_{0.3}As$  MHEMTs with  $g_{m,max} > 2.7$  mS/ $\mu$ m. 2011 International Electron Devices Meeting, pages 13.6.1–13.6.4, 2011. doi:10.1109/IEDM.2011.6131548.
- [11] M. Micovic, D. F. Brown, D. Regan, J. Wong, Y. Tang, F. Herrault, D. Santos, S. D. Burnham, J. Tai, E. Prophet, I. Khalaf, C. McGuire, H. Bracamontes, H. Fung, A. K. Kurdoghlian, and A. Schmitz. High frequency gan hemts for rf mmic applications. In 2016 IEEE International Electron Devices Meeting (IEDM), pages 3.3.1–3.3.4, Dec. 2016. doi:10.1109/IEDM.2016.7838337.
- [12] F. Schwierz. Industry-compatible graphene transistors. *Nature*, 472:41–42, Apr. 2011. doi:10.1038/472041a.
- [13] J. C. Freeman. Channel temperature model for microwave algan/gan power hemts on sic and sapphire. In 2004 IEEE MTT-S International Microwave Symposium Digest (IEEE Cat. No.04CH37535), volume 3, pages 2031–2034, Jun. 2004. doi:10.1109/MWSYM.2004. 1339012.
- [14] A. Darwish, A. J. Bayba, and H. A. Hung. Channel Temperature Analysis of GaN HEMTs With Nonlinear Thermal Conductivity. *IEEE T. Electron Dev.*, 62(3):840–846, 2015. doi:10.1109/TED.2015. 2396035.
- [15] A. Y. Tang, E. Schlecht, R. Lin, G. Chattopadhyay, C. Lee, J. Gill, I. Mehdi, and J. Stake. Electro-thermal model for multi-anode schottky diode multipliers. *IEEE T. THz Sci. Techn.*, 2(3):290–298, May 2012. doi:10.1109/TTHZ.2012.2189913.
- [16] J. Stake, A. Malko, T. Bryllert, and J. Vukusic. Status and prospects of high-power heterostructure barrier varactor frequency multipliers. P. IEEE, 105(6):1008–1019, June 2017. doi:10.1109/JPROC.2016. 2646761.
- [17] M.-H. Bae, S. Islam, V. E. Dorgan, and E. Pop. Scaling of High-Field Transport and Localized Heating in Graphene Transistors. ACS Nano, 5(10):7936–7944, 2011. doi:10.1021/nn202239.
- [18] S.-K. Son, M. Šiškins, C. Mullan, J. Yin, V. G. Kravets, A. Kozikov, S. Ozdemir, M. Alhazmi, M. Holwill, K. Watanabe, T. Taniguchi, D. Ghazaryan, K. S. Novoselov, V. Fal'ko, and A. Mishchenko. Graphene hot-electron light bulb:incandescence from hBN-encapsulated graphene in air. 2D Materials, 5(1):011006, 2017. doi:10.1088/2053-1583/aa97b5.
- [19] I. Meric, C. R. Dean, S.-J. Han, L. Wang, K. A. Jenkins, J. Hone, and K. L. Shepard. High-frequency performance of graphene field effect transistors with saturating IV-characteristics. In *Proc. IEDM 2011*, Washington, DC, USA, 2011. doi:10.1109/IEDM.2011.6131472.
- [20] H. Lyu, Q. Lu, Y. Huang, T. Ma, J. Zhang, X. Wu, Z. Yu, W. Ren, H.-M. Cheng, H. Wu, and H. Qian. Graphene distributed amplifiers: Generating desirable gain for graphene field-effect transistors. *Sci. Rep.*, 5:17649, 2015. doi:10.1038/srep17649.
- [21] O. Habibpour, S. Cherednichenko, J. Vukusic, K. Yhland, and J. Stake. A subharmonic graphene fet mixer. *IEEE Electr. Device Lett.*, 33(1):71–73, Jan 2012. doi:10.1109/LED.2011.2170655.
- [22] M. Saeed, A. Hamed, Z. Wang, M. Shaygan, D. Neumaier, and R. Negra. Metal-insulator-graphene diode mixer based on cvd graphene-on-glass. *IEEE Electron Device Letters*, 39(7):1104–1107, July 2018. doi:10. 1109/LED.2018.2838451.
- [23] O. Habibpour, J. Vukusic, and J. Stake. A Large-Signal Graphene FET Model. *IEEE T. Electron Dev.*, 59(4):968–975, 2012. doi:10.1109/ TED.2012.2182675.

- [24] M. Tanzid, M. A. Andersson, J. Sun, and J. Stake. Microwave noise characterization of graphene field effect transistors. *App. Phys. Lett.*, 104(1):013502, Jan. 2014. doi:10.1063/1.4861115.
- [25] I. Meric, C. R. Dean, A. F. Young, N. Baklitskaya, N. J. Tremblay, C. Nuckolls, P. Kim, and K. L. Shepard. Channel Length Scaling in Graphene Field-Effect Transistors Studied with Pulsed Current Voltage Measurements. *Nano Lett.*, 11(3):1093–1097, 2011. doi:10.1021/ n1103993z.
- [26] S. Islam, Z. Li, V. E. Dorgan, M.-H. Bae, and E. Pop. Role of Joule Heating on Current Saturation and Transient Behavior of Graphene Transistors. *IEEE Electr. Device L.*, 34(2):166–168, 2013. doi:10. 1109/LED.2012.2230393.
- [27] V. E. Dorgan, M.-H. Bae, and E. Pop. Mobility and saturation velocity in graphene on SiO2. Appl. Phys. Lett., 97(8):082112, 2010. doi:10. 1063/1.3483130.
- [28] A. A. Balandin. Thermal properties of graphene and nanostructured carbon materials. *Nature materials*, 10:569–581, Jul. 2011. doi:10. 1038/nmat3064.
- [29] T. Kiuru, J. Mallat, A. V. Raisanen, and T. Narhi. Schottky diode series resistance and thermal resistance extraction froms-parameter and temperature controlled i-v measurements. *IEEE T. Microw. Theory*, 59(8):2108–2116, Aug 2011. doi:10.1109/TMTT.2011.2146268.
- [30] H. Ramamoorthy, R. Somphonsane, J. Radice, G. He, C.-P. Kwan, and J. P. Bird. "Freeing" Graphene from Its Substrate: Observing Intrinsic Velocity Saturation with Rapid Electrical Pulsing. *Nano Lett.*, 16(1):399–403, 2015. doi:10.1021/acs.nanolett.5b04003.
- [31] Y. Avenas, L. Dupont, and Z. Khatir. Temperature Measurement of Power Semiconductor Devices by Thermo-Sensitive Electrical Parameters-A Review. *IEEE T. Power Electr.*, 27(6):3081–3092, 2012. doi:10.1109/TPEL.2011.2178433.
- [32] M. Bonmann, A. Vorobiev, M. A. Andersson, and J. Stake. Charge carrier velocity in graphene field-effect transistors. *Appl. Phys. Lett.*, 111(23):233505, Dec. 2017. doi:10.1063/1.5003684.
- [33] H. Wang, Y. Wu, C. Cong, J. Shang, and T. Yu. Hysteresis of Electronic Transport in Graphene Transistors. ACS Nano, 4(12):7221–7228, 2010. doi:10.1021/nn101950n.
- [34] H. Ramamoorthy, R. Somphonsane, J. Radice, G. He, J. Nathawat, C.-P. Kwan, M. Zhao, and J. P. Bird. Probing charge trapping and joule heating in graphene field-effect transistors by transient pulsing. *Semiconductor Science and Technology*, 32(8):084005, 2017. doi:10. 1088/1361-6641/aa7ba3.
- [35] S. Mason. Power Gain in Feedback Amplifier. IEEE Trans. of the IRE Professional Group on Circuit Theory, CT-1(2):20-25, Jun. 1954. doi:10.1109/TCT.1954.1083579.
- [36] M. S. Gupta. Power gain in feedback amplifiers, a classic revisited. IEEE Trans. Microw. Theory Tech., 40(5):864–879, May 1992. doi:10. 1109/22.137392.
- [37] F. Schwierz and J. J. Liou. Modern Microwave Transistors: Theory, Design, and Performance. John Wiley and Sons, 2002.
- [38] S. M. Sze and K. K. Ng. Physics of semiconductor devices. New Jersey: Wiley, 2007.
- [39] S. Kim, J. Nah, I. Jo, D. Shahrjerdi, L. Colombo, Z. Yao, E. Tutuc, and S. K. Banerjee. Realization of a high mobility dual-gated graphene fieldeffect transistor with Al<sub>2</sub>O<sub>3</sub> dielectric. *Appl. Phys. Lett.*, 94(6):062107, Feb. 2009. doi:10.1063/1.3077021.
- [40] I. Meric, M. Y. Han, A. F. Young, B. Ozyilmaz, P. Kim, and K. L. Shepard. Current saturation in zero-bandgap, top-gated graphene field-effect transistors. *Nat. Nanotechnol.*, 3:654–659, Sept. 2008. doi:10.1038/nnano.2008.268.
- [41] D. M. Caughey and R. E. Thomas. Carrier mobilities in silicon empirically related to doping and field. *Proc. IEEE*, 55(12):2192–2193, Dec. 1967. doi:10.1109/PROC.1967.6123.
- [42] P. Li and T.-M. Lu. Conduction mechanisms in batio<sub>3</sub> thin films. *Phys. Rev. B*, 43:14261–14264, Jun. 1991. doi:10.1103/PhysRevB.43.14261.
- [43] M. Bonmann, A. Vorobiev, J. Stake, and O. Engström. Effect of oxide traps on channel transport characteristics in graphene field effect transistors. *Journal of Vacuum Science & Technology B*, 35(1):01A115, 2017. doi:10.1116/1.4973904.
- [44] Y.M. Hsin, W.B. Tang, and H.T. Hsu. Temperature dependence of electron saturation velocity in GaAs measured in InGaP/GaAs HBT using DC and AC approaches. *Solid-State Electronics*, 49(3):295–300, 2005. doi:10.1016/j.sse.2004.10.006.
- [45] L. Dupont, Y. Avenas, and P.-O. Jeannin. Comparison of Junction Temperature Evaluations in a Power IGBT Module Using an IR Camera and Three Thermosensitive Electrical Parameters. *IEEE T. Ind. Appl.*, 49(4):1599–1608, 2013. doi:10.1109/TIA.2013.2255852.

- [46] M. Asheghi, M. N. Touzelbaev, K. E. Goodson, Y. K. Leung, and S. S. Wong. Temperature-Dependent Thermal Conductivity of Single-Crystal Silicon Layers in SOI Substrates. *Transactions of the ASME*, 120:30–36, Feb. 1998. doi:10.1115/1.2830059.
- [47] A. Balandin. Thermal Properties of Graphene, Carbon Nanotubes and Nanostructured Carbon Materials. *Nature materials*, 10:569–81, Jul. 2011. doi:10.1038/nmat3064.
- [48] R. Murali, Y. Yang, K. Brenner, T. Beck, and J. D. Meindl. Break-down current density of graphene nanoribbons. *Appl. Phys. Lett.*, 94(24):243114, 2009. doi:10.1063/1.3147183.
- [49] W. J. Knapp. Thermal conductivity of nonmetallic single crystals. J. Am. Ceram. Soc., 26(2):48-55, 1943. doi:10.1111/j.1151-2916. 1943.tb15185.x.
- [50] T. Yamane, N. Nagai, S.-I. Katayama, and M. Todoki. Measurement of thermal conductivity of silicon dioxide thin films using a 3ω method. J. Appl. Phys., 91(12):9772–9776, 2002. doi:10.1063/1.1481958.
- [51] S. Adam, E. H. Hwang, V. M. Galitski, and S. Das Sarma. A self-consistent theory for graphene transport. *Proceedings of the National Academy of Sciences*, 104(47):18392–18397, 2007. doi:10.1073/pnas.0704772104.
- [52] P. S. Barlow, R. G. Davis, and M. J. Lazarus. Negative differential output conductance of self heated power MOSFETs. *IEE Proceedings I* - *Solid-State and Electron Devices*, 133(5):177–179, Oct. 1986. doi:10. 1049/ip-i-1.1986.0036.
- [53] A. E. Parker and D. A. Root. Pulse Measurements to Quantify Dispersion in PHEMTs. In *IEEE Conf. URSI Intl. Symp. Signals Systems Electronics*, (New York), pages 444–449, 1998. doi:10.1109/ISSSE. 1998.738113.
- [54] W. Wei, E. Pallecchi, S. Haque, S. Borini, V. Avramovic, A. Centeno, Z. Amaia, and H. Happy. Mechanically robust 39 ghz cut-off frequency graphene field effect transistors on flexible substrates. *Nanoscale*, 8:14097–14103, 2016. doi:10.1039/C6NR01521B.